Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # STM32F334x4 STM32F334x6 STM32F334x8 ARM®Cortex®-M4 32b MCU+FPU,up to 64KB Flash,16KB SRAM, 2 ADCs,3 DACs,3 comp.,op-amp, 217ps 10-ch (HRTIM1) Datasheet - production data #### **Features** - Core: ARM<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit CPU with FPU (72 MHz max), single-cycle multiplication and HW division. DSP instruction - Memories - Up to 64 Kbytes of Flash memory - Up to 12 Kbytes of SRAM with HW parity check - Routine booster: 4 Kbytes of SRAM on instruction and data bus with HW parity check (CCM) - CRC calculation unit - · Reset and supply management - V<sub>DD.</sub>V<sub>DDA</sub> voltage range: 2.0 to 3.6 V - Power-on/Power-down reset (POR/PDR) - Programmable voltage detector (PVD) - Low-power modes: Sleep, Stop, Standby - V<sub>RAT</sub> supply for RTC and backup registers - Clock management - 4 to 32 MHz crystal oscillator - 32 kHz oscillator for RTC with calibration - Internal 8 MHz RC (up to 64 MHz with PLL option) - Internal 40 kHz oscillator - Up to 51 fast I/O ports, all mappable on external interrupt vectors, several 5 V-tolerant - Interconnect Matrix - 7-channel DMA controller - Up to two ADC 0.20 µs (up to 21 channels) with selectable resolution of 12/10/8/6 bits, 0 to 3.6 V conversion range, singleended/differential mode, separate analog supply from 2.0 to 3.6 V - Temperature sensor - Up to three 12-bit DAC channels with analog supply from 2.4 V to 3.6 V LQFP32 (7 x 7 mm) LQFP48 (7 x 7 mm) LQFP64 (10 x 10 mm) - Three ultra-fast rail-to-rail analog comparators with analog supply from 2 V to 3.6 V - One operational amplifiers that can be used in PGA mode, all terminals accessible with analog supply from 2.4 to 3.6 V - Up to 18 capacitive sensing channels supporting touchkeys, linear and rotary touch sensors - Up to 12 timers - HRTIM: 6 x16-bit counters, 217 ps resolution, 10 PWM, 5 fault inputs, 10 ext event input, 1 synchro. input,1 synchro. out - One 32-bit timer and one 16-bit timer with up to 4 IC/OC/PWM or pulse counter and quadrature (incremental) encoder input - One 16-bit 6-channel advanced-control timer, with up to 6 PWM channels, deadtime generation and emergency stop - One 16-bit timer with 2 IC/OCs, 1 OCN/PWM, deadtime generation, emergency stop - Two 16-bit timers with IC/OC/OCN/PWM, deadtime generation and emergency stop - Two watchdog timers (independent, window) - SysTick timer: 24-bit downcounter - Up to two 16-bit basic timers to drive DAC - Calendar RTC with alarm, periodic wakeup from Stop - · Communication interfaces - CAN interface (2.0 B Active) and one SPI - One I<sup>2</sup>C with 20 mA current sink to support Fast mode plus, SMBus/PMBus September 2016 DocID025409 Rev 5 1/115 - Up to 3 USARTs, one with ISO/IEC 7816 interface, LIN, IrDA, modem control - Debug mode: serial wire debug (SWD), JTAG - 96-bit unique ID - All packages ECOPACK<sup>®</sup>2 Table 1. Device summary | Reference | Part number | |-------------|-------------------| | STM32F334Kx | STM32F334K4/K6/K8 | | STM32F334Cx | STM32F334C4/C6/C8 | | STM32F334Rx | STM32F334R4/R6/R8 | ## **Contents** | 1 | Intro | duction | | 9 | |---|-------|----------|-----------------------------------------------------------|----| | 2 | Desc | ription | | 10 | | 3 | Func | tional o | overview | 13 | | | 3.1 | | Cortex <sup>®</sup> -M4 core with FPU with embedded Flash | 13 | | | 3.2 | Memor | ies | 13 | | | | 3.2.1 | Embedded Flash memory | 13 | | | | 3.2.2 | Embedded SRAM | 13 | | | | 3.2.3 | Boot modes | 14 | | | 3.3 | Cyclic r | redundancy check calculation unit (CRC) | 14 | | | 3.4 | Power | management | 14 | | | | 3.4.1 | Power supply schemes | 14 | | | | 3.4.2 | Power supply supervisor | 14 | | | | 3.4.3 | Voltage regulator | 15 | | | | 3.4.4 | Low-power modes | 15 | | | 3.5 | Interco | nnect matrix | 16 | | | 3.6 | Clocks | and startup | 17 | | | 3.7 | Genera | al-purpose inputs/outputs (GPIOs) | 19 | | | 3.8 | | memory access (DMA) | | | | 3.9 | Interru | ots and events | 19 | | | | 3.9.1 | Nested vectored interrupt controller (NVIC) | | | | | 3.9.2 | Extended interrupt/event controller (EXTI) | 19 | | | 3.10 | Fast ar | nalog-to-digital converter (ADC) | 20 | | | | 3.10.1 | Temperature sensor | 20 | | | | 3.10.2 | Internal voltage reference (VREFINT) | | | | | 3.10.3 | V <sub>BAT</sub> battery voltage monitoring | 21 | | | | 3.10.4 | OPAMP2 reference voltage (VOPAMP2) | 21 | | | 3.11 | Digital- | to-analog converter (DAC) | 21 | | | 3.12 | Operat | ional amplifier (OPAMP) | 21 | | | 3.13 | Ultra-fa | ast comparators (COMP) | 22 | | | 3.14 | | and watchdogs | | | | | | • | | | | | 3.14.1 | 217 ps high-resolution timer (HRTIM1) | 23 | |---|-------|---------------------|------------------------------------------------------------------------|----| | | | 3.14.2 | Advanced timer (TIM1) | 23 | | | | 3.14.3 | General-purpose timers (TIM2, TIM3, TIM15, TIM16, TIM17) | 24 | | | | 3.14.4 | Basic timers (TIM6 and TIM7) | 24 | | | | 3.14.5 | Independent watchdog | 24 | | | | 3.14.6 | Window watchdog | 24 | | | | 3.14.7 | SysTick timer | 25 | | | 3.15 | Real-tii | me clock (RTC) and backup registers | 25 | | | 3.16 | Comm | unication interfaces | 26 | | | | 3.16.1 | Inter-integrated circuit interface (I <sup>2</sup> C) | 26 | | | | 3.16.2 | Universal synchronous / asynchronous receivers / transmitters (USARTs) | 27 | | | | 3.16.3 | Serial peripheral interface (SPI) | 27 | | | | 3.16.4 | Controller area network (CAN) | 28 | | | 3.17 | Infrare | d transmitter | 28 | | | 3.18 | Touch | sensing controller (TSC) | 28 | | | 3.19 | Develo | pment support | 30 | | | | 3.19.1 | Serial wire JTAG debug port (SWJ-DP) | 30 | | 4 | Pino | ut and բ | oin descriptions | 31 | | 5 | Mem | ory ma <sub>l</sub> | pping | 41 | | 6 | Elect | rical ch | naracteristics | 44 | | | 6.1 | Param | eter conditions | 44 | | | | 6.1.1 | Minimum and maximum values | 44 | | | | 6.1.2 | Typical values | 44 | | | | 6.1.3 | Typical curves | 44 | | | | 6.1.4 | Loading capacitor | 44 | | | | 6.1.5 | Input voltage on a pin | 44 | | | | 6.1.6 | Power-supply scheme | 45 | | | | 6.1.7 | Measurement of the current consumption | 46 | | | 6.2 | Absolu | te maximum ratings | 47 | | | 6.3 | Operat | ing conditions | 49 | | | | 6.3.1 | General operating conditions | 49 | | | | 6.3.2 | Operating conditions at power-up / power-down | 50 | | | | 6.3.3 | Characteristics of the embedded reset and power-control block | 50 | | | | 6.3.4 | Embedded reference voltage | 51 | |---|------|-----------|---------------------------------------------|-----| | | | 6.3.5 | Supply current characteristics | 52 | | | | 6.3.6 | Wakeup time from low-power mode | 63 | | | | 6.3.7 | External clock source characteristics | 63 | | | | 6.3.8 | Internal clock source characteristics | 68 | | | | 6.3.9 | PLL characteristics | 69 | | | | 6.3.10 | Memory characteristics | 70 | | | | 6.3.11 | EMC characteristics | 70 | | | | 6.3.12 | Electrical sensitivity characteristics | 72 | | | | 6.3.13 | I/O current injection characteristics | 72 | | | | 6.3.14 | I/O port characteristics | 73 | | | | 6.3.15 | NRST pin characteristics | 78 | | | | 6.3.16 | High-resolution timer (HRTIM) | 79 | | | | 6.3.17 | Timer characteristics | 82 | | | | 6.3.18 | Communication interfaces | 83 | | | | 6.3.19 | ADC characteristics | 86 | | | | 6.3.20 | DAC electrical specifications | 94 | | | | 6.3.21 | Comparator characteristics | 96 | | | | 6.3.22 | Operational amplifier characteristics | 97 | | | | 6.3.23 | Temperature sensor (TS) characteristics | 100 | | | | 6.3.24 | V <sub>BAT</sub> monitoring characteristics | 100 | | 7 | Pack | kage info | ormation | 101 | | | 7.1 | Packag | ge mechanical data | 101 | | | 7.2 | LQFP3 | 32 package information | 102 | | | 7.3 | | 18 package information | | | | 7.4 | | 64 package information | | | | 7.5 | | al characteristics | | | | 7.0 | 7.5.1 | Reference document | | | | | 7.5.1 | Selecting the product temperature range | | | | | 7.0.2 | Colecting the product temperature range | | | 8 | Part | number | ring | 113 | | 9 | Revi | sion his | story | 114 | | | | | - | | ## List of tables | Table 1. | Device summary | 2 | |-----------|---------------------------------------------------------------------------------------|----| | Table 2. | STM32F334x4/6/8 family device features and peripheral counts | 10 | | Table 3. | V <sub>DDA</sub> ranges for analog peripherals | 14 | | Table 4. | STM32F334x4/6/8 peripheral interconnect matrix | 16 | | Table 5. | Timer feature comparison | 22 | | Table 6. | Comparison of I <sup>2</sup> C analog and digital filters | 26 | | Table 7. | STM32F334x4/6/8 I <sup>2</sup> C implementation | | | Table 8. | USART features | | | Table 9. | STM32F334x4/6/8 SPI implementation | 27 | | Table 10. | Capacitive sensing GPIOs available on STM32F334x4/6/8 devices | | | Table 11. | No. of capacitive sensing channels available on STM32F334x4/6/8 devices | 29 | | Table 12. | Legend/abbreviations used in the pinout table | 33 | | Table 13. | STM32F334x4/6/8 pin definitions | 33 | | Table 14. | Alternate functions | 39 | | Table 15. | STM32F334x4/6/8 peripheral register boundary addresses | 42 | | Table 16. | Voltage characteristics | 47 | | Table 17. | Current characteristics | 48 | | Table 18. | Thermal characteristics | 48 | | Table 19. | General operating conditions | 49 | | Table 20. | Operating conditions at power-up / power-down | 50 | | Table 21. | Embedded reset and power control block characteristics | 50 | | Table 22. | Programmable voltage detector characteristics | 51 | | Table 23. | Embedded internal reference voltage | 51 | | Table 24. | Internal reference voltage calibration values | 52 | | Table 25. | Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD} = 3.6V \dots$ | 53 | | Table 26. | Typical and maximum current consumption from the V <sub>DDA</sub> supply | | | Table 27. | Typical and maximum V <sub>DD</sub> consumption in Stop and Standby modes | | | Table 28. | Typical and maximum V <sub>DDA</sub> consumption in Stop and Standby modes | | | Table 29. | Typical and maximum current consumption from V <sub>BAT</sub> supply | | | Table 30. | Typical current consumption in Run mode, code with data processing | | | | running from Flash memory | 57 | | Table 31. | Typical current consumption in Sleep mode, code running from Flash or RAM | 58 | | Table 32. | Switching output I/O current consumption | 60 | | Table 33. | Peripheral current consumption | 61 | | Table 34. | Low-power mode wakeup timings | | | Table 35. | Wakeup time using USART | 63 | | Table 36. | High-speed external user clock characteristics | 64 | | Table 37. | Low-speed external user clock characteristics | 64 | | Table 38. | HSE oscillator characteristics | 65 | | Table 39. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | 67 | | Table 40. | HSI oscillator characteristics | 68 | | Table 41. | LSI oscillator characteristics | 69 | | Table 42. | PLL characteristics | | | Table 43. | Flash memory characteristics | 70 | | Table 44. | Flash memory endurance and data retention | 70 | | Table 45. | EMS characteristics | | | Table 46. | EMI characteristics | 71 | | Table 47 | ESD absolute maximum ratings | 72 | | Table 48. | Electrical sensitivities | 72 | |-----------|----------------------------------------------------------------------|-----| | Table 49. | I/O current injection susceptibility | 73 | | Table 50. | I/O static characteristics | 73 | | Table 51. | Output voltage characteristics | 76 | | Table 52. | I/O AC characteristics | | | Table 53. | NRST pin characteristics | 78 | | Table 54. | HRTIM1 characteristics | 79 | | Table 55. | HRTIM output response to fault protection | 80 | | Table 56. | HRTIM output response to external events 1 to 5 (Low-Latency mode) | 80 | | Table 57. | HRTIM output response to external events 1 to 10 (Synchronous mode ) | 81 | | Table 58. | HRTIM synchronization input / output | 81 | | Table 59. | TIMx characteristics | 82 | | Table 60. | IWDG min./max. timeout period at 40 kHz (LSI) | 83 | | Table 61. | WWDG min./max. timeout value at 72 MHz (PCLK) | 83 | | Table 62. | I <sup>2</sup> C analog filter characteristics | 84 | | Table 63. | SPI characteristics | | | Table 64. | ADC characteristics | 86 | | Table 65. | Maximum ADC RAIN | 88 | | Table 66. | ADC accuracy - limited test conditions | | | Table 67. | ADC accuracy | | | Table 68. | ADC accuracy at 1MSPS | 93 | | Table 69. | DAC characteristics | | | Table 70. | Comparator characteristics | | | Table 71. | Operational amplifier characteristics | | | Table 72. | Temperature sensor (TS) characteristics | | | Table 73. | Temperature sensor (TS) calibration values | | | Table 74. | V <sub>BAT</sub> monitoring characteristics | | | Table 75. | LQFP32 mechanical data | | | Table 76. | LQFP48 package mechanical data | | | Table 77. | LQFP64 package mechanical data | | | Table 78. | Package thermal characteristics | | | Table 79. | Ordering information scheme | 113 | | Table 80 | Document revision history | 114 | ## List of figures | Figure 1. | STM32F334x4/6/8 block diagram | | |------------|----------------------------------------------------------------------------------|------| | Figure 2. | Clock tree | | | Figure 3. | Infrared transmitter | | | Figure 4. | LQFP32 pinout | | | Figure 5. | LQFP48 pinout | | | Figure 6. | LQFP64 pinout | | | Figure 7. | STM32F334x4/6/8 memory map | | | Figure 8. | Pin loading conditions | . 44 | | Figure 9. | Pin input voltage | | | Figure 10. | Power-supply scheme | | | Figure 11. | Scheme of the current-consumption measurement | | | Figure 12. | Typical V <sub>BAT</sub> current consumption (LSE and RTC ON/LSEDRV[1:0] = '00') | | | Figure 13. | High-speed external clock source AC timing diagram | . 64 | | Figure 14. | Low-speed external clock source AC timing diagram | . 65 | | Figure 15. | Typical application with an 8 MHz crystal | | | Figure 16. | Typical application with a 32.768 kHz crystal | . 68 | | Figure 17. | HSI oscillator accuracy characterization results for soldered parts | | | Figure 18. | TC and TTa I/O input characteristics - CMOS port | | | Figure 19. | TC and TTa I/O input characteristics - TTL port | . 75 | | Figure 20. | Five volt tolerant (FT and FTf) I/O input characteristics - CMOS port | | | Figure 21. | Five volt tolerant (FT and FTf) I/O input characteristics - TTL port | | | Figure 22. | I/O AC characteristics definition | | | Figure 23. | Recommended NRST pin protection | | | Figure 24. | SPI timing diagram - slave mode and CPHA = 0 | . 85 | | Figure 25. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | . 85 | | Figure 26. | SPI timing diagram - master mode <sup>(1)</sup> | . 86 | | Figure 27. | ADC typical current consumption in single-ended and differential modes | . 88 | | Figure 28. | ADC accuracy characteristics | | | Figure 29. | Typical connection diagram using the ADC | . 94 | | Figure 30. | 12-bit buffered /non-buffered DAC | | | Figure 31. | Maximum V <sub>REFINT</sub> scaler startup time from power-down | | | Figure 32. | OPAMP Voltage Noise versus Frequency | . 99 | | Figure 33. | LQFP32 package outline | | | Figure 34. | Recommended footprint for the LQFP32 package | | | Figure 35. | LQFP32 marking example (package top view) | | | Figure 36. | LQFP48 package outline | | | Figure 37. | Recommended footprint for the LQFP48 package | | | Figure 38. | LQFP48 marking example (package top view) | | | Figure 39. | LQFP64 package outline | | | Figure 40. | Recommended footprint for the LQFP64 package | 109 | | Figure 41. | LQFP64 marking example (package top view) | 110 | #### 1 Introduction This datasheet provides the ordering information and the mechanical device characteristics of the STM32F334x4/6/8 microcontrollers. This document should be read in conjunction with the STM32F303xx reference manual RM0364 available from the STMicroelectronics website *www.st.com*. For information on the Cortex<sup>®</sup>-M4 core with FPU, refer to: - ARM® Cortex®-M4 Processor Technical Reference Manual available from the www.arm.com website. - STM32F3xxx and STM32F4xxx Cortex<sup>®</sup>-M4 programming manual (PM0214) available from the www.st.com website. #### 2 Description The STM32F334x4/6/8 family incorporates the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit RISC core operating at up to 72 MHz frequency embedding a floating point unit (FPU), high-speed embedded memories (up to 64 Kbytes of Flash memory, up to 12 Kbytes of SRAM), and an extensive range of enhanced I/Os and peripherals connected to two APB buses. The STM32F334x4/6/8 microcontrollers offer two fast 12-bit ADCs (5 Msps), up to three ultra-fast comparators, an operational amplifier, three DAC channels, a low-power RTC, one high-resolution timer, one general-purpose 32-bit timer, one timer dedicated to motor control, and four general-purpose 16-bit timers. They also feature standard and advanced communication interfaces: one I<sup>2</sup>C, one SPI, up to three USARTs and one CAN. The STM32F334x4/6/8 family operates in the –40 to +85 °C and –40 to +105 °C temperature ranges from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving modes allows the design of low-power applications. The STM32F334x4/6/8 family offers devices in 32, 48 and 64-pin packages. Depending on the device chosen, different sets of peripherals are included. Table 2. STM32F334x4/6/8 family device features and peripheral counts | Peripheral | | ST | M32F334 | 4Kx | STM32F334Cx | | | ST | STM32F334Rx | | | |----------------------------------------------------------------------|---------------------------------------------|--------------------------|---------|-----|-------------|-------------|---------|----|-------------|----|--| | Flash memory (Kbyte) | | 16 | 32 | 64 | 16 | 32 | 64 | 16 | 32 | 64 | | | SRAM on | data bus (Kbyte) | | | | | 12 | | | | | | | Core coupled memory SRAM<br>on instruction bus (CCM<br>SRAM) (Kbyte) | | | | | | 4 | | | | | | | | High-resolution timer | | | | 1 (16-l | oit / 10 ch | annels) | | | | | | | Advanced control | 1 (16-bit) | | | | | | | | | | | | General purpose | 4 (16-bit)<br>1 (32 bit) | | | | | | | | | | | | Basic | 2 (16-bit) | | | | | | | | | | | Timers | SysTick timer | 1 | | | | | | | | | | | | Watchdog timers<br>(independent,<br>window) | 2 | | | | | | | | | | | | PWM channels (all) <sup>(1)</sup> | | 20 | | | 26 | | | 28 | | | | | PWM channels<br>(except<br>complementary) | | 14 | | | 20 | | | 22 | | | Table 2. STM32F334x4/6/8 family device features and peripheral counts (continued) | Peripheral | | STM32F334Kx | STM32F334Cx | STM32F334Rx | | | | |---------------|----------------------------------|--------------|------------------------------------------------------------|-------------|--|--|--| | | SPI | | 1 | | | | | | Comm. | I <sup>2</sup> C | | 1 | | | | | | interfaces | USART | 2 | ; | 3 | | | | | | CAN | | 1 | | | | | | CDIO- | Normal I/Os<br>(TC, TTa) | 10 | 20 | 26 | | | | | GPIOs | 5-Volt tolerant<br>I/Os (FT,FTf) | 15 | 17 | 25 | | | | | Capacitive s | sensing channels | 14 | 17 | 18 | | | | | DMA chann | els | 7 | | | | | | | 12-bit ADCs | | 2 2 | | 2 | | | | | Number of o | channels | 10 15 21 | | | | | | | 12-bit DAC | channels | 3 | | | | | | | Ultra-fast ar | nalog comparator | 2 | 3 | | | | | | Operational | amplifiers | 1 | | | | | | | CPU freque | ency | 72 MHz | | | | | | | Operating v | oltage | 2.0 to 3.6 V | | | | | | | Operating to | emperature | • | ng temperature: - 40 to 85 ° ction temperature: - 40 to 12 | | | | | | Packages | | LQFP32 | LQFP48 | LQFP64 | | | | | | | | I . | L | | | | $<sup>1. \</sup>quad \text{This total considers also the PWMs generated on the complementary output channels}.$ Figure 1. STM32F334x4/6/8 block diagram 1. AF: alternate function on I/O pins. #### 3 Functional overview ## 3.1 ARM<sup>®</sup> Cortex<sup>®</sup>-M4 core with FPU with embedded Flash and SRAM The ARM Cortex-M4 processor with FPU is the latest generation of ARM processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The ARM 32-bit Cortex-M4 RISC processor with FPU features exceptional code-efficiency, delivering the high performance expected from an ARM core, with memory sizes usually associated with 8- and 16-bit devices. The processor supports a set of DSP instructions which allows efficient signal processing and complex algorithm execution. Its single precision FPU speeds up software development by using metalanguage development tools, while avoiding saturation. With its embedded ARM core, the STM32F334x4/6/8 family is compatible with all ARM tools and software. Figure 1 shows the general block diagram of the STM32F334x4/6/8 family devices. #### 3.2 Memories #### 3.2.1 Embedded Flash memory All STM32F334x4/6/8 devices feature up to 64 Kbytes of embedded Flash memory available for storing programs and data. The Flash memory access time is adjusted to the CPU clock frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states above). #### 3.2.2 Embedded SRAM The STM32F334x4/6/8 devices feature up to 12 Kbytes of embedded SRAM with hardware parity check. The memory can be accessed in read/write at CPU clock speed with 0 wait states, allowing the CPU to achieve 90 Dhrystone Mips at 72 MHz when running code from CCM (core coupled memory) RAM. The SRAM is organized as follows: - 4 Kbytes of SRAM on instruction and data bus with parity check (core coupled memory or CCM) and used to execute critical routines or to access data - 12 Kbytes of SRAM with parity check mapped on the data bus. #### 3.2.3 Boot modes At startup, BOOT0 pin and BOOT1 option bit are used to select one of the three boot options: - Boot from user Flash memory - Boot from System Memory - Boot from embedded SRAM The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART1 (PA9/PA10), USART2 (PA2/PA3), I2C1 (PB6/PB7). #### 3.3 Cyclic redundancy check calculation unit (CRC) The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. #### 3.4 Power management #### 3.4.1 Power supply schemes - $V_{SS}$ , $V_{DD}$ = 2.0 to 3.6 V: external power supply for I/Os and the internal regulator. It is provided externally through $V_{DD}$ pins. - V<sub>SSA</sub>, V<sub>DDA</sub> = 2.0 to 3.6 V: external analog power supply for ADC, DACs, comparators operational amplifiers, reset blocks, RCs and PLL. The minimum voltage to be applied to V<sub>DDA</sub> differs from one analog peripherals to another. See the *Table 3* below, summarizing the V<sub>DDA</sub> ranges for analog peripherals. The V<sub>DDA</sub> voltage level must be always greater or equal to the V<sub>DD</sub> voltage level and must be provided first. - V<sub>DD18</sub> = 1.65 to 1.95 V (V<sub>DD18</sub> domain): power supply for digital core, SRAM and Flash memory. V<sub>DD18</sub> is internally generated through an internal voltage regulator. | Analog peripheral | Min V <sub>DDA</sub> supply | Max V <sub>DDA</sub> supply | |-------------------|-----------------------------|-----------------------------| | ADC/COMP | 2 V | 3.6 V | | DAC/OPAMP | 2.4 V | 3.6 V | Table 3. V<sub>DDA</sub> ranges for analog peripherals V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. #### 3.4.2 Power supply supervisor The device has an integrated power-on reset (POR) and power-down reset (PDR) circuits. They are always active, and ensure proper operation above a threshold of 2 V. The device remains in reset mode when the monitored supply voltage is below a specified threshold, VPOR/PDR, without the need for an external reset circuit. - The POR monitors only the V<sub>DD</sub> supply voltage. During the startup phase it is required that V<sub>DDA</sub> should arrive first and be greater than or equal to V<sub>DD</sub>. - The PDR monitors both the V<sub>DD</sub> and V<sub>DDA</sub> supply voltages, however the V<sub>DDA</sub> power supply supervisor can be disabled (by programming a dedicated Option bit) to reduce the power consumption if the application design ensures that V<sub>DDA</sub> is higher than or equal to V<sub>DD</sub>. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}$ power supply and compares it to the VPVD threshold. An interrupt can be generated when $V_{DD}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. #### 3.4.3 Voltage regulator The regulator has three operation modes: main (MR), low-power (LPR), and power-down. - The MR mode is used in the nominal regulation mode (Run) - The LPR mode is used in Stop mode. - The power-down mode is used in Standby mode: the regulator output is in high impedance, and the kernel circuitry is powered down thus inducing zero consumption. The voltage regulator is always enabled after reset. It is disabled in Standby mode. #### 3.4.4 Low-power modes The STM32F334x4/6/8 supports three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low-power mode. The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the PVD output, the RTC alarm, COMPx, I2C or USARTx. #### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the Backup domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pin, or an RTC alarm occurs. The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. Note: #### 3.5 Interconnect matrix Several peripherals have direct connections between them. This allows autonomous communication between peripherals, saving CPU resources thus power supply consumption. In addition, these hardware connections allow fast and predictable latency. Table 4. STM32F334x4/6/8 peripheral interconnect matrix | Interconnect source | Interconnect<br>destination | Interconnect action | | | | |--------------------------------------------------------|-----------------------------|----------------------------------------------------------------|--|--|--| | | TIMx | Timers synchronization or chaining | | | | | TIMx | ADCx<br>DACx | Conversion triggers | | | | | | DMA | Memory to memory transfer trigger | | | | | | COMPx | Comparator output blanking | | | | | COMPx | TIMx | Timer input: ocrefclear input, input capture | | | | | ADCx | TIM/HRTIM1 | Timer triggered by analog watchdog | | | | | GPIO<br>RTCCLK<br>HSE/32<br>MC0 | TIM16 | Clock source used as input channel for HSI and LSI calibration | | | | | CSS CPU (hard fault) RAM (parity error) COMPx PVD GPIO | TIM1<br>TIM15, 16, 17 | Timer break | | | | | | TIMx | External trigger, timer break | | | | | GPIO | ADCx<br>DACx | Conversion external trigger | | | | | DACx | COMPx | Comparator inverting input | | | | | HRTIM1 | DACx/ADCx | Conversion trigger | | | | | COMPx | HRTIM1 | COMPx output is an input event or a fault input for HRTIM1 | | | | | OPAMP2 | HRTIM1 | OPAMP2 output is an input event for HRTIM1 | | | | | GPIO | HRTIM1 | External fault/event/ Synchro inputs for HRTIM1 | | | | | HRTIM1 | GPIO | Synchro output for HRTIM1 | | | | Note: For more details about the interconnect actions, refer to the corresponding sections in the RM0364 reference manual. 47/ #### 3.6 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example with failure of an indirectly used external oscillator). Several prescalers allow to configure the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the high speed APB domains is 72 MHz, while the maximum allowed frequency of the low speed APB domain is 36 MHz. TIM1and HRTIM1 maximum frequency is 144 MHz. FLITFCLK to Flash programming interface HSI → to I2C1 SYSCLK 8 MHz HSI RC /2 HCLK memory and DMA PLLSRC to cortex System timer PLLMUL FHCLK Cortex free нѕі APB1 running clock PLL PLLCLK PCLK1 to APB1 peripherals x2,x3,.. prescaler prescaler /1,2,..512 /1,2,4,8,16 HSE SYSCLK If (APB1 prescaler css /2,/3,. → to TIM 2, 3, 6, 7 =1) x1 else x2 /16 PCLK1 SYSCLK OSC\_OUT to USARTx (x = 1, 2, 3) 4-32 MHz LSE HSE OSC OSC\_IN APB2 PCLK2 prescaler → to APB2 peripherals /1,2,4,8,16 OSC32\_IN RTCCLK to RTC LSE OSC If (APB2 prescaler 32.768kHz TIM 15,16,17 OSC32\_OUT =1) x1 else x2 RTCSEL[1:0] → IWDGCLK LSI RC 40kHz to IWDG PLLNODIV /2 —PLLCLK → TIM1/ HRTIM1 HSI /1,2,4, x2 – LSI мсо - HSE \_SYSCLK ADC Main clock to ADCx мсо /1,2,4 (x = 1, 2) output ADC Prescaler /1,2,4,6,8,10,12,16, 32,64,128,256 MS31933V5 Figure 2. Clock tree #### 3.7 General-purpose inputs/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current capable except for analog inputs. The I/Os alternate function configuration can be locked if needed, following a specific sequence to avoid spurious writing to the I/Os registers. Fast I/O handling allows I/O toggling up to 36 MHz. #### 3.8 Direct memory access (DMA) The flexible general-purpose DMA is able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA controller supports circular buffer management, avoiding the generation of interrupts when the controller reaches the end of the buffer. Each of the 7 DMA channels is connected to dedicated hardware DMA requests, with software trigger support for each channel. Configuration is done by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: SPI, I<sup>2</sup>C, USART, general-purpose timers, high-resolution timer, DAC and ADC. #### 3.9 Interrupts and events #### 3.9.1 Nested vectored interrupt controller (NVIC) The STM32F334x4/6/8 devices embed a nested vectored interrupt controller (NVIC) able to handle up to 60 interrupt channels, that can be masked and 16 priority levels. The NVIC benefits are the following: - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead The NVIC hardware block provides flexible interrupt management features with minimal interrupt latency. #### 3.9.2 Extended interrupt/event controller (EXTI) The external interrupt/event controller consists of 27 edge detector lines used to generate interrupt/event requests and wake-up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 51 GPIOs can be connected to the 16 external interrupt lines. #### 3.10 Fast analog-to-digital converter (ADC) Two 5 MSPS fast analog-to-digital converters, with selectable resolution between 12 and 6 bit, are embedded in the STM32F334x4/6/8 family devices. The ADCs have up to 21 external channels. Some of the external channels are shared between ADC1 and ADC2, performing conversions in single-shot or scan modes. The channels can be configured to be either single-ended input or differential input. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADCs also have internal channels: temperature sensor connected to ADC1 channel 16, $V_{BAT}/2$ connected to ADC1 channel 17, voltage reference $V_{REFINT}$ connected to both ADC1 and ADC2 channel 18 and VOPAMP2 connected to ADC2 channel 17. Additional logic functions embedded in the ADC interface allow: - Simultaneous sample and hold - Interleaved sample and hold - Single-shunt phase current reading techniques. Three analog watchdogs are available per ADC. The ADC can be served by the DMA controller. The analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. The events generated by the general-purpose timers (TIM2, TIM3, TIM6, TIM15), the advanced-control timer (TIM1) and the High-resolution timer (HRTIM1) can be internally connected to the ADC start trigger and injection trigger, respectively, to allow the application to synchronize A/D conversion and timers. #### 3.10.1 Temperature sensor The temperature sensor (TS) generates a voltage $V_{SENSE}$ that varies linearly with temperature. The temperature sensor is internally connected to the ADC1\_IN16 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. #### 3.10.2 Internal voltage reference (VREFINT) The internal voltage reference (VREFINT) provides a stable (bandgap) voltage output for the ADC and Comparators. VREFINT is internally connected to the ADC1 IN18 and ADC2 IN18 input channels. The precise voltage of VREFINT is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. #### 3.10.3 V<sub>BAT</sub> battery voltage monitoring This embedded hardware feature allows the application to measure the $V_{BAT}$ battery voltage using the internal ADC channel ADC1\_IN17. As the $V_{BAT}$ voltage may be higher than $V_{DDA}$ , and thus outside the ADC input range, the $V_{BAT}$ pin is internally connected to a bridge divider by 2. As a consequence, the converted digital value is half the $V_{BAT}$ voltage. #### 3.10.4 OPAMP2 reference voltage (VOPAMP2) OPAMP2 reference voltage can be measured using ADC2 internal channel 17. #### 3.11 Digital-to-analog converter (DAC) One 12-bit buffered DAC channel (DAC1\_OUT1) and two 12-bit unbuffered DAC channels (DAC1\_OUT2 and DAC2\_OUT1) can be used to convert digital signals into analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in inverting configuration. This digital interface supports the following features: - Three DAC output channels - 8-bit or 12-bit monotonic output - Left or right data alignment in 12-bit mode - Synchronized update capability - Noise-wave generation (only on DAC1) - Triangular-wave generation (only on DAC1) - Dual DAC channel independent or simultaneous conversions - DMA capability for each channel - External triggers for conversion ### 3.12 Operational amplifier (OPAMP) The STM32F334x4/6/8 embeds an operational amplifier (OPAMP2) with external or internal follower routing and PGA capability (or even amplifier and filter capability with external components). When an operational amplifier is selected, an external ADC channel is used to enable output measurement. The operational amplifier features: - 8 MHz GBP - 0.5 mA output capability - Rail-to-rail input/output - In PGA mode, the gain can be programmed to 2, 4, 8 or 16. #### 3.13 Ultra-fast comparators (COMP) The STM32F334x4/6/8 devices embed three ultra-fast rail-to-rail comparators (COMP2/4/6) which offer the features below: - Programmable internal or external reference voltage - Selectable output polarity. The reference voltage can be one of the following: - External I/O - DAC output - Internal reference voltage or submultiple (1/4, 1/2, 3/4). Refer to *Table 23: Embedded internal reference voltage* for values and parameters of the internal reference voltage. All comparators can wake up from STOP mode, generate interrupts and breaks for the timers. #### 3.14 Timers and watchdogs The STM32F334x4/6/8 includes advanced control timer, 5 general-purpose timers, basic timer, two watchdog timers and a SysTick timer. The table below compares the features of the advanced control, general purpose and basic timers. | Timer type | Timer | Counter resolution | Counter<br>type | Prescaler<br>factor | DMA<br>request<br>generation | Capture/<br>compare<br>Channels | Complementar y outputs | |------------------------------|-----------------------|--------------------|----------------------|------------------------------------------------|------------------------------|---------------------------------|------------------------| | High-<br>resolution<br>timer | HRTIM1 <sup>(1)</sup> | 16-bit | Up | /1 /2 /4<br>(x2 x4 x8 x16<br>x32, with<br>DLL) | Yes | 10 | Yes | | Advanced control | TIM1 <sup>(1)</sup> | 16-bit | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes | 4 | Yes | | General-<br>purpose | TIM2 | 32-bit | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | General-<br>purpose | TIM3 | 16-bit | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | General-<br>purpose | TIM15 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 2 | 1 | | General-<br>purpose | TIM16,<br>TIM17 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 1 | 1 | | Basic | TIM6, TIM7 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 0 | No | Table 5. Timer feature comparison <sup>1.</sup> TIM1 can be clocked from the PLL x 2 running at 144 MHz. #### 3.14.1 217 ps high-resolution timer (HRTIM1) The high-resolution timer (HRTIM1) allows generating digital signals with high-accuracy timings, such as PWM or phase-shifted pulses. It consists of 6 timers, 1 master and 5 slaves, totaling 10 high-resolution outputs, which can be coupled by pairs for deadtime insertion. It also features 5 fault inputs for protection purposes and 10 inputs to handle external events such as current limitation, zero voltage or zero current switching. HRTIM1 timer is made of a digital kernel clocked at 144 MHz followed by delay lines. Delay lines with closed loop control guarantee a 217 ps resolution whatever the voltage, temperature or chip-to-chip manufacturing process deviation. The high-resolution is available on the 10 outputs in all operating modes: variable duty cycle, variable frequency, and constant ON time. The slave timers can be combined to control multiswitch complex converters or operate independently to manage multiple independent converters. The waveforms are defined by a combination of user-defined timings and external events such as analog or digital feedbacks signals. HRTIM1 timer includes options for blanking and filtering out spurious events or faults. It also offers specific modes and features to offload the CPU: DMA requests, burst mode controller, push-pull and resonant mode. It supports many topologies including LLC, Full bridge phase shifted, buck or boost converters, either in voltage or current mode, as well as lighting application (fluorescent or LED). It can also be used as a general purpose timer, for instance to achieve high-resolution PWM-emulated DAC. In debug mode, the HRTIM1 counters can be frozen and the PWM outputs enter safe state. #### 3.14.2 Advanced timer (TIM1) The advanced-control timer can be seen as a three-phase PWM multiplexed on 6 channels. They have complementary PWM outputs with programmable inserted dead-times. They can also be seen as complete general-purpose timers. The 4 independent channels can be used for: - Input capture - Output compare - PWM generation (edge or center-aligned modes) with full modulation capability (0-100%) - One-pulse mode output In debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled to turn off any power switches driven by these outputs. Many features are shared with those of the general-purpose TIM timers (described in *Section 3.14.3* using the same architecture, so the advanced-control timers can work together with the TIM timers via the Timer Link feature for synchronization or event chaining. #### 3.14.3 General-purpose timers (TIM2, TIM3, TIM15, TIM16, TIM17) There are up to three general-purpose timers embedded in the STM32F334x4/6/8 (see *Table 5* for differences), that can be synchronized. Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base. TIM2 and TIM3 They are full-featured general-purpose timers: - TIM2 has a 32-bit auto-reload up/down counter and 32-bit prescaler - TIM3 has a 16-bit auto-reload up/down counter and 16-bit prescaler These timers feature 4 independent channels for input capture/output compare, PWM or one-pulse mode output. They can work together, or with the other general-purpose timers via the Timer Link feature for synchronization or event chaining. The counters can be frozen in debug mode. All have independent DMA request generation and support quadrature encoders. TIM15, 16 and 17 These three timers general-purpose timers with mid-range features: They have 16-bit auto-reload upcounters and 16-bit prescalers. - TIM15 has 2 channels and 1 complementary channel - TIM16 and TIM17 have 1 channel and 1 complementary channel All channels can be used for input capture/output compare, PWM or one-pulse mode output. The timers can work together via the Timer Link feature for synchronization or event chaining. The timers have independent DMA request generation. The counters can be frozen in debug mode. #### 3.14.4 Basic timers (TIM6 and TIM7) The basic timers are mainly used for DAC trigger generation. They can also be used as generic 16-bit timebases. #### 3.14.5 Independent watchdog The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. #### 3.14.6 Window watchdog The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. #### 3.14.7 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0. - Programmable clock source #### 3.15 Real-time clock (RTC) and backup registers The RTC and the 5 backup registers are supplied through a switch that takes power from either the $V_{DD}$ supply when present or the VBAT pin. The backup registers are five 32-bit registers used to store 20 bytes of user application data when $V_{DD}$ power is not present. They are not reset by a system or power reset, or when the device wakes up from Standby mode. The RTC is an independent BCD timer/counter. It supports the following features: - Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format. - Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. - Automatic correction for 28, 29 (leap year), 30, and 31 days of the month. - Two programmable alarms with wake up from Stop and Standby mode capability. - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock. - Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy. - Two anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection. - Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection. - 17-bit Auto-reload counter for periodic interrupt with wakeup from STOP/STANDBY capability. The RTC clock sources can be: - A 32.768 kHz external crystal - A resonator or oscillator - The internal low-power RC oscillator (typical frequency of 40 kHz) - The high-speed external clock divided by 32.