Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # life.augmented # STM32F411xC STM32F411xE # ARM® Cortex®-M4 32b MCU+FPU, 125 DMIPS, 512KB Flash, 128KB RAM, USB OTG FS, 11 TIMs, 1 ADC, 13 comm. interfaces Datasheet - production data #### **Features** - Dynamic Efficiency Line with BAM (Batch Acquisition Mode) - 1.7 V to 3.6 V power supply - 40°C to 85/105/125 °C temperature range - Core: ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M4 CPU with FPU, Adaptive real-time accelerator (ART Accelerator<sup>™</sup>) allowing 0-wait state execution from Flash memory, frequency up to 100 MHz, memory protection unit, 125 DMIPS/1.25 DMIPS/MHz (Dhrystone 2.1), and DSP instructions - Memories - Up to 512 Kbytes of Flash memory - 128 Kbytes of SRAM - · Clock, reset and supply management - 1.7 V to 3.6 V application supply and I/Os - POR, PDR, PVD and BOR - 4-to-26 MHz crystal oscillator - Internal 16 MHz factory-trimmed RC - 32 kHz oscillator for RTC with calibration - Internal 32 kHz RC with calibration - Power consumption - Run: 100 µA/MHz (peripheral off) - Stop (Flash in Stop mode, fast wakeup time): 42 μA Typ @ 25C; 65 μA max @25 °C - Stop (Flash in Deep power down mode, slow wakeup time): down to 9 μA @ 25 °C; 28 μA max @25 °C - Standby: 1.8 $\mu$ A @25 °C / 1.7 V without RTC; 11 $\mu$ A @85 °C @1.7 V - V<sub>BAT</sub> supply for RTC: 1 μA @25 °C - 1×12-bit, 2.4 MSPS A/D converter: up to 16 channels - General-purpose DMA: 16-stream DMA controllers with FIFOs and burst support - Up to 11 timers: up to six 16-bit, two 32-bit timers up to 100 MHz, each with up to four IC/OC/PWM or pulse counter and quadrature (incremental) encoder input, two watchdog timers (independent and window) and a SysTick timer - Debug mode - Serial wire debug (SWD) & JTAG interfaces - Cortex<sup>®</sup>-M4 Embedded Trace Macrocell™ - Up to 81 I/O ports with interrupt capability - Up to 78 fast I/Os up to 100 MHz - Up to 77 5 V-tolerant I/Os - Up to 13 communication interfaces - Up to 3 x I<sup>2</sup>C interfaces (SMBus/PMBus) - Up to 3 USARTs (2 x 12.5 Mbit/s, 1 x 6.25 Mbit/s), ISO 7816 interface, LIN, IrDA, modem control) - Up to 5 SPI/I2Ss (up to 50 Mbit/s, SPI or I2S audio protocol), SPI2 and SPI3 with muxed full-duplex I<sup>2</sup>S to achieve audio class accuracy via internal audio PLL or external clock - SDIO interface (SD/MMC/eMMC) - Advanced connectivity: USB 2.0 full-speed device/host/OTG controller with on-chip PHY - CRC calculation unit - 96-bit unique ID - RTC: subsecond accuracy, hardware calendar - All packages (WLCSP49, LQFP64/100, UFQFPN48, UFBGA100) are ECOPACK<sup>®</sup>2 Table 1. Device summary | Reference | Part number | |-------------|------------------------------------------| | STM32F411xC | STM32F411CC, STM32F411RC,<br>STM32F411VC | | STM32F411xE | STM32F411CE, STM32F411RE,<br>STM32F411VE | # **Contents** | 1 | Intro | Introduction 10 | | | | | | | |---|-------|------------------------------------------------------------------------------------------|----|--|--|--|--|--| | 2 | Desc | ription | 11 | | | | | | | | 2.1 | Compatibility with STM32F4 series | 13 | | | | | | | 3 | Func | tional overview | 16 | | | | | | | | 3.1 | $ARM^{\mathbb{B}}$ Cortex $^{\mathbb{B}}$ -M4 with FPU core with embedded Flash and SRAM | 16 | | | | | | | | 3.2 | Adaptive real-time memory accelerator (ART Accelerator™) | 16 | | | | | | | | 3.3 | Batch Acquisition mode (BAM) | 16 | | | | | | | | 3.4 | Memory protection unit | 17 | | | | | | | | 3.5 | Embedded Flash memory | 17 | | | | | | | | 3.6 | CRC (cyclic redundancy check) calculation unit | 17 | | | | | | | | 3.7 | Embedded SRAM | 17 | | | | | | | | 3.8 | Multi-AHB bus matrix | 18 | | | | | | | | 3.9 | DMA controller (DMA) | 18 | | | | | | | | 3.10 | Nested vectored interrupt controller (NVIC) | 19 | | | | | | | | 3.11 | External interrupt/event controller (EXTI) | 19 | | | | | | | | 3.12 | Clocks and startup | 19 | | | | | | | | 3.13 | Boot modes | 20 | | | | | | | | 3.14 | Power supply schemes | 20 | | | | | | | | 3.15 | Power supply supervisor | 21 | | | | | | | | | 3.15.1 Internal reset ON | 21 | | | | | | | | | 3.15.2 Internal reset OFF | 21 | | | | | | | | 3.16 | Voltage regulator | 22 | | | | | | | | | 3.16.1 Regulator ON | | | | | | | | | | 3.16.2 Regulator OFF | | | | | | | | | 0.47 | 3.16.3 Regulator ON/OFF and internal power supply supervisor availability | | | | | | | | | 3.17 | Real-time clock (RTC) and backup registers | | | | | | | | | 3.18 | Low-power modes | | | | | | | | | 3.19 | V <sub>BAT</sub> operation | | | | | | | | | 3.20 | Timers and watchdogs | | | | | | | | | | 3.20.1 Advanced-control timers (TIM1) | 21 | | | | | | | | | 3.20.2 | General-purpose timers (TIMx) | 28 | |--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------| | | | 3.20.3 | Independent watchdog | 28 | | | | 3.20.4 | Window watchdog | 28 | | | | 3.20.5 | SysTick timer | | | | 3.21 | Inter-in | tegrated circuit interface (I2C) | 29 | | | 3.22 | Univers | sal synchronous/asynchronous receiver transmitters (USART) | 29 | | | 3.23 | Serial p | peripheral interface (SPI) | 30 | | | 3.24 | Inter-in | tegrated sound (I <sup>2</sup> S) | 30 | | | 3.25 | Audio F | PLL (PLLI2S) | 30 | | | 3.26 | Secure | e digital input/output interface (SDIO) | 31 | | | 3.27 | Univers | sal serial bus on-the-go full-speed (OTG_FS) | 31 | | | 3.28 | Genera | al-purpose input/outputs (GPIOs) | 31 | | | 3.29 | Analog | -to-digital converter (ADC) | 32 | | | 3.30 | Tempe | rature sensor | 32 | | | 3.31 | Serial v | wire JTAG debug port (SWJ-DP) | 32 | | | 3.32 | | lded Trace Macrocell™ | | | | | | | | | 4 | Pino | uts and | pin description | . 33 | | | | | | | | 5 | Mem | orv mar | nning | 53 | | 5 | Mem | ory map | pping | 53 | | 5<br>6 | | | pping | | | | | trical ch | | 57 | | | Elect | trical ch | aracteristics | . <b>. 57</b><br>57 | | | Elect | t <b>rical ch</b><br>Parame | eter conditions | . <b>. 57</b><br>57 | | | Elect | trical ch<br>Parame<br>6.1.1 | eter conditions | <b>57</b><br>57<br>57 | | | Elect | Parame<br>6.1.1<br>6.1.2 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor | 57<br>57<br>57<br>57 | | | Elect | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage | <b>57</b><br>57<br>57<br>57<br>57<br>58 | | | Elect | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme | 57<br>57<br>57<br>57<br>57<br>58 | | | <b>Elect</b><br>6.1 | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement | 57<br>57<br>57<br>57<br>57<br>58<br>59 | | | <b>Elect</b> 6.1 | Frical ch<br>Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolut | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement te maximum ratings | 57<br>57<br>57<br>57<br>57<br>58<br>59<br>60 | | | <b>Elect</b><br>6.1 | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolut | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement te maximum ratings ing conditions | 57<br>57<br>57<br>57<br>57<br>58<br>59<br>60 | | | <b>Elect</b> 6.1 | Frical ch<br>Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolut<br>Operati<br>6.3.1 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement te maximum ratings ing conditions General operating conditions | 57<br>57<br>57<br>57<br>58<br>59<br>60<br>62 | | | <b>Elect</b> 6.1 | Frical ch<br>Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolut<br>Operati<br>6.3.1<br>6.3.2 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement te maximum ratings ing conditions General operating conditions VCAP_1/VCAP_2 external capacitors | 57<br>57<br>57<br>57<br>58<br>59<br>60<br>60<br>62 | | | <b>Elect</b> 6.1 | Frical ch<br>Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolut<br>Operati<br>6.3.1<br>6.3.2<br>6.3.3 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement te maximum ratings ing conditions General operating conditions VCAP_1/VCAP_2 external capacitors Operating conditions at power-up/power-down (regulator ON) | 57<br>57<br>57<br>57<br>58<br>59<br>60<br>60<br>62<br>62 | | | <b>Elect</b> 6.1 | Frical ch<br>Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolut<br>Operati<br>6.3.1<br>6.3.2 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement te maximum ratings ing conditions General operating conditions VCAP_1/VCAP_2 external capacitors | 57<br>57<br>57<br>57<br>58<br>59<br>60<br>60<br>62<br>62 | | | | 6.3.5 | Embedded reset and power control block characteristics | 66 | |----------|----------|------------|----------------------------------------------------------------|-------| | | | 6.3.6 | Supply current characteristics | 67 | | | | 6.3.7 | Wakeup time from low-power modes | 81 | | | | 6.3.8 | External clock source characteristics | 82 | | | | 6.3.9 | Internal clock source characteristics | 86 | | | | 6.3.10 | PLL characteristics | 88 | | | | 6.3.11 | PLL spread spectrum clock generation (SSCG) characteristics | 90 | | | | 6.3.12 | Memory characteristics | 91 | | | | 6.3.13 | EMC characteristics | 93 | | | | 6.3.14 | Absolute maximum ratings (electrical sensitivity) | 95 | | | | 6.3.15 | I/O current injection characteristics | 96 | | | | 6.3.16 | I/O port characteristics | 97 | | | | 6.3.17 | NRST pin characteristics | . 103 | | | | 6.3.18 | TIM timer characteristics | . 104 | | | | 6.3.19 | Communications interfaces | . 104 | | | | 6.3.20 | 12-bit ADC characteristics | . 113 | | | | 6.3.21 | Temperature sensor characteristics | . 119 | | | | 6.3.22 | V <sub>BAT</sub> monitoring characteristics | . 120 | | | | 6.3.23 | Embedded reference voltage | . 120 | | | | 6.3.24 | SD/SDIO MMC/eMMC card host interface (SDIO) characteristics $$ | . 121 | | | | 6.3.25 | RTC characteristics | . 123 | | 7 | Packa | ige info | rmation | 124 | | | 7.1 | WLCSP | 49 package information | 124 | | | 7.2 | | | | | | 7.3 | | · package information | | | | 7.4 | LQFP10 | 0 package information | 133 | | | 7.5 | UFBGA | 100 package information | 137 | | | 7.6 | Thermal | characteristics | 140 | | | | 7.6.1 | Reference document | . 140 | | 8 | Part n | umheri | ng | 141 | | · · | i ait ii | | ''g | 141 | | Appendix | A R | | endations when using the internal reset OFF | | | | A.1 | Operatir | ng conditions | 142 | | Appendix | В А | pplication | on block diagrams | 143 | | | | | | | | STM32F411xC STM32F411xE | | | | | | |-------------------------|---------------------------------------------|----|--|--|--| | B.1 | USB OTG Full Speed (FS) interface solutions | 43 | | | | | B.2 | Sensor Hub application example | 45 | | | | | B.3 | Batch Acquisition Mode (BAM) example | 46 | | | | | Revision histor | rv | 47 | | | | # List of tables | Table 1. | Device summary | 1 | |-----------|----------------------------------------------------------------------------------------------|------| | Table 2. | STM32F411xC/xE features and peripheral counts | . 12 | | Table 3. | Regulator ON/OFF and internal power supply supervisor availability | | | Table 4. | Timer feature comparison | | | Table 5. | Comparison of I2C analog and digital filters | . 29 | | Table 6. | USART feature comparison | | | Table 7. | Legend/abbreviations used in the pinout table | . 38 | | Table 8. | STM32F411xC/xE pin definitions | | | Table 9. | Alternate function mapping | | | Table 10. | STM32F411xC/xE | | | | register boundary addresses | . 53 | | Table 11. | Voltage characteristics | | | Table 12. | Current characteristics | . 61 | | Table 13. | Thermal characteristics | . 61 | | Table 14. | General operating conditions | . 62 | | Table 15. | Features depending on the operating power supply range | . 63 | | Table 16. | VCAP_1/VCAP_2 operating conditions | | | Table 17. | Operating conditions at power-up / power-down (regulator ON) | . 65 | | Table 18. | Operating conditions at power-up / power-down (regulator OFF) | | | Table 19. | Embedded reset and power control block characteristics | . 66 | | Table 20. | Typical and maximum current consumption, code with data processing (ART | | | | accelerator disabled) running from SRAM - V <sub>DD</sub> = 1.7 V | . 68 | | Table 21. | Typical and maximum current consumption, code with data processing (ART | | | | accelerator disabled) running from SRAM - V <sub>DD</sub> = 3.6 V | . 69 | | Table 22. | Typical and maximum current consumption in run mode, code with data processing | | | | (ART accelerator enabled except prefetch) running from Flash memory- V <sub>DD</sub> = 1.7 V | . 70 | | Table 23. | Typical and maximum current consumption in run mode, code with data processing | | | | (ART accelerator enabled except prefetch) running from Flash memory - $V_{DD}$ = 3.6 V . | . 71 | | Table 24. | Typical and maximum current consumption in run mode, code with data processing | | | | (ART accelerator disabled) running from Flash memory - V <sub>DD</sub> = 3.6 V | . 72 | | Table 25. | Typical and maximum current consumption in run mode, code with data processing | | | | (ART accelerator enabled with prefetch) running from Flash memory - V <sub>DD</sub> = 3.6 V | . 73 | | Table 26. | Typical and maximum current consumption in Sleep mode - V <sub>DD</sub> = 3.6 V | . 74 | | Table 27. | Typical and maximum current consumptions in Stop mode - V <sub>DD</sub> = 1.7 V | . 74 | | Table 28. | Typical and maximum current consumption in Stop mode - V <sub>DD</sub> =3.6 V | | | Table 29. | Typical and maximum current consumption in Standby mode - V <sub>DD</sub> = 1.7 V | | | Table 30. | Typical and maximum current consumption in Standby mode - V <sub>DD</sub> = 3.6 V | . 75 | | Table 31. | Typical and maximum current consumptions in V <sub>BAT</sub> mode | . 76 | | Table 32. | Switching output I/O current consumption | | | Table 33. | Peripheral current consumption | . 79 | | Table 34. | Low-power mode wakeup timings <sup>(1)</sup> | | | Table 35. | High-speed external user clock characteristics | . 82 | | Table 36. | Low-speed external user clock characteristics | | | Table 37. | HSE 4-26 MHz oscillator characteristics | | | Table 38. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | Table 39. | HSI oscillator characteristics | . 86 | | Table 40. | LSI oscillator characteristics | . 87 | | Table 41 | Main PLL characteristics | 88 | | Table 42. | PLLI2S (audio PLL) characteristics | 89 | |-----------|------------------------------------------------------------------------------------|---------| | Table 43. | SSCG parameter constraints | | | Table 44. | Flash memory characteristics | | | Table 45. | Flash memory programming | | | Table 46. | Flash memory programming with V <sub>PP</sub> voltage | | | Table 47. | Flash memory endurance and data retention | | | Table 48. | EMS characteristics for LQFP100 package | | | Table 49. | EMI characteristics for LQFP100 | | | Table 50. | ESD absolute maximum ratings | 95 | | Table 51. | Electrical sensitivities | 96 | | Table 52. | I/O current injection susceptibility | 96 | | Table 53. | I/O static characteristics | 97 | | Table 54. | Output voltage characteristics | 100 | | Table 55. | I/O AC characteristics | 101 | | Table 56. | NRST pin characteristics | 103 | | Table 57. | TIMx characteristics | 104 | | Table 58. | I <sup>2</sup> C characteristics | 105 | | Table 59. | SCL frequency ( $f_{PCLK1}$ = 50 MHz, $V_{DD}$ = $V_{DD\_I2C}$ = 3.3 V) | 106 | | Table 60. | SPI dynamic characteristics | | | Table 61. | I <sup>2</sup> S dynamic characteristics | 110 | | Table 62. | USB OTG FS startup time | | | Table 63. | USB OTG FS DC electrical characteristics | 112 | | Table 64. | USB OTG FS electrical characteristics | 113 | | Table 65. | ADC characteristics | | | Table 66. | ADC accuracy at f <sub>ADC</sub> = 18 MHz | | | Table 67. | ADC accuracy at f <sub>ADC</sub> = 30 MHz | | | Table 68. | ADC accuracy at f <sub>ADC</sub> = 36 MHz | | | Table 69. | ADC dynamic accuracy at f <sub>ADC</sub> = 18 MHz - limited test conditions | | | Table 70. | ADC dynamic accuracy at f <sub>ADC</sub> = 36 MHz - limited test conditions | | | Table 71. | Temperature sensor characteristics | | | Table 72. | Temperature sensor calibration values | | | Table 73. | V <sub>BAT</sub> monitoring characteristics | | | Table 74. | Embedded internal reference voltage | | | Table 75. | Internal reference voltage calibration values | | | Table 76. | Dynamic characteristics: SD / MMC characteristics | | | Table 77. | Dynamic characteristics: eMMC characteristics $V_{DD} = 1.7 \text{ V}$ to 1.9 V | | | Table 78. | RTC characteristics | 123 | | Table 79. | WLCSP49 - 49-ball, 2.999 x 3.185 mm, 0.4 mm pitch wafer level chip scale | | | | package mechanical data | 125 | | Table 80. | WLCSP49 recommended PCB design rules (0.4 mm pitch) | 126 | | Table 81. | UFQFPN48 - 48-lead, 7 x 7 mm, 0.5 mm pitch, ultra thin fine pitch | 40= | | T 11 00 | quad flat package mechanical data | | | Table 82. | LQFP64 - 64-pin, 10 x 10 mm, 64-pin low-profile quad flat package mechanical data | | | Table 83. | LQPF100 - 100-pin, 14 x 14 mm, 100-pin low-profile quad flat package mechanical of | data134 | | Table 84. | UFBGA100, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package | 407 | | Table 05 | mechanical data | | | Table 85. | Package thermal characteristics | | | Table 86. | Ordering information scheme | | | Table 87. | Limitations depending on the operating power supply range | | | Table 88. | Document revision history | 147 | # List of figures | Figure 1. | Compatible board design for LQFP100 package | 13 | |------------|----------------------------------------------------------------------------------------------|-----| | Figure 2. | Compatible board design for LQFP64 package | | | Figure 3. | STM32F411xC/xE block diagram | | | Figure 4. | Multi-AHB matrix | | | Figure 5. | Power supply supervisor interconnection with internal reset OFF | 21 | | Figure 6. | Regulator OFF | | | Figure 7. | Startup in regulator OFF: slow V <sub>DD</sub> slope - | | | Ü | power-down reset risen after V <sub>CAP 1</sub> /V <sub>CAP 2</sub> stabilization | 24 | | Figure 8. | Startup in regulator OFF mode: fast V <sub>DD</sub> slope - | | | J | power-down reset risen before V <sub>CAP_1</sub> /V <sub>CAP_2</sub> stabilization | 24 | | Figure 9. | STM32F411xC/xE WLCSP49 pinout | 33 | | Figure 10. | STM32F411xC/xE UFQFPN48 pinout | | | Figure 11. | STM32F411xC/xE LQFP64 pinout | | | Figure 12. | STM32F411xC/xE LQFP100 pinout | | | Figure 13. | STM32F411xC/xE UFBGA100 pinout | | | Figure 14. | Memory map | | | Figure 15. | Pin loading conditions | | | Figure 16. | Input voltage measurement | | | Figure 17. | Power supply scheme | | | Figure 18. | Current consumption measurement scheme | | | Figure 19. | External capacitor C <sub>EXT</sub> | | | Figure 20. | Typical V <sub>BAT</sub> current consumption (LSE in low-drive mode and RTC ON) | | | Figure 21. | Low-power mode wakeup | | | Figure 22. | High-speed external clock source AC timing diagram | | | Figure 23. | Low-speed external clock source AC timing diagram | | | Figure 24. | Typical application with an 8 MHz crystal | | | Figure 25. | Typical application with a 32.768 kHz crystal | | | Figure 26. | ACC <sub>HSI</sub> versus temperature | | | Figure 27. | ACC <sub>I SI</sub> versus temperature | | | Figure 28. | PLL output clock waveforms in center spread mode | | | Figure 29. | PLL output clock waveforms in down spread mode | | | Figure 30. | FT/TC I/O input characteristics | | | Figure 31. | I/O AC characteristics definition | | | Figure 32. | Recommended NRST pin protection | | | Figure 33. | I <sup>2</sup> C bus AC waveforms and measurement circuit | | | Figure 34. | SPI timing diagram - slave mode and CPHA = 0 | 108 | | Figure 35. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | 109 | | Figure 36. | SPI timing diagram - master mode <sup>(1)</sup> | 109 | | Figure 37. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup> | 111 | | Figure 38. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> | 111 | | Figure 39. | USB OTG FS timings: definition of data signal rise and fall time | | | Figure 40. | ADC accuracy characteristics | | | Figure 41. | Typical connection diagram using the ADC | 117 | | Figure 42. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) | | | Figure 43. | Power supply and reference decoupling ( $V_{REF+}$ connected to $V_{DDA}$ ) | 119 | | Figure 44. | SDIO high-speed mode | | | Figure 45. | SD default mode | | | Figure 46 | WLCSP49 - 49-ball 2 999 x 3 185 mm 0 4 mm pitch wafer level | | | | chip scale package outline | 124 | |------------|---------------------------------------------------------------------------|-----| | Figure 47. | WLCSP49 - 49-ball, 2.999 x 3.185 mm, 0.4 mm pitch wafer level chip scale | | | | recommended footprint | 125 | | Figure 48. | WLCSP49 marking (package top view) | | | Figure 49. | UFQFPN48 - 48-lead, 7 x 7 mm, 0.5 mm pitch, ultra thin fine pitch | | | | quad flat package outline | 127 | | Figure 50. | UFQFPN48 - 48-lead, 7 x 7 mm, 0.5 mm pitch, ultra thin fine pitch | | | | quad flat recommended footprint | 128 | | Figure 51. | UFQFPN48 marking example (package top view) | 129 | | Figure 52. | LQFP64 - 64-pin, 10 x 10 mm, 64-pin low-profile quad flat package outline | 130 | | Figure 53. | LQFP64 recommended footprint | 131 | | Figure 54. | LQFP64 marking example (package top view) | 132 | | Figure 55. | LQFP100 - 100-pin, 14 x 14 mm, 100-pin low-profile quad flat | | | | package outline | 133 | | Figure 56. | LQFP100 - 100-pin, 14 x 14 mm, 100-pin low-profile quad flat | | | | recommended footprint | | | Figure 57. | LQPF100 marking example (package top view) | 136 | | Figure 58. | UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch | | | | ball grid array package outline | 137 | | Figure 59. | Recommended PCB design rules for pads (0.5 mm-pitch BGA) | 138 | | Figure 60. | UFBGA100 marking example (package top view) | 139 | | Figure 61. | USB controller configured as peripheral-only and used in Full-Speed mode | 143 | | Figure 62. | USB controller configured as host-only and used in Full-Speed mode | 143 | | Figure 63. | USB controller configured in dual mode and used in Full-Speed mode | 144 | | Figure 64. | Sensor Hub application example | 145 | | Figure 65. | Batch Acquisition Mode (BAM) example | 146 | ### 1 Introduction This datasheet provides the description of the STM32F411xC/xE line of microcontrollers. The STM32F411xC/xE datasheet should be read in conjunction with RM0383 reference manual which is available from the STMicroelectronics website *www.st.com*. It includes all information concerning Flash memory programming. For information on the Cortex<sup>®</sup>-M4 core, please refer to the Cortex<sup>®</sup>-M4 programming manual (PM0214) available from *www.st.com*. **577** # 2 Description The STM32F411xC/xE devices are based on the high-performance ARM® Cortex®-M4 32-bit RISC core operating at a frequency of up to 100 MHz. The Cortex®-M4 core features a Floating point unit (FPU) single precision which supports all ARM single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) which enhances application security. The STM32F411xC/xE belongs to the STM32 Dynamic Efficiency<sup>TM</sup> product line (with products combining power efficiency, performance and integration) while adding a new innovative feature called Batch Acquisition Mode (BAM) allowing to save even more power consumption during data batching. The STM32F411xC/xE incorporate high-speed embedded memories (up to 512 Kbytes of Flash memory, 128 Kbytes of SRAM), and an extensive range of enhanced I/Os and peripherals connected to two APB buses, two AHB bus and a 32-bit multi-AHB bus matrix. All devices offer one 12-bit ADC, a low-power RTC, six general-purpose 16-bit timers including one PWM timer for motor control, two general-purpose 32-bit timers. They also feature standard and advanced communication interfaces. - Up to three I<sup>2</sup>Cs - Five SPIs - Five I<sup>2</sup>Ss out of which two are full duplex. To achieve audio class accuracy, the I<sup>2</sup>S peripherals can be clocked via a dedicated internal audio PLL or via an external clock to allow synchronization. - Three USARTs - SDIO interface - USB 2.0 OTG full speed interface Refer to *Table 2: STM32F411xC/xE features and peripheral counts* for the peripherals available for each part number. The STM32F411xC/xE operate in the - 40 to + 125 °C temperature range from a 1.7 (PDR OFF) to 3.6 V power supply. A comprehensive set of power-saving mode allows the design of low-power applications. These features make the STM32F411xC/xE microcontrollers suitable for a wide range of applications: - Motor drive and application control - Medical equipment - Industrial applications: PLC, inverters, circuit breakers - Printers, and scanners - Alarm systems, video intercom, and HVAC - Home audio appliances - Mobile phone sensor hub Figure 3 shows the general block diagram of the devices. Table 2. STM32F411xC/xE features and peripheral counts | Peripherals | | STM32F411xC | | | STM32F411xE | | | | | |-------------------------------|-----------------------|---------------------------------------------------------------------------|--------|---------------------|---------------------|--------|---------------------|--|--| | Flash memory in Kbytes | | 256 512 | | | | | | | | | SRAM in Kbytes | System | 128 | | | | | | | | | <b>T</b> | General-<br>purpose | | 7 | | | | | | | | Timers | Advanced-<br>control | | | | 1 | | | | | | | SPI/ I <sup>2</sup> S | | | 5/5 (2 ft | ıll duplex) | | | | | | | I <sup>2</sup> C | | | | 3 | | | | | | Communication interfaces | USART | 3 | | | | | | | | | interruces. | SDIO | 1 | | | | | | | | | | USB OTG FS | 1 | | | | | | | | | GPIOs | | 36 | 50 | 81 | 36 | 50 | 81 | | | | 12-bit ADC | | 1 | | | | | | | | | Number of channel | S | 10 16 10 16 | | 16 | | | | | | | Maximum CPU free | quency | 100 MHz | | | | | | | | | Operating voltage | | 1.7 to 3.6 V | | | | | | | | | On a ration of to man a ratio | | Ambient temperatures: - 40 to +85 °C / - 40 to + 105 °C/ - 40 to + 125 °C | | | | | | | | | Operating temperat | lures | Junction temperature: – 40 to + 130 °C | | | | | | | | | Package | | WLCSP49<br>UFQFPN48 | LQFP64 | UFBGA100<br>LQFP100 | WLCSP49<br>UFQFPN48 | LQFP64 | UFBGA100<br>LQFP100 | | | #### 2.1 Compatibility with STM32F4 series The STM32F411xC/xE are fully software and feature compatible with the STM32F4 series (STM32F42x, STM32F401, STM32F43x, STM32F41x, STM32F405 and STM32F407) The STM32F411xC/xE can be used as drop-in replacement of the other STM32F4 products but some slight changes have to be done on the PCB board. Figure 1. Compatible board design for LQFP100 package Figure 2. Compatible board design for LQFP64 package Figure 3. STM32F411xC/xE block diagram The timers connected to APB2 are clocked from TIMxCLK up to 100 MHz, while the timers connected to APB1 are clocked from TIMxCLK up to 100 MHz. #### 3 Functional overview # 3.1 ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU core with embedded Flash and SRAM The ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU processor is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution. Its single precision FPU (floating point unit) speeds up software development by using metalanguage development tools, while avoiding saturation. The STM32F411xC/xE devices are compatible with all ARM tools and software. Figure 3 shows the general block diagram of the STM32F411xC/xE. Note: Cortex<sup>®</sup>-M4 with FPU is binary compatible with Cortex<sup>®</sup>-M3. #### 3.2 Adaptive real-time memory accelerator (ART Accelerator™) The ART Accelerator™ is a memory accelerator which is optimized for STM32 industry-standard ARM® Cortex®-M4 with FPU processors. It balances the inherent performance advantage of the ARM® Cortex®-M4 with FPU over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher frequencies. To release the processor full 105 DMIPS performance at this frequency, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the -bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 100 MHz. # 3.3 Batch Acquisition mode (BAM) The Batch acquisition mode allows enhanced power efficiency during data batching. It enables data acquisition through any communication peripherals directly to memory using the DMA in reduced power consumption as well as data processing while the rest of the system is in low-power mode (including the flash and ART). For example in an audio system, a smart combination of PDM audio sample acquisition and processing from the I2S directly to RAM (flash and ART TM stopped) with the DMA using BAM followed by some very short processing from flash allows to drastically reduce the power consumption of the application. A dedicated application note (AN4515) describes how to implement the BAM to allow the best power efficiency. 47/ 16/149 DocID026289 Rev 6 #### 3.4 Memory protection unit The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory. The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed. The MPU is optional and can be bypassed for applications that do not need it. #### 3.5 Embedded Flash memory The devices embed up to 512 Kbytes of Flash memory available for storing programs and data. To optimize the power consumption the Flash memory can also be switched off in Run or in Sleep mode (see *Section 3.18: Low-power modes*). Two modes are available: Flash in Stop mode or in DeepSleep mode (trade off between power saving and startup time, see *Table 34: Low-power mode wakeup timings(1)*). Before disabling the Flash memory, the code must be executed from the internal RAM. #### One-time programmable bytes A one-time programmable area is available with 16 OTP blocks of 32 bytes. Each block can be individually locked. (Additional information can be found in the product reference manual.) # 3.6 CRC (cyclic redundancy check) calculation unit The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a software signature during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. #### 3.7 Embedded SRAM All devices embed: 128 Kbytes of system SRAM which can be accessed (read/write) at CPU clock speed with 0 wait states #### 3.8 Multi-AHB bus matrix The 32-bit multi-AHB bus matrix interconnects all the masters (CPU, DMAs) and the slaves (Flash memory, RAM, AHB and APB peripherals) and ensures a seamless and efficient operation even when several high-speed peripherals work simultaneously. Figure 4. Multi-AHB matrix ### 3.9 DMA controller (DMA) The devices feature two general-purpose dual-port DMAs (DMA1 and DMA2) with 8 streams each. They are able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. They feature dedicated FIFOs for APB/AHB peripherals, support burst transfer and are designed to provide the maximum peripheral bandwidth (AHB/APB). The two DMA controllers support circular buffer management, so that no specific code is needed when the controller reaches the end of the buffer. The two DMA controllers also have a double buffering feature, which automates the use and switching of two memory buffers without requiring any special code. Each stream is connected to dedicated hardware DMA requests, with support for software trigger on each stream. Configuration is made by software and transfer sizes between source and destination are independent. 577 The DMA can be used with the main peripherals: - SPI and I<sup>2</sup>S - I<sup>2</sup>C - USART - General-purpose, basic and advanced-control timers TIMx - SD/SDIO/MMC/eMMC host interface - ADC ### 3.10 Nested vectored interrupt controller (NVIC) The devices embed a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 62 maskable interrupt channels plus the 16 interrupt lines of the Cortex<sup>®</sup>-M4 with FPU. - Closely coupled NVIC gives low-latency interrupt processing - Interrupt entry vector table address passed directly to the core - Allows early processing of interrupts - Processing of late arriving, higher-priority interrupts - Support tail chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimum interrupt latency. ## 3.11 External interrupt/event controller (EXTI) The external interrupt/event controller consists of 21 edge-detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 81 GPIOs can be connected to the 16 external interrupt lines. ## 3.12 Clocks and startup On reset the 16 MHz internal RC oscillator is selected as the default CPU clock. The 16 MHz internal RC oscillator is factory-trimmed to offer 1% accuracy at 25 °C. The application can then select as system clock either the RC oscillator or an external 4-26 MHz clock source. This clock can be monitored for failure. If a failure is detected, the system automatically switches back to the internal RC oscillator and a software interrupt is generated (if enabled). This clock source is input to a PLL thus allowing to increase the frequency up to 100 MHz. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example if an indirectly used external oscillator fails). Several prescalers allow the configuration of the two AHB buses, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the two AHB buses is 100 MHz while the maximum frequency of the high-speed APB domains is 100 MHz. The maximum allowed frequency of the low-speed APB domain is 50 MHz. The devices embed a dedicated PLL (PLLI2S) which allows to achieve audio class performance. In this case, the I<sup>2</sup>S master clock can generate all standard sampling frequencies from 8 kHz to 192 kHz. #### 3.13 Boot modes At startup, boot pins are used to select one out of three boot options: - · Boot from user Flash - Boot from system memory - Boot from embedded SRAM The bootloader is located in system memory. It is used to reprogram the Flash memory by using USART1(PA9/10), USART2(PD5/6), USB OTG FS in device mode (PA11/12) through DFU (device firmware upgrade), I2C1(PB6/7), I2C2(PB10/3), I2C3(PA8/PB4), SPI1(PA4/5/6/7), SPI2(PB12/13/14/15) or SPI3(PA15, PC10/11/12). For more detailed information on the bootloader, refer to Application Note: AN2606, *STM32™ microcontroller system memory boot mode*. #### 3.14 Power supply schemes - VDD = 1.7 to 3.6 V: external power supply for I/Os with the internal supervisor (POR/PDR) disabled, provided externally through VDD pins. Requires the use of an external power supply supervisor connected to the VDD and NRST pins. - V<sub>SSA</sub>, V<sub>DDA</sub> = 1.7 to 3.6 V: external analog power supplies for ADC, Reset blocks, RCs and PLL. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively, with decoupling technique. - V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. Refer to Figure 17: Power supply scheme for more details. #### 3.15 Power supply supervisor #### 3.15.1 Internal reset ON This feature is available for $V_{DD}$ operating voltage range 1.8 V to 3.6 V. The internal power supply supervisor is enabled by holding PDR\_ON high. The devices have an integrated power-on reset (POR) / power-down reset (PDR) circuitry coupled with a Brownout reset (BOR) circuitry. At power-on, POR is always active, and ensures proper operation starting from 1.8 V. After the 1.8 V POR threshold level is reached, the option byte loading process starts, either to confirm or modify default thresholds, or to disable BOR permanently. Three BOR thresholds are available through option bytes. The devices remain in reset mode when $V_{DD}$ is below a specified threshold, $V_{POR/PDR}$ or $V_{BOR}$ , without the need for an external reset circuit. The devices also feature an embedded programmable voltage detector (PVD) that monitors the $V_{DD}/V_{DDA}$ power supply and compares it to the $V_{PVD}$ threshold. An interrupt can be generated when $V_{DD}/V_{DDA}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}/V_{DDA}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. #### 3.15.2 Internal reset OFF This feature is available only on packages featuring the PDR\_ON pin. The internal power-on reset (POR) / power-down reset (PDR) circuitry is disabled by setting the PDR\_ON pin to low. An external power supply supervisor should monitor $V_{DD}$ and should set the device in reset mode when $V_{DD}$ is below 1.7 V. NRST should be connected to this external power supply supervisor. Refer to *Figure 5: Power supply supervisor interconnection with internal reset OFF*. Figure 5. Power supply supervisor interconnection with internal reset OFF<sup>(1)</sup> 1. The PRD\_ON pin is only available on the WLCSP49 and UFBGA100 packages. A comprehensive set of power-saving mode allows to design low-power applications. When the internal reset is OFF, the following integrated features are no longer supported: - The integrated power-on reset (POR) / power-down reset (PDR) circuitry is disabled. - The brownout reset (BOR) circuitry must be disabled. - The embedded programmable voltage detector (PVD) is disabled. - V<sub>BAT</sub> functionality is no more available and VBAT pin should be connected to V<sub>DD</sub>. #### 3.16 Voltage regulator The regulator has four operating modes: - Regulator ON - Main regulator mode (MR) - Low power regulator (LPR) - Power-down - Regulator OFF #### 3.16.1 Regulator ON On packages embedding the BYPASS\_REG pin, the regulator is enabled by holding BYPASS\_REG low. On all other packages, the regulator is always enabled. There are three power modes configured by software when the regulator is ON: - MR is used in the nominal regulation mode (With different voltage scaling in Run) In Main regulator mode (MR mode), different voltage scaling are provided to reach the best compromise between maximum frequency and dynamic power consumption. - LPR is used in the Stop modes - The LP regulator mode is configured by software when entering Stop mode. - Power-down is used in Standby mode. - The Power-down mode is activated only when entering in Standby mode. The regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption. The contents of the registers and SRAM are lost. Depending on the package, one or two external ceramic capacitors should be connected on the $V_{CAP\_1}$ and $V_{CAP\_2}$ pins. The $V_{CAP\_2}$ pin is only available for the LQFP100 and UFBGA100 packages. All packages have the regulator ON feature. #### 3.16.2 Regulator OFF The Regulator OFF is available only on the UFBGA100, which features the BYPASS\_REG pin. The regulator is disabled by holding BYPASS\_REG high. The regulator OFF mode allows to supply externally a V12 voltage source through $V_{CAP-1}$ and $V_{CAP-2}$ pins. Since the internal voltage scaling is not managed internally, the external voltage value must be aligned with the targeted maximum frequency. Refer to *Table 14: General operating conditions*. The two 2.2 $\mu$ F V<sub>CAP</sub> ceramic capacitors should be replaced by two 100 nF decoupling capacitors. Refer to *Figure 17: Power supply scheme*. 22/149 DocID026289 Rev 6 When the regulator is OFF, there is no more internal monitoring on V12. An external power supply supervisor should be used to monitor the V12 of the logic power domain. PA0 pin should be used for this purpose, and act as power-on reset on V12 power domain. In regulator OFF mode, the following features are no more supported: - PA0 cannot be used as a GPIO pin since it allows to reset a part of the V12 logic power domain which is not reset by the NRST pin. - As long as PA0 is kept low, the debug mode cannot be used under power-on reset. As a consequence, PA0 and NRST pins must be managed separately if the debug connection under reset or pre-reset is required. V12 External V<sub>CAP\_1/2</sub> power supply supervisor Ext. reset controller active when V<sub>CAP\_1/2</sub> < Min V<sub>12</sub> V<sub>DD</sub> PAO NRST V<sub>CAP\_1</sub> V<sub>CAP\_2</sub> ai18498V3 Figure 6. Regulator OFF The following conditions must be respected: - V<sub>DD</sub> should always be higher than V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> to avoid current injection between power domains. - If the time for V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> to reach V<sub>12</sub> minimum value is faster than the time for V<sub>DD</sub> to reach 1.7 V, then PA0 should be kept low to cover both conditions: until V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> reach V<sub>12</sub> minimum value and until V<sub>DD</sub> reaches 1.7 V (see *Figure* 7). - Otherwise, if the time for $V_{CAP\_1}$ and $V_{CAP\_2}$ to reach $V_{12}$ minimum value is slower than the time for $V_{DD}$ to reach $\overline{1}.7$ V, then $\overline{P}A0$ could be asserted low externally (see *Figure 8*). - If V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> go below V<sub>12</sub> minimum value and V<sub>DD</sub> is higher than 1.7 V, then a reset must be asserted on PA0 pin. Note: The minimum value of $V_{12}$ depends on the maximum frequency targeted in the application Figure 7. Startup in regulator OFF: slow $V_{DD}$ slope - power-down reset risen after $V_{CAP-1}/V_{CAP-2}$ stabilization 1. This figure is valid whatever the internal reset mode (ON or OFF). Figure 8. Startup in regulator OFF mode: fast $V_{DD}$ slope -power-down reset risen before $V_{CAP-1}/V_{CAP-2}$ stabilization 1. This figure is valid whatever the internal reset mode (ON or OFF). PDR ON external control (1) #### 3.16.3 Regulator ON/OFF and internal power supply supervisor availability | Package | Regulator ON | Regulator OFF | Power supply supervisor ON | Power supply supervisor OFF | |----------|--------------|---------------|----------------------------|--------------------------------------------| | UFQFPN48 | Yes | No | Yes | No | | WLCSP49 | Yes | No | Yes<br>PDR_ON set to VDD | Yes PDR_ON external control <sup>(1)</sup> | | LQFP64 | Yes | No | Yes | No | | LQFP100 | Yes | No | Yes | No | | | Vas | Ves | | Vas | BYPASS REG set to **VDD** Table 3. Regulator ON/OFF and internal power supply supervisor availability UFBGA100 #### 3.17 Real-time clock (RTC) and backup registers The backup domain includes: BYPASS REG set to **VSS** - The real-time clock (RTC) - 20 backup registers The real-time clock (RTC) is an independent BCD timer/counter. Dedicated registers contain the second, minute, hour (in 12/24 hour), week day, date, month, year, in BCD (binary-coded decimal) format. Correction for 28, 29 (leap year), 30, and 31 day of the month are performed automatically. The RTC features a reference clock detection, a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. The RTC provides a programmable alarm and programmable periodic interrupts with wakeup from Stop and Standby modes. The sub-seconds value is also available in binary format. Yes PDR ON set to VDD It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low-power RC oscillator or the high-speed external clock divided by 128. The internal low-speed RC has a typical frequency of 32 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural quartz deviation. Two alarm registers are used to generate an alarm at a specific time and calendar fields can be independently masked for alarm comparison. To generate a periodic interrupt, a 16-bit programmable binary auto-reload downcounter with programmable resolution is available and allows automatic wakeup and periodic alarms from every 120 µs to every 36 hours. A 20-bit prescaler is used for the time base clock. It is by default configured to generate a time base of 1 second from a clock at 32.768 kHz. The backup registers are 32-bit registers used to store 80 bytes of user application data when $V_{DD}$ power is not present. Backup registers are not reset by a system, a power reset, or when the device wakes up from the Standby mode (see Section 3.18: Low-power modes). Additional 32-bit registers contain the programmable alarm subseconds, seconds, minutes, hours, day, and date. <sup>1.</sup> Refer to Section 3.15: Power supply supervisor