Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # life.augmented ### STM32F446xC/E ARM® Cortex®-M4 32b MCU+FPU, 225DMIPS, up to 512kB Flash/128+4KB RAM, USB OTG HS/FS, 17 TIMs, 3 ADCs, 20 comm. interfaces Datasheet - production data #### **Features** - Core: ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M4 CPU with FPU, Adaptive real-time accelerator (ART Accelerator<sup>™</sup>) allowing 0-wait state execution from FI ash memory, frequency up to 180 MHz, MPU, 225 DMIPS/1.25 DMIPS/MHz (Dhrystone 2.1), and DSP instructions - Memories - 512 kB of Flash memory - 128 KB of SRAM - Flexible external memory controller with up to 16-bit data bus: SRAM,PSRAM,SDRAM/LPSDR SDRAM, Flash NOR/NAND memories - Dual mode Quad SPI interface - LCD parallel interface, 8080/6800 modes - Clock, reset and supply management - 1.7 V to 3.6 V application supply and I/Os - POR, PDR, PVD and BOR - 4-to-26 MHz crystal oscillator - Internal 16 MHz factory-trimmed RC (1% accuracy) - 32 kHz oscillator for RTC with calibration - Internal 32 kHz RC with calibration - · Low power - Sleep, Stop and Standby modes - V<sub>BAT</sub> supply for RTC, 20×32 bit backup registers + optional 4 KB backup SRAM - 3×12-bit, 2.4 MSPS ADC: up to 24 channels and 7.2 MSPS in triple interleaved mode - 2×12-bit D/A converters - General-purpose DMA: 16-stream DMA controller with FIFOs and burst support - Up to 17 timers: 2x watchdog, 1x SysTick timer and up to twelve 16-bit and two 32-bit timers up to 180 MHz, each with up to 4 IC/OC/PWM or pulse counter - · Debug mode - SWD & JTAG interfaces - Cortex<sup>®</sup>-M4 Trace Macrocell™ - Up to 114 I/O ports with interrupt capability - Up to 111 fast I/Os up to 90 MHz - Up to 112 5 V-tolerant I/Os - Up to 20 communication interfaces - SPDIF-Rx - Up to $4 \times I^2$ C interfaces (SMBus/PMBus) - Up to 4 USARTs/2 UARTs (11.25 Mbit/s, ISO7816 interface, LIN, IrDA, modem control) - Up to 4 SPIs (45 Mbits/s), 3 with muxed I<sup>2</sup>S for audio class accuracy via internal audio PLL or external clock - 2 x SAI (serial audio interface) - 2 × CAN (2.0B Active) - SDIO interface - Consumer electronics control (CEC) I/F - Advanced connectivity - USB 2.0 full-speed device/host/OTG controller with on-chip PHY - USB 2.0 high-speed/full-speed device/host/OTG controller with dedicated DMA, on-chip full-speed PHY and ULPI - Dedicated USB power rail enabling on-chip PHYs operation throughout the entire MCU power supply range - 8- to 14-bit parallel camera interface up to 54 Mbytes/s - · CRC calculation unit - RTC: subsecond accuracy, hardware calendar - 96-bit unique ID Table 1. Device summary | Reference | Part number | |---------------|------------------------------------------------------------------------------------------------------------------| | STM32F446xC/E | STM32F446MC, STM32F446ME,<br>STM32F446RC, STM32F446RE,<br>STM32F446VC, STM32F446VE,<br>STM32F446ZC, STM32F446ZE. | Contents STM32F446xC/E ## **Contents** | 1 | Intro | duction | 11 | |---|-------|-------------------------------------------------------------------------------|----| | 2 | Desc | ription | 12 | | | 2.1 | Compatibility with STM32F4 family | 14 | | 3 | Func | etional overview | 17 | | | 3.1 | ARM <sup>®</sup> Cortex <sup>®</sup> -M4 with FPU and embedded Flash and SRAM | 17 | | | 3.2 | Adaptive real-time memory accelerator (ART Accelerator™) | 17 | | | 3.3 | Memory protection unit | 17 | | | 3.4 | Embedded Flash memory | 18 | | | 3.5 | CRC (cyclic redundancy check) calculation unit | 18 | | | 3.6 | Embedded SRAM | 18 | | | 3.7 | Multi-AHB bus matrix | 18 | | | 3.8 | DMA controller (DMA) | 19 | | | 3.9 | Flexible memory controller (FMC) | 20 | | | 3.10 | Quad SPI memory interface (QUADSPI) | 20 | | | 3.11 | Nested vectored interrupt controller (NVIC) | 21 | | | 3.12 | External interrupt/event controller (EXTI) | 21 | | | 3.13 | Clocks and startup | 21 | | | 3.14 | Boot modes | 22 | | | 3.15 | Power supply schemes | 22 | | | 3.16 | Power supply supervisor | 23 | | | | 3.16.1 Internal reset ON | 23 | | | | 3.16.2 Internal reset OFF | 23 | | | 3.17 | Voltage regulator | 24 | | | | 3.17.1 Regulator ON | | | | | 3.17.2 Regulator OFF | | | | 0.40 | 3.17.3 Regulator ON/OFF and internal reset ON/OFF availability | | | | 3.18 | Real-time clock (RTC), backup SRAM and backup registers | | | | 3.19 | Low-power modes | | | | 3.20 | V <sub>BAT</sub> operation | | | | 3.21 | Timers and watchdogs | 31 | | | | 3.21.1 Advanced-control timers (TIM1, TIM8) | |---|--------|--------------------------------------------------------------------------------| | | | 3.21.2 General-purpose timers (TIMx) | | | | 3.21.3 Basic timers TIM6 and TIM7 | | | | 3.21.4 Independent watchdog | | | | 3.21.5 Window watchdog | | | | 3.21.6 SysTick timer | | | 3.22 | Inter-integrated circuit interface (I <sup>2</sup> C) | | | 3.23 | Universal synchronous/asynchronous receiver transmitters (USART) 34 | | | 3.24 | Serial peripheral interface (SPI) | | | 3.25 | HDMI (high-definition multimedia interface) consumer electronics control (CEC) | | | 3.26 | Inter-integrated sound (I <sup>2</sup> S) | | | 3.27 | SPDIF-RX Receiver Interface (SPDIFRX) | | | 3.28 | Serial Audio interface (SAI) | | | 3.29 | Audio PLL (PLLI2S) | | | 3.30 | Serial Audio Interface PLL(PLLSAI) | | | 3.31 | Secure digital input/output interface (SDIO) | | | 3.32 | Controller area network (bxCAN) | | | 3.33 | Universal serial bus on-the-go full-speed (OTG_FS) | | | 3.34 | Universal serial bus on-the-go high-speed (OTG_HS) | | | 3.35 | Digital camera interface (DCMI) | | | 3.36 | General-purpose input/outputs (GPIOs) | | | 3.37 | Analog-to-digital converters (ADCs) | | | 3.38 | Temperature sensor | | | 3.39 | Digital-to-analog converter (DAC) | | | 3.40 | Serial wire JTAG debug port (SWJ-DP) | | | 3.41 | Embedded Trace Macrocell™ | | 4 | Pinou | ut and pin description | | 5 | Memo | ory mapping | | 6 | Electr | rical characteristics72 | | | 6.1 | Parameter conditions | | | | 6.1.1 Minimum and maximum values | | | | | Contents STM32F446xC/E | | 6.1.2 | Typical values | |-----|---------|------------------------------------------------------------------| | | 6.1.3 | Typical curves72 | | | 6.1.4 | Loading capacitor | | | 6.1.5 | Pin input voltage72 | | | 6.1.6 | Power supply scheme | | | 6.1.7 | Current consumption measurement74 | | 6.2 | Absolut | te maximum ratings | | 6.3 | Operati | ing conditions | | | 6.3.1 | General operating conditions | | | 6.3.2 | VCAP_1/VCAP_2 external capacitor | | | 6.3.3 | Operating conditions at power-up / power-down (regulator ON) 79 | | | 6.3.4 | Operating conditions at power-up / power-down (regulator OFF) 79 | | | 6.3.5 | Reset and power control block characteristics80 | | | 6.3.6 | Over-drive switching characteristics81 | | | 6.3.7 | Supply current characteristics | | | 6.3.8 | Wakeup time from low-power modes | | | 6.3.9 | External clock source characteristics | | | 6.3.10 | Internal clock source characteristics | | | 6.3.11 | PLL characteristics | | | 6.3.12 | PLL spread spectrum clock generation (SSCG) characteristics 110 | | | 6.3.13 | Memory characteristics | | | 6.3.14 | EMC characteristics | | | 6.3.15 | Absolute maximum ratings (electrical sensitivity) | | | 6.3.16 | I/O current injection characteristics | | | 6.3.17 | I/O port characteristics | | | 6.3.18 | NRST pin characteristics | | | 6.3.19 | TIM timer characteristics | | | 6.3.20 | Communications interfaces | | | 6.3.21 | 12-bit ADC characteristics | | | 6.3.22 | Temperature sensor characteristics | | | 6.3.23 | V <sub>BAT</sub> monitoring characteristics | | | 6.3.24 | Reference voltage | | | 6.3.25 | DAC electrical characteristics | | | 6.3.26 | FMC characteristics | | | 6.3.27 | Camera interface (DCMI) timing specifications | | | 6.3.28 | SD/SDIO MMC card host interface (SDIO) characteristics 173 | | | 6.3.29 | RTC characteristics | STM32F446xC/E Contents | 7 | Packa | age information | 176 | |----------|--------|---------------------------------------------|-----| | | 7.1 | LQFP64 package information | 176 | | | 7.2 | LQFP100 package information | 179 | | | 7.3 | LQFP144 package information | 182 | | | 7.4 | UFBGA144 7 x 7 mm package information | 186 | | | 7.5 | UFBGA144 10 x 10 mm package information | 189 | | | 7.6 | WLCSP81 package information | 192 | | | 7.7 | Thermal characteristics | 195 | | 8 | Part r | numbering | 196 | | Appendix | ( A A | pplication block diagrams | 197 | | | A.1 | USB OTG full speed (FS) interface solutions | 197 | | | A.2 | USB OTG high speed (HS) interface solutions | 199 | | Revision | histor | y | 200 | List of figures STM32F446xC/E ## List of figures | Figure 1. | Compatible board design for LQFP100 package | 14 | |------------|------------------------------------------------------------------------------------|-----| | Figure 2. | Compatible board for LQFP64 package | 15 | | Figure 3. | STM32F446xC/E block diagram | 16 | | Figure 4. | STM32F446xC/E and Multi-AHB matrix | 19 | | Figure 5. | VDDUSB connected to an external independent power supply | 23 | | Figure 6. | Power supply supervisor interconnection with internal reset OFF | | | Figure 7. | Regulator OFF | | | Figure 8. | Startup in regulator OFF: slow V <sub>DD</sub> slope | | | _ | power-down reset risen after V <sub>CAP 1</sub> /V <sub>CAP 2</sub> stabilization | 27 | | Figure 9. | Startup in regulator OFF mode: fast V <sub>DD</sub> slope | | | _ | power-down reset risen before V <sub>CAP_1</sub> /V <sub>CAP_2</sub> stabilization | 27 | | Figure 10. | STM32F446xC/xE LQFP64 pinout | 41 | | Figure 11. | STM32F446xC/xE LQFP100 pinout | | | Figure 12. | STM32F446xC LQFP144 pinout | | | Figure 13. | STM32F446xC/xE WLCSP81 ballout | | | Figure 14. | STM32F446xC/xE UFBGA144 ballout | | | Figure 15. | Memory map | 67 | | Figure 16. | Pin loading conditions | 72 | | Figure 17. | Pin input voltage | | | Figure 18. | Power supply scheme | | | Figure 19. | Current consumption measurement scheme | 74 | | Figure 20. | External capacitor C <sub>EXT</sub> | | | Figure 21. | Typical V <sub>BAT</sub> current consumption | | | Ü | (RTC ON/backup RAM OFF and LSE in low power mode) | 91 | | Figure 22. | Typical V <sub>BAT</sub> current consumption | | | · · | (RTC ON/backup RAM OFF and LSE in high drive mode) | 92 | | Figure 23. | High-speed external clock source AC timing diagram | | | Figure 24. | Low-speed external clock source AC timing diagram | | | Figure 25. | Typical application with an 8 MHz crystal | | | Figure 26. | Typical application with a 32.768 kHz crystal | | | Figure 27. | LACC <sub>HSI</sub> versus temperature | | | Figure 28. | ACC <sub>I SI</sub> versus temperature | | | Figure 29. | PLL output clock waveforms in center spread mode | | | Figure 30. | PLL output clock waveforms in down spread mode | | | Figure 31. | FT I/O input characteristics | | | Figure 32. | I/O AC characteristics definition | | | Figure 33. | Recommended NRST pin protection | 124 | | Figure 34. | I <sup>2</sup> C bus AC waveforms and measurement circuit | 126 | | Figure 35. | FMPI <sup>2</sup> C timing diagram and measurement circuit | | | Figure 36. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 37. | SPI timing diagram - slave mode and CPHA = 1 | | | Figure 38. | SPI timing diagram - master mode | 131 | | Figure 39. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup> | 135 | | Figure 40. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> | 135 | | Figure 41. | SAI master timing waveforms | | | Figure 42. | SAI slave timing waveforms | | | Figure 43. | USB OTG full speed timings: definition of data signal rise and fall time | | | Figure 44 | ULPI timing diagram | 140 | STM32F446xC/E List of figures | Figure 45. | ADC accuracy characteristics | 144 | |------------|----------------------------------------------------------------------------------------------|-----| | Figure 46. | Typical connection diagram using the ADC | | | Figure 47. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) | | | Figure 48. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> ) | | | Figure 49. | 12-bit buffered/non-buffered DAC | | | Figure 50. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms | 153 | | Figure 51. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms | 155 | | Figure 52. | Asynchronous multiplexed PSRAM/NOR read waveforms | | | Figure 53. | Asynchronous multiplexed PSRAM/NOR write waveforms | | | Figure 54. | Synchronous multiplexed NOR/PSRAM read timings | | | Figure 55. | Synchronous multiplexed PSRAM write timings | 162 | | Figure 56. | Synchronous non-multiplexed NOR/PSRAM read timings | | | Figure 57. | Synchronous non-multiplexed PSRAM write timings | | | Figure 58. | NAND controller waveforms for read access | | | Figure 59. | NAND controller waveforms for write access | 167 | | Figure 60. | NAND controller waveforms for common memory read access | 168 | | Figure 61. | NAND controller waveforms for common memory write access | | | Figure 62. | SDRAM read access waveforms (CL = 1) | | | Figure 63. | SDRAM write access waveforms | | | Figure 64. | DCMI timing diagram | 173 | | Figure 65. | SDIO high-speed mode | 173 | | Figure 66. | SD default mode | 174 | | Figure 67. | LQFP64-10x10 mm 64 pin low-profile quad flat package outline | 176 | | Figure 68. | LQFP64 Recommended footprint | | | Figure 69. | LQFP64 marking example (package top view) | 178 | | Figure 70. | LQFP100, 14 x 14 mm 100-pin low-profile quad flat package outline | 179 | | Figure 71. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat | | | | recommended footprint | | | Figure 72. | LQFP100 marking example (package top view) | 181 | | Figure 73. | LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package outline | 182 | | Figure 74. | LQFP144 recommended footprint | | | Figure 75. | LQFP144 marking example (package top view) | 185 | | Figure 76. | UFBGA144 - 144-pin, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball | | | | grid array package outline | 186 | | Figure 77. | UFBGA144 - 144-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball | | | | grid array package recommended footprint | 187 | | Figure 78. | UQFP144 7 x 7 mm marking example (package top view) | 188 | | Figure 79. | UFBGA144 - 144-pin, 10 x 10 mm, 0.80 mm pitch, ultra fine pitch ball | | | | grid array package outline | 189 | | Figure 80. | UFBGA144 - 144-pin, 10 x 10 mm, 0.80 mm pitch, ultra fine pitch ball | | | | grid array package recommended footprint | | | Figure 81. | UQFP144 10 x 10 mm marking example (package top view) | 191 | | Figure 82. | WLCSP81 - 81-pin, 3.693 x 3.815 mm, 0.4 mm pitch wafer level chip scale | | | | package outline | 192 | | Figure 83. | WLCSP81- 81-pin, 4.4084 x 3.7594 mm, 0.4 mm pitch wafer level chip scale | | | | package recommended footprint | | | Figure 84. | WLCSP81 10 x 10 mm marking example (package top view) | | | Figure 85. | USB controller configured as peripheral-only and used in Full speed mode | | | Figure 86. | USB controller configured as host-only and used in full speed mode | | | Figure 87. | USB controller configured in dual mode and used in full speed mode | 198 | | Figure 88. | USB controller configured as peripheral, host, or dual-mode | | | | and used in high speed mode | 199 | List of tables STM32F446xC/E ## List of tables | Table 1. | Device summary | 1 | |-----------|--------------------------------------------------------------------------------|-------| | Table 2. | STM32F446xC/E features and peripheral counts | | | Table 3. | Voltage regulator configuration mode versus device operating mode | | | Table 4. | Regulator ON/OFF and internal reset ON/OFF availability | | | Table 5. | Voltage regulator modes in stop mode | | | Table 6. | Timer feature comparison | | | Table 7. | Comparison of I2C analog and digital filters | | | Table 8. | USART feature comparison | | | Table 9. | Legend/abbreviations used in the pinout table | | | Table 10. | STM32F446xx pin and ball descriptions | | | Table 11. | Alternate function | | | Table 12. | STM32F446xC/E register boundary addresses | | | Table 13. | Voltage characteristics | | | Table 14. | Current characteristics | | | Table 15. | Thermal characteristics | | | Table 16. | General operating conditions | | | Table 17. | Limitations depending on the operating power supply range | | | Table 18. | VCAP 1/VCAP 2 operating conditions | | | Table 19. | Operating conditions at power-up/power-down (regulator ON) | | | Table 20. | Operating conditions at power-up / power-down (regulator OFF) | | | Table 21. | reset and power control block characteristics | | | Table 22. | Over-drive switching characteristics | | | Table 23. | Typical and maximum current consumption in Run mode, code with data processing | | | | running from Flash memory (ART accelerator enabled except prefetch) or RAM | 83 | | Table 24. | Typical and maximum current consumption in Run mode, code with data processing | | | | running from Flash memory (ART accelerator enabled with prefetch) or RAM | 84 | | Table 25. | Typical and maximum current consumption in Run mode, code with data processing | | | | running from Flash memory (ART accelerator disabled) | 85 | | Table 26. | Typical and maximum current consumption in Sleep mode | 86 | | Table 27. | Typical and maximum current consumptions in Stop mode | 89 | | Table 28. | Typical and maximum current consumptions in Standby mode | 90 | | Table 29. | Typical and maximum current consumptions in V <sub>BAT</sub> mode | 91 | | Table 30. | Typical current consumption in Run mode, code with data processing | | | | running from Flash memory or RAM, regulator ON | | | | (ART accelerator enabled except prefetch), VDD=1.7 V | 93 | | Table 31. | Typical current consumption in Run mode, code with data processing running | | | | from Flash memory, regulator OFF (ART accelerator enabled except prefetch) | 94 | | Table 32. | Typical current consumption in Sleep mode, regulator ON, VDD=1.7 V | 95 | | Table 33. | Typical current consumption in Sleep mode, regulator OFF | 96 | | Table 34. | Switching output I/O current consumption | 97 | | Table 35. | Peripheral current consumption | | | Table 36. | Low-power mode wakeup timings | | | Table 37. | High-speed external user clock characteristics | . 103 | | Table 38. | Low-speed external user clock characteristics | . 103 | | Table 39. | HSE 4-26 MHz oscillator characteristics | | | Table 40. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | . 106 | | Table 41. | HSI oscillator characteristics | . 107 | | Table 42. | LSI oscillator characteristics | . 108 | STM32F446xC/E List of tables | Table 43. | Main PLL characteristics | 108 | |-----------|-----------------------------------------------------------------------------|-----| | Table 44. | PLLI2S (audio PLL) characteristics | | | Table 45. | PLLISAI characteristics | | | Table 46. | SSCG parameters constraint | | | Table 47. | Flash memory characteristics | | | Table 48. | Flash memory programming | 113 | | Table 49. | Flash memory programming with V <sub>PP</sub> | 113 | | Table 50. | Flash memory endurance and data retention | 114 | | Table 51. | EMS characteristics | | | Table 52. | EMI characteristics | | | Table 53. | ESD absolute maximum ratings | | | Table 54. | Electrical sensitivities | | | Table 55. | I/O current injection susceptibility | | | Table 56. | I/O static characteristics | | | Table 57. | Output voltage characteristics | 121 | | Table 58. | I/O AC characteristics | | | Table 59. | NRST pin characteristics | 123 | | Table 60. | TIMx characteristics | | | Table 61. | I <sup>2</sup> C characteristics | | | Table 62. | FMPI <sup>2</sup> C characteristics | | | Table 63. | SPI dynamic characteristics | 129 | | Table 64. | QSPI dynamic characteristics in SDR Mode | | | Table 65. | QSPI dynamic characteristics in DDR Mode | | | Table 66. | I <sup>2</sup> S dynamic characteristics | 133 | | Table 67. | SAI characteristics | | | Table 68. | USB OTG full speed startup time | 137 | | Table 69. | USB OTG full speed DC electrical characteristics | 138 | | Table 70. | USB OTG full speed electrical characteristics | 139 | | Table 71. | USB HS DC electrical characteristics | 139 | | Table 72. | USB HS clock timing parameters | 139 | | Table 73. | Dynamic characteristics: USB ULPI | 140 | | Table 74. | ADC characteristics | 141 | | Table 75. | ADC static accuracy at f <sub>ADC</sub> = 18 MHz | 142 | | Table 76. | ADC static accuracy at f <sub>ADC</sub> = 30 MHz | 143 | | Table 77. | ADC static accuracy at f <sub>ADC</sub> = 36 MHz | 143 | | Table 78. | ADC dynamic accuracy at f <sub>ADC</sub> = 18 MHz - limited test conditions | 143 | | Table 79. | ADC dynamic accuracy at f <sub>ADC</sub> = 36 MHz - limited test conditions | 143 | | Table 80. | Temperature sensor characteristics | 147 | | Table 81. | Temperature sensor calibration values | 147 | | Table 82. | V <sub>BAT</sub> monitoring characteristics | 148 | | Table 83. | internal reference voltage | 148 | | Table 84. | Internal reference voltage calibration values | 148 | | Table 85. | DAC characteristics | 148 | | Table 86. | Asynchronous non-multiplexed SRAM/PSRAM/NOR - | | | | read timings | 154 | | Table 87. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read - | | | | NWAIT timings | | | Table 88. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings | | | Table 89. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write - | | | | NWAIT timings | 156 | | Table 90. | Asynchronous multiplexed PSRAM/NOR read timings | | | Table 91. | Asynchronous multiplexed PSRAM/NOR read-NWAIT timings | 157 | | | | | List of tables STM32F446xC/E | Table 92. | Asynchronous multiplexed PSRAM/NOR write timings | 159 | |------------|----------------------------------------------------------------------------|-----| | Table 93. | Asynchronous multiplexed PSRAM/NOR write-NWAIT timings | 159 | | Table 94. | Synchronous multiplexed NOR/PSRAM read timings | 161 | | Table 95. | Synchronous multiplexed PSRAM write timings | 163 | | Table 96. | Synchronous non-multiplexed NOR/PSRAM read timings | 164 | | Table 97. | Synchronous non-multiplexed PSRAM write timings | 166 | | Table 98. | Switching characteristics for NAND Flash read cycles | 168 | | Table 99. | Switching characteristics for NAND Flash write cycles | 169 | | Table 100. | SDRAM read timings | 170 | | Table 101. | LPSDR SDRAM read timings | 170 | | Table 102. | SDRAM write timings | 171 | | Table 103. | LPSDR SDRAM write timings | 172 | | Table 104. | DCMI characteristics | | | Table 105. | Dynamic characteristics: SD / MMC characteristics | 174 | | Table 106. | Dynamic characteristics: eMMC characteristics VDD = 1.7 V to 1.9 V | 175 | | Table 107. | RTC characteristics | 175 | | Table 108. | LQFP64 – 10 x 10 mm low-profile quad flat package mechanical data | 176 | | Table 109. | LQPF100, 14 x 14 mm 100-pin low-profile quad flat | | | | package mechanical data | | | Table 110. | LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package mechanical data | 183 | | Table 111. | UFBGA144 - 144-pin, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball | | | | grid array package mechanical data | | | Table 112. | UFBGA144 recommended PCB design rules (0.50 mm pitch BGA) | 187 | | Table 113. | UFBGA144 - 144-pin, 10 x 10 mm, 0.80 mm pitch, ultra fine pitch ball | | | | grid array package mechanical data | | | Table 114. | UFBGA144 recommended PCB design rules (0.80 mm pitch BGA) | 190 | | Table 115. | WLCSP81- 81-pin, 3.693 x 3.815 mm, 0.4 mm pitch wafer level chip scale | | | | package mechanical data | 192 | | Table 116. | WLCSP81 recommended PCB design rules (0.4 mm pitch) | | | Table 117. | Package thermal characteristics | 195 | | Table 118. | Ordering information scheme | 196 | | Table 119. | Document revision history | 200 | STM32F446xC/E Introduction ## 1 Introduction This document provides the description of the STM32F446xC/E products. The STM32F446xC/E document should be read in conjunction with the STM32F4xx reference manual. For information on the Cortex<sup>®</sup>-M4 core, please refer to the Cortex<sup>®</sup>-M4 programming manual (PM0214), available from the *www.st.com*. Description STM32F446xC/E ### 2 Description The STM32F446xC/E devices are based on the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit RISC core operating at a frequency of up to 180 MHz. The Cortex-M4 core features a Floating point unit (FPU) single precision which supports all ARM<sup>®</sup> single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) which enhances application security. The STM32F446xC/E devices incorporate high-speed embedded memories (Flash memory up to 512 Kbyte, up to 128 Kbyte of SRAM), up to 4 Kbytes of backup SRAM, and an extensive range of enhanced I/Os and peripherals connected to two APB buses, two AHB buses and a 32-bit multi-AHB bus matrix. All devices offer three 12-bit ADCs, two DACs, a low-power RTC, twelve general-purpose 16-bit timers including two PWM timers for motor control, two general-purpose 32-bit timers. They also feature standard and advanced communication interfaces. - Up to four I<sup>2</sup>Cs; - Four SPIs, three I<sup>2</sup>Ss full simplex. To achieve audio class accuracy, the I<sup>2</sup>S peripherals can be clocked via a dedicated internal audio PLL or via an external clock to allow synchronization; - Four USARTs plus two UARTs; - An USB OTG full-speed and an USB OTG high-speed with full-speed capability (with the ULPI), both with dedicated power rails allowing to use them throughout the entire power range; - Two CANs; - Two SAIs serial audio interfaces. To achieve audio class accuracy, the SAIs can be clocked via a dedicated internal audio PLL; - An SDIO/MMC interface; - · Camera interface; - HDMI-CEC; - SPDIF Receiver (SPDIFRx); - QuadSPI. Advanced peripherals include an SDIO, a flexible memory control (FMC) interface, a camera interface for CMOS sensors. Refer to *Table 2: STM32F446xC/E features and peripheral counts* for the list of peripherals available on each part number. The STM32F446xC/E devices operates in the -40 to +105 °C temperature range from a 1.7 to 3.6 V power supply. The supply voltage can drop to 1.7 V with the use of an external power supply supervisor (refer to Section 3.16.2: Internal reset OFF). A comprehensive set of power-saving mode allows the design of low-power applications. The STM32F446xC/E devices offer devices in 6 packages ranging from 64 pins to 144 pins. The set of included peripherals changes with the device chosen. 12/202 DocID027107 Rev 6 STM32F446xC/E Description These features make the STM32F446xC/E microcontrollers suitable for a wide range of applications: - Motor drive and application control - Medical equipment - Industrial applications: PLC, inverters, circuit breakers - Printers, and scanners - Alarm systems, video intercom, and HVAC - Home audio appliances Table 2. STM32F446xC/E features and peripheral counts | Periph | nerals | STM32F44<br>6MC | STM32F44<br>6ME | STM32F44<br>6RC | STM32F44<br>6RE | STM32F44<br>6VC | STM32F44<br>6VE | STM32F44<br>6ZC | STM32F44<br>6ZE | | |--------------------------------|-------------------------|-----------------------------------------------------|-------------------|-----------------|-----------------|-----------------------|-----------------|------------------|-----------------|--| | Flash memory in Kbytes | | 256 | 512 | 256 | 512 | 256 | 512 | 256 | 512 | | | SRAM in | System | 128 (112+16) | | | | | | | | | | Kbytes | Backup | | | | 4 | 4 | | | | | | FMC memory co | ntroller | | N | lo | | | Ye | s <sup>(1)</sup> | | | | | General-<br>purpose | | 10 | | | | | | | | | Timers | Advanced-<br>control | | 2 | | | | | | | | | | Basic | | | | 2 | 2 | | | | | | | SPI / I <sup>2</sup> S | | | | 4/3 (sim | nplex) <sup>(2)</sup> | | | | | | | I <sup>2</sup> C | | | | 4/1 F | MP + | | | | | | | USART/UART | | | | 4. | /2 | | | | | | | USB OTG FS | | | | Yes (6-E | ndpoints) | | | | | | | USB OTG HS | | Yes (8-Endpoints) | | | | | | | | | Communication interfaces | CAN | | 2 | | | | | | | | | | SAI | 2 | | | | | | | | | | | SDIO | Yes | | | | | | | | | | | SPDIF-Rx | 1 | | | | | | | | | | | HDMI-CEC | 1 | | | | | | | | | | | Quad SPI <sup>(3)</sup> | 1 | | | | | | | | | | Camera interface | Э | Yes | | | | | | | | | | GPIOs | | 6 | 3 | 5 | 0 | 8 | 1 | 1 | 14 | | | 12-bit ADC | | 3 | | | | | | | | | | Number of chann | nels | 1 | 4 | 1 | 6 | 1 | 6 | 2 | 24 | | | 12-bit DAC<br>Number of chann | nels | Yes<br>2 | | | | | | | | | | Maximum CPU frequency | | 180 MHz | | | | | | | | | | Operating voltage | | 1.8 to 3.6 V <sup>(4)</sup> | | | | | | | | | | O constitution to the state of | | Ambient temperatures: -40 to +85 °C /-40 to +105 °C | | | | | | | | | | Operating tempe | ratules | Junction temperature: -40 to + 125 °C | | | | | | | | | | Packages | | WLC | SP81 | LQF | P64 | LQF | P100 | | P144<br>GA144 | | Description STM32F446xC/E For the LQFP100 package, only FMC Bank1 or Bank2 are available. Bank1 can only support a multiplexed NOR/PSRAM memory using the NE1 Chip Select. Bank2 can only support a 16- or 8-bit NAND Flash memory using the NCE2 Chip Select. The interrupt line cannot be used since Port G is not available in this package. - 2. The SPI1, SPI2 and SPI3 interfaces give the flexibility to work in an exclusive way in either the SPI mode or the I2S audio mode. - 3. For the LQFP64 package, the Quad SPI is available with limited features. - V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V is obtained when the device operates in reduced temperature range, and with the use of an external power supply supervisor (refer to Section 3.16.2: Internal reset OFF). #### 2.1 Compatibility with STM32F4 family The STM32F446xC/xV is software and feature compatible with the STM32F4 family. The STM32F446xC/xV can be used as drop-in replacement of the other STM32F4 products but some slight changes have to be done on the PCB board. Figure 1. Compatible board design for LQFP100 package 577 STM32F446xC/E Description STM32F405/STM32F415 line STM32F446xx 22 52 51 50 49 53 52 51 50 49 54 45 PC12 PC11 PC10 PA15 53 52 51 50 49 49 48 VDD 47 VCAP2 46 PA13 45 PA12 44 PA11 43 PA10 - VDD VDD 42 PA9 41 PA8 40 PC9 VSS VSS 39 PC8 38 PC7 37 PC6 36 PB15 PB11 not available anymore 35 PB14 34 PB13 33 PB12 Replaced by $V_{\text{CAP1}}$ VCAP 1 VDD 08 62 87 VDD 08 62 87 VDD 08 62 87 $V_{\text{CAP}}$ increased to 4.7 $\mu f$ ESR 1 $\Omega$ or below 1 VSS VDD VSS VDD MS33845V2 Figure 2. Compatible board for LQFP64 package Figure 3 shows the STM32F446xx block diagram. Description STM32F446xC/E Figure 3. STM32F446xC/E block diagram #### 3 Functional overview ## 3.1 ARM® Cortex®-M4 with FPU and embedded Flash and SRAM The ARM® Cortex®-M4 with FPU processor is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The ARM® Cortex®-M4 with FPU core is a 32-bit RISC processor that features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution. Its single precision FPU (floating point unit) speeds up software development by using metalanguage development tools, while avoiding saturation. The STM32F446xC/E family is compatible with all ARM tools and software. Figure 3 shows the general block diagram of the STM32F446xC/E family. Note: Cortex-M4 with FPU core is binary compatible with the Cortex-M3 core. #### 3.2 Adaptive real-time memory accelerator (ART Accelerator™) The ART Accelerator™ is a memory accelerator which is optimized for STM32 industry-standard ARM® Cortex®-M4 with FPU processors. It balances the inherent performance advantage of the ARM® Cortex®-M4 with FPU over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher frequencies. To release the processor full 225 DMIPS performance at this frequency, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 128-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART Accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 180 MHz. ### 3.3 Memory protection unit The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory. The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed. The MPU is optional and can be bypassed for applications that do not need it. **Functional overview** STM32F446xC/E #### **Embedded Flash memory** 3.4 The devices embed a Flash memory of 512KB available for storing programs and data. #### 3.5 CRC (cyclic redundancy check) calculation unit The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a software signature during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. #### **Embedded SRAM** 3.6 All devices embed: - Up to 128Kbytes of system SRAM. RAM memory is accessed (read/write) at CPU clock speed with 0 wait states. - 4 Kbytes of backup SRAM This area is accessible only from the CPU. Its content is protected against possible unwanted write accesses, and is retained in Standby or VBAT mode. #### 3.7 Multi-AHB bus matrix The 32-bit multi-AHB bus matrix interconnects all the masters (CPU, DMAs, USB HS) and the slaves Flash memory, RAM, QuadSPI, FMC, AHB and APB peripherals and ensures a seamless and efficient operation even when several high-speed peripherals work simultaneously. DocID027107 Rev 6 18/202 Figure 4. STM32F446xC/E and Multi-AHB matrix ### 3.8 DMA controller (DMA) The devices feature two general-purpose dual-port DMAs (DMA1 and DMA2) with 8 streams each. They are able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. They feature dedicated FIFOs for APB/AHB peripherals, support burst transfer and are designed to provide the maximum peripheral bandwidth (AHB/APB). The two DMA controllers support circular buffer management, so that no specific code is needed when the controller reaches the end of the buffer. The two DMA controllers also have a double buffering feature, which automates the use and switching of two memory buffers without requiring any special code. Each stream is connected to dedicated hardware DMA requests, with support for software trigger on each stream. Configuration is made by software and transfer sizes between source and destination are independent. Functional overview STM32F446xC/E The DMA can be used with the main peripherals: - SPI and I<sup>2</sup>S - I<sup>2</sup>C - USART - General-purpose, basic and advanced-control timers TIMx - DAC - SDIO - Camera interface (DCMI) - ADC - SAI1/SAI2 - SPDIF Receiver (SPDIFRx) - QuadSPI #### 3.9 Flexible memory controller (FMC) All devices embed an FMC. It has seven Chip Select outputs supporting the following modes: SDRAM/LPSDR SDRAM, SRAM, PSRAM, NOR Flash and NAND Flash. With the possibility to remap FMC bank 1 (NOR/PSRAM 1 and 2) and FMC SDRAM bank 1/2 in the Cortex-M4 code area. Functionality overview: - 8-,16-bit data bus width - Read FIFO for SDRAM controller - Write FIFC - Maximum FMC\_CLK/FMC\_SDCLK frequency for synchronous accesses is 90 MHz. #### LCD parallel interface The FMC can be configured to interface seamlessly with most graphic LCD controllers. It supports the Intel 8080 and Motorola 6800 modes, and is flexible enough to adapt to specific LCD interfaces. This LCD parallel interface capability makes it easy to build cost-effective graphic applications using LCD modules with embedded controllers or high performance solutions using external controllers with dedicated acceleration. ### 3.10 Quad SPI memory interface (QUADSPI) All devices embed a Quad SPI memory interface, which is a specialized communication interface targeting Single, Dual or Quad SPI flash memories. It can work in direct mode through registers, external flash status register polling mode and memory mapped mode. Up to 256 Mbytes external flash are memory mapped, supporting 8, 16 and 32-bit access. Code execution is supported. The opcode and the frame format are fully programmable. Communication can be either in Single Data Rate or Dual Data Rate. 20/202 DocID027107 Rev 6 #### 3.11 Nested vectored interrupt controller (NVIC) The devices embed a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 91 maskable interrupt channels plus the 16 interrupt lines of the Cortex<sup>®</sup>-M4 with FPU core. - Closely coupled NVIC gives low-latency interrupt processing - Interrupt entry vector table address passed directly to the core - Allows early processing of interrupts - Processing of late arriving, higher-priority interrupts - Support tail chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimum interrupt latency. #### 3.12 External interrupt/event controller (EXTI) The external interrupt/event controller consists of 23 edge-detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 114 GPIOs can be connected to the 16 external interrupt lines. #### 3.13 Clocks and startup On reset the 16 MHz internal RC oscillator is selected as the default CPU clock. The 16 MHz internal RC oscillator is factory-trimmed to offer 1% accuracy at 25 °C. The application can then select as system clock either the RC oscillator or an external 4-26 MHz clock source. This clock can be monitored for failure. If a failure is detected, the system automatically switches back to the internal RC oscillator and a software interrupt is generated (if enabled). This clock source is input to a PLL thus allowing to increase the frequency up to 180 MHz. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example if an indirectly used external oscillator fails). Several prescalers allow the configuration of the two AHB buses, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the two AHB buses is 180 MHz while the maximum frequency of the high-speed APB domains is 90 MHz. The maximum allowed frequency of the low-speed APB domain is 45 MHz. The devices embed a dedicated PLL (PLLI2S) and PLLSAI which allows to achieve audio class performance. In this case, the I<sup>2</sup>S master clock can generate all standard sampling frequencies from 8 kHz to 192 kHz. Functional overview STM32F446xC/E #### 3.14 Boot modes At startup, boot pins are used to select one out of three boot options: - · Boot from user Flash - Boot from system memory - Boot from embedded SRAM The boot loader is located in system memory. It is used to reprogram the Flash memory through a serial (UART, I<sup>2</sup>C, CAN, SPI and USB) communication interface. Refer to application note AN2606 for details. #### 3.15 Power supply schemes - V<sub>DD</sub> = 1.7 to 3.6 V: external power supply for I/Os and the internal regulator (when enabled), provided externally through V<sub>DD</sub> pins. - V<sub>SSA</sub>, V<sub>DDA</sub> = 1.7 to 3.6 V: external analog power supplies for ADC, DAC, Reset blocks, RCs and PLL. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively. Note: $V_{DD}/V_{DDA}$ minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.16.2: Internal reset OFF). Refer to Table 3: Voltage regulator configuration mode versus device operating mode to identify the packages supporting this option. - V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. - V<sub>DDUSB</sub> can be connected either to VDD or an external independent power supply (3.0 to 3.6V) for USB transceivers. - For example, when device is powered at 1.8V, an independent power supply 3.3V can be connected to $V_{DDUSB}$ . When the $V_{DDUSB}$ is connected to a separated power supply, it is independent from $V_{DD}$ or $V_{DDA}$ but it must be the last supply to be provided and the first to disappear. The following conditions VDDUSB must be respected: - During power-on phase (V<sub>DD</sub> < VDD\_MIN), VDDUSB should be always lower than VDD - During power-down phase (VDD < VDD\_MIN), VDDUSB should be always lower than VDD - VDDUSB rising and falling time rate specifications must be respected. - In operating mode phase, V<sub>DDUSB</sub> could be lower or higher than VDD: - If USB (USB OTG\_HS/OTG\_FS) is used, the associated GPIOs powered by $V_{DDUSB}$ are operating between $V_{DDUSB\_MIN}$ and $V_{DDUSB\_MAX}.$ The $V_{DDUSB}$ supply both USB transceiver (USB OTG\_HS and USB OTG\_FS). - If only one USB transceiver is used in the application, the GPIOs associated to the other USB transceiver are still supplied by V<sub>DDUSB</sub>. - If USB (USB OTG\_HS/OTG\_FS) is not used, the associated GPIOs powered by V<sub>DDUSB</sub> are operating between V<sub>DD MIN</sub> and V<sub>DD MAX</sub>. 22/202 DocID027107 Rev 6 Figure 5. V<sub>DDUSB</sub> connected to an external independent power supply #### 3.16 Power supply supervisor #### 3.16.1 Internal reset ON On packages embedding the PDR\_ON pin, the power supply supervisor is enabled by holding PDR\_ON high. On the other package, the power supply supervisor is always enabled. The device has an integrated power-on reset (POR)/ power-down reset (PDR) circuitry coupled with a Brownout reset (BOR) circuitry. At power-on, POR/PDR is always active and ensures proper operation starting from 1.8 V. After the 1.8 V POR threshold level is reached, the option byte loading process starts, either to confirm or modify default BOR thresholds, or to disable BOR permanently. Three BOR thresholds are available through option bytes. The device remains in reset mode when $V_{DD}$ is below a specified threshold, $V_{POR/PDR}$ or $V_{BOR}$ , without the need for an external reset circuit. The device also features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}/V_{DDA}$ power supply and compares it to the $V_{PVD}$ threshold. An interrupt can be generated when $V_{DD}/V_{DDA}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}/V_{DDA}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. #### 3.16.2 Internal reset OFF This feature is available only on packages featuring the PDR\_ON pin. The internal power-on reset (POR) / power-down reset (PDR) circuitry is disabled through the PDR\_ON pin. An external power supply supervisor should monitor $V_{DD}$ and should maintain the device in reset mode as long as $V_{DD}$ is below a specified threshold. PDR\_ON should be connected to VSS, to allows device to operate down to 1.7v. Refer to Figure 6: Power supply supervisor interconnection with internal reset OFF. Functional overview STM32F446xC/E Figure 6. Power supply supervisor interconnection with internal reset OFF The $V_{DD}$ specified threshold, below which the device must be maintained under reset, is 1.7 V. A comprehensive set of power-saving mode allows to design low-power applications. When the internal reset is OFF, the following integrated features are no more supported: - The integrated power-on reset (POR) / power-down reset (PDR) circuitry is disabled - The brownout reset (BOR) circuitry must be disabled - The embedded programmable voltage detector (PVD) is disabled - V<sub>BAT</sub> functionality is no more available and V<sub>BAT</sub> pin should be connected to V<sub>DD</sub>. All packages, except for the LQFP100/LQFP64, allow to disable the internal reset through the PDR\_ON signal. #### 3.17 Voltage regulator The regulator has four operating modes: - Regulator ON - Main regulator mode (MR) - Low power regulator (LPR) - Power-down - Regulator OFF #### 3.17.1 Regulator ON On packages embedding the BYPASS\_REG pin, the regulator is enabled by holding BYPASS\_REG low. On all other packages, the regulator is always enabled. 24/202 DocID027107 Rev 6 There are three power modes configured by software when the regulator is ON: - MR mode used in Run/sleep modes or in Stop modes - In Run/Sleep mode The MR mode is used either in the normal mode (default mode) or the over-drive mode (enabled by software). Different voltages scaling are provided to reach the best compromise between maximum frequency and dynamic power consumption. The over-drive mode allows operating at a higher frequency than the normal mode for a given voltage scaling. In Stop modes The MR can be configured in two ways during stop mode: MR operates in normal mode (default mode of MR in stop mode) MR operates in under-drive mode (reduced leakage mode). • LPR is used in the Stop modes: The LP regulator mode is configured by software when entering Stop mode. Like the MR mode, the LPR can be configured in two ways during stop mode: - LPR operates in normal mode (default mode when LPR is ON) - LPR operates in under-drive mode (reduced leakage mode). - Power-down is used in Standby mode. The Power-down mode is activated only when entering in Standby mode. The regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption. The contents of the registers and SRAM are lost. Refer to *Table 3* for a summary of voltage regulator modes versus device operating modes. Two external ceramic capacitors should be connected on $V_{CAP\ 1}$ and $V_{CAP\ 2}$ pin. All packages have the regulator ON feature. Table 3. Voltage regulator configuration mode versus device operating mode<sup>(1)</sup> | Voltage regulator configuration | Run mode | Sleep mode | Stop mode | Standby mode | | |-----------------------------------|----------|------------|-----------|--------------|--| | Normal mode MR | | MR | MR or LPR | - | | | Over-drive MR mode <sup>(2)</sup> | | MR | - | - | | | Under-drive mode - | | - | MR or LPR | - | | | Power-down mode | - | - | - | Yes | | <sup>1. &#</sup>x27;-' means that the corresponding configuration is not available. #### 3.17.2 Regulator OFF This feature is available only on packages featuring the BYPASS\_REG pin. The regulator is disabled by holding BYPASS\_REG high. The regulator OFF mode allows to supply externally a $V_{12}$ voltage source through $V_{CAP\_1}$ and $V_{CAP\_2}$ pins. <sup>2.</sup> The over-drive mode is not available when $V_{DD}$ = 1.7 to 2.1 V.