Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ## STM32L151xD STM32L152xD Ultra-low-power 32-bit MCU ARM® Cortex®-M3, 384KB Flash, 48KB SRAM, 12KB EEPROM, LCD, USB, ADC, DAC, memory I/F Datasheet - production data #### **Features** - Ultra-low-power platform - 1.65 V to 3.6 V power supply - -40°C to 105°C temperature range - 305 nA Standby mode (3 wakeup pins) - 1.15 μA Standby mode + RTC - 0.475 μA Stop mode (16 wakeup lines) - 1.35 μA Stop mode + RTC - 11 μA Low-power run mode - 230 μA/MHz Run mode - 10 nA ultra-low I/O leakage - 8 µs wakeup time - Core: ARM<sup>®</sup> Cortex<sup>®</sup>-M3 32-bit CPU - From 32 kHz up to 32 MHz max - 33.3 DMIPS peak (Dhrystone 2.1) - Memory protection unit - Up to 34 capacitive sensing channels - CRC calculation unit, 96-bit unique ID - · Reset and supply management - Low-power, ultrasafe BOR (brownout reset) with 5 selectable thresholds - Ultra-low-power POR/PDR - Programmable voltage detector (PVD) - · Clock sources - 1 to 24 MHz crystal oscillator - 32 kHz oscillator for RTC with calibration - High Speed Internal 16 MHz factorytrimmed RC (+/- 1%) - Internal low-power 37 kHz RC - Internal multispeed low-power 65 kHz to 4.2 MHz - PLL for CPU clock and USB (48 MHz) - · Pre-programmed bootloader - USB and USART supported - Serial wire debug, JTAG and trace LQFP144 (20 × 20 mm) LQFP100 (14 × 14 mm) LQFP64 (10 × 10 mm) UFBGA132 (7 × 7 mm) WLCSP64 (0.4 mm pitch) - Up to 116 fast I/Os (102 I/Os 5V tolerant), all mappable on 16 external interrupt vectors - Memories - 384 KB Flash with ECC (with 2 banks of 192 KB enabling Rww capability) - 48 KB RAM - 12 KB of true EEPROM with ECC - 128 byte backup register - Memory interface controller supporting SRAM, PSRAM and NOR Flash - LCD driver (except STM32L151xD devices) up to 8x40 segments, contrast adjustment, blinking mode, step-up converter - Rich analog peripherals (down to 1.8V) - 3x operational amplifiers - 12-bit ADC 1 Msps up to 40 channels - 12-bit DAC 2 ch with output buffers - 2x ultra-low-power-comparators (window mode and wakeup capability) - DMA controller 12x channels - 12x peripheral communication interfaces - 1x USB 2.0 (internal 48 MHz PLL) - 5x USARTs - Up to 8x SPIs (2x I2S, 3x 16 Mbit/s) - 2x I2Cs (SMBus/PMBus) - 1x SDIO interface - 11x timers: 1x 32-bit, 6x 16-bit with up to 4 IC/OC/PWM channels, 2x 16-bit basic timers, 2x watchdog timers (independent and window) Table 1. Device summary | Reference | Part number | |-------------|-------------------------------------------------------| | STM32L151xD | STM32L151QD, STM32L151RD,<br>STM32L151VD, STM32L151ZD | | STM32L152xD | STM32L152QD, STM32L152RD,<br>STM32L152VD, STM32L152ZD | # **Contents** | 1 | Intro | duction | 1 | 10 | | |---|-------|--------------------|---------------------------------------------------|----|--| | 2 | Desc | Description | | | | | | 2.1 | Device | e overview | 12 | | | | 2.2 | Ultra-lo | ow-power device continuum | 13 | | | | | 2.2.1 | Performance | 13 | | | | | 2.2.2 | Shared peripherals | 13 | | | | | 2.2.3 | Common system strategy | 14 | | | | | 2.2.4 | Features | 14 | | | 3 | Fund | ctional | overview | 15 | | | | 3.1 | Low-po | ower modes | 16 | | | | 3.2 | $ARM^{\mathbb{R}}$ | Cortex <sup>®</sup> -M3 core with MPU | 20 | | | | 3.3 | Reset | and supply management | 21 | | | | | 3.3.1 | Power supply schemes | 21 | | | | | 3.3.2 | Power supply supervisor | 21 | | | | | 3.3.3 | Voltage regulator | 22 | | | | | 3.3.4 | Boot modes | 22 | | | | 3.4 | Clock | management | 23 | | | | 3.5 | Low-po | ower real-time clock and backup registers | 25 | | | | 3.6 | GPIOs | s (general-purpose inputs/outputs) | 25 | | | | 3.7 | Memo | ries | 26 | | | | 3.8 | FSMC | (flexible static memory controller) | 26 | | | | 3.9 | DMA ( | direct memory access) | 26 | | | | 3.10 | LCD (I | iquid crystal display) | 27 | | | | 3.11 | | analog-to-digital converter) | | | | | | 3.11.1 | Temperature sensor | | | | | | 3.11.2 | Internal voltage reference (V <sub>REFINT</sub> ) | 28 | | | | 3.12 | DAC ( | digital-to-analog converter) | 28 | | | | 3.13 | | tional amplifier | | | | | 3.14 | | ow-power comparators and reference voltage | | | | | 3.15 | | m configuration controller and routing interface | | | | | 00 | _ , | | 0 | | | | 3.16 | Touch s | sensing | . 29 | |---|-------|----------|------------------------------------------------------------------------|------| | | 3.17 | Timers | and watchdogs | . 30 | | | | 3.17.1 | General-purpose timers (TIM2, TIM3, TIM4, TIM5, TIM9, TIM10 and TIM11) | . 30 | | | | 3.17.2 | Basic timers (TIM6 and TIM7) | . 31 | | | | 3.17.3 | SysTick timer | . 31 | | | | 3.17.4 | Independent watchdog (IWDG) | . 31 | | | | 3.17.5 | Window watchdog (WWDG) | . 31 | | | 3.18 | Commi | unication interfaces | . 31 | | | | 3.18.1 | I <sup>2</sup> C bus | . 31 | | | | 3.18.2 | Universal synchronous/asynchronous receiver transmitter (USART) . | . 32 | | | | 3.18.3 | Serial peripheral interface (SPI) | . 32 | | | | 3.18.4 | Inter-integrated sound (I2S) | . 32 | | | | 3.18.5 | SDIO | . 32 | | | | 3.18.6 | Universal serial bus (USB) | . 32 | | | 3.19 | CRC (c | cyclic redundancy check) calculation unit | . 33 | | | 3.20 | Develo | pment support | . 34 | | | | 3.20.1 | Serial wire JTAG debug port (SWJ-DP) | . 34 | | | | 3.20.2 | Embedded Trace Macrocell™ | . 34 | | | | | | | | 4 | Pin d | escript | ions | 35 | | _ | Mana | | | | | 5 | wem | ory map | oping | . 5/ | | 6 | Elect | rical ch | aracteristics | . 58 | | | 6.1 | Parame | eter conditions | . 58 | | | | 6.1.1 | Minimum and maximum values | . 58 | | | | 6.1.2 | Typical values | . 58 | | | | 6.1.3 | Typical curves | . 58 | | | | 6.1.4 | Loading capacitor | . 58 | | | | 6.1.5 | Pin input voltage | . 58 | | | | 6.1.6 | Power supply scheme | . 59 | | | | 6.1.7 | Optional LCD power supply scheme | . 60 | | | | 6.1.8 | Current consumption measurement | . 60 | | | 6.2 | Absolu | te maximum ratings | 61 | | | 6.3 | Operat | ing conditions | 62 | | | | 6.3.1 | General operating conditions | . 62 | | | | | | | | | | 6.3.2 | Embedded reset and power control block characteristics | 63 | |---|------|----------|------------------------------------------------------------------------------|-----| | | | 6.3.3 | Embedded internal reference voltage | 65 | | | | 6.3.4 | Supply current characteristics | 66 | | | | 6.3.5 | Wakeup time from low-power mode | 77 | | | | 6.3.6 | External clock source characteristics | 78 | | | | 6.3.7 | Internal clock source characteristics | 84 | | | | 6.3.8 | PLL characteristics | 87 | | | | 6.3.9 | Memory characteristics | 87 | | | | 6.3.10 | FSMC characteristics | 89 | | | | 6.3.11 | EMC characteristics | 101 | | | | 6.3.12 | Electrical sensitivity characteristics | 102 | | | | 6.3.13 | I/O current injection characteristics | 103 | | | | 6.3.14 | I/O port characteristics | 104 | | | | 6.3.15 | NRST pin characteristics | 107 | | | | 6.3.16 | TIM timer characteristics | 108 | | | | 6.3.17 | Communications interfaces | 109 | | | | 6.3.18 | SDIO characteristics | 117 | | | | 6.3.19 | 12-bit ADC characteristics | 118 | | | | 6.3.20 | DAC electrical specifications | 123 | | | | 6.3.21 | Operational amplifier characteristics | 125 | | | | 6.3.22 | Temperature sensor characteristics | 127 | | | | 6.3.23 | Comparator | 127 | | | | 6.3.24 | LCD controller | 129 | | 7 | Pack | age info | ormation | 130 | | | 7.1 | LQFP1 | 44, 20 x 20 mm, 144-pin low-profile quad flat package | | | | | informa | ation | 130 | | | 7.2 | | 00, 14 x 14 mm, 100-pin low-profile quad flat package | 133 | | | 7.3 | | 4, 10 x 10 mm, 64-pin low-profile quad flat package | 136 | | | 7.4 | UFBGA | A132, 7 x 7 mm, 132-ball ultra thin, fine-pitch ball grid ackage information | | | | 7.5 | | P64, 0.4 mm pitch wafer level chip scale package information | | | | | | | | | | 7.6 | | al characteristics | | | | | 7.6.1 | Reference document | 146 | | STM32L151xD STM32L152xD | | | | | |-------------------------|------------------|-----|--|--| | 8 | Part numbering | 147 | | | | 9 | Revision History | 148 | | | # List of tables | Table 1. | Device summary | 1 | |-----------|-------------------------------------------------------------------------------|-----| | Table 2. | Ultra-low-power STM32L151xD and STM32L152xD device features | | | | and peripheral counts | 12 | | Table 3. | Functionalities depending on the operating power supply range | | | Table 4. | CPU frequency range depending on dynamic voltage scaling | | | Table 5. | Functionalities depending on the working mode (from Run/active down to | | | 1 4510 0. | standby) | 19 | | Table 6. | Timer feature comparison | | | Table 7. | Legend/abbreviations used in the pinout table | | | Table 8. | STM32L151xD and STM32L152xD pin definitions | | | Table 9. | Alternate function input/output | | | Table 3. | Voltage characteristics | | | Table 10. | Current characteristics | | | Table 11. | Thermal characteristics | | | | General operating conditions | | | Table 13. | | | | Table 14. | Embedded reset and power control block characteristics | | | Table 15. | Embedded internal reference voltage calibration values | | | Table 16. | Embedded internal reference voltage | | | Table 17. | Current consumption in Run mode, code with data processing running from Flash | | | Table 18. | Current consumption in Run mode, code with data processing running from RAM | | | Table 19. | Current consumption in Sleep mode | | | Table 20. | Current consumption in Low-power run mode | | | Table 21. | Current consumption in Low-power sleep mode | | | Table 22. | Typical and maximum current consumptions in Stop mode | | | Table 23. | Typical and maximum current consumptions in Standby mode | | | Table 24. | Peripheral current consumption | | | Table 25. | Low-power mode wakeup timings | | | Table 26. | High-speed external user clock characteristics | | | Table 27. | Low-speed external user clock characteristics | | | Table 28. | HSE oscillator characteristics | | | Table 29. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | Table 30. | HSI oscillator characteristics | 84 | | Table 31. | LSI oscillator characteristics | 84 | | Table 32. | MSI oscillator characteristics | 85 | | Table 33. | PLL characteristics | 87 | | Table 34. | RAM and hardware registers | | | Table 35. | Flash memory and data EEPROM characteristics | | | Table 36. | Flash memory and data EEPROM endurance and retention | 88 | | Table 37. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings | 90 | | Table 38. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings | 91 | | Table 39. | Asynchronous multiplexed PSRAM/NOR read timings | | | Table 40. | Asynchronous multiplexed PSRAM/NOR write timings | | | Table 41. | Synchronous multiplexed NOR/PSRAM read timings | | | Table 42. | Synchronous multiplexed PSRAM write timings | | | Table 43. | Synchronous non-multiplexed NOR/PSRAM read timings | | | Table 44. | Synchronous non-multiplexed PSRAM write timings | | | Table 45. | EMS characteristics | | | Table 46 | EMI characteristics | 102 | | Table 47. | ESD absolute maximum ratings | . 102 | |-----------|---------------------------------------------------------------------------------|-------| | Table 48. | Electrical sensitivities | | | Table 49. | I/O current injection susceptibility | | | Table 50. | I/O static characteristics | | | Table 51. | Output voltage characteristics | | | Table 52. | I/O AC characteristics | | | Table 53. | NRST pin characteristics | | | Table 54. | TIMx characteristics | | | Table 55. | I <sup>2</sup> C characteristics | | | Table 56. | SCL frequency (f <sub>PCL K1</sub> = 32 MHz, V <sub>DD</sub> = VDD_I2C = 3.3 V) | | | Table 57. | SPI characteristics | | | Table 58. | USB startup time | | | Table 59. | USB DC electrical characteristics | | | Table 60. | USB: full speed electrical characteristics | | | Table 61. | I2S characteristics | | | Table 62. | SDIO characteristics | . 117 | | Table 63. | ADC clock frequency | . 118 | | Table 64. | ADC characteristics | | | Table 65. | ADC accuracy | . 120 | | Table 66. | Maximum source impedance R <sub>AIN</sub> max | | | Table 67. | DAC characteristics | | | Table 68. | Operational amplifier characteristics | . 125 | | Table 69. | Temperature sensor calibration values | | | Table 70. | Temperature sensor characteristics | . 127 | | Table 71. | Comparator 1 characteristics | . 127 | | Table 72. | Comparator 2 characteristics | . 128 | | Table 73. | LCD controller characteristics | . 129 | | Table 74. | LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package mechanical data | . 131 | | Table 75. | LQPF100, 14 x 14 mm, 100-pin low-profile quad flat package mechanical data | . 133 | | Table 76. | LQFP64, 10 x 10 mm 64-pin low-profile quad flat package mechanical data | . 136 | | Table 77. | UFBGA132, 7 x 7 mm, 132-ball ultra thin, fine-pitch ball grid array | | | | package mechanical data | | | Table 78. | WLCSP64, 0.4 mm pitch wafer level chip scale package mechanical data | | | Table 79. | WLCSP64, 0.4 mm pitch package recommended PCB design rules | | | Table 80. | Thermal characteristics | | | Table 81. | Ordering information scheme | . 147 | | Table 82. | Document revision history | . 148 | # **List of figures** | Figure 1. | Ultra-low-power STM32L151xD and STM32L152xD block diagram | 15 | |------------|--------------------------------------------------------------------------------|-----| | Figure 2. | Clock tree | | | Figure 3. | STM32L15xZD LQFP144 pinout | 35 | | Figure 4. | STM32L15xQD UFBGA132 ballout | | | Figure 5. | STM32L15xVD LQFP100 pinout | 37 | | Figure 6. | STM32L15xRD LQFP64 pinout | | | Figure 7. | STM32L15xRD WLCSP64 ballout | | | Figure 8. | Memory map | | | Figure 9. | Pin loading conditions | | | Figure 10. | Pin input voltage | | | Figure 11. | Power supply scheme | | | Figure 12. | Optional LCD power supply scheme | | | Figure 13. | Current consumption measurement scheme | | | Figure 14. | High-speed external clock source AC timing diagram | | | Figure 15. | Low-speed external clock source AC timing diagram | | | Figure 16. | HSE oscillator circuit diagram | | | Figure 17. | Typical application with a 32.768 kHz crystal | | | Figure 18. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms | | | Figure 19. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms | | | Figure 20. | Asynchronous multiplexed PSRAM/NOR read waveforms | | | Figure 21. | Asynchronous multiplexed PSRAM/NOR write waveforms | | | Figure 22. | Synchronous multiplexed NOR/PSRAM read timings | | | Figure 23. | Synchronous multiplexed PSRAM write timings | | | Figure 24. | Synchronous non-multiplexed NOR/PSRAM read timings | | | Figure 25. | Synchronous non-multiplexed PSRAM write timings | | | Figure 26. | I/O AC characteristics definition | | | Figure 27. | Recommended NRST pin protection | | | Figure 28. | I <sup>2</sup> C bus AC waveforms and measurement circuit | | | Figure 29. | SPI timing diagram - slave mode and CPHA = 0 | 112 | | Figure 30. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | 112 | | Figure 31. | SPI timing diagram - master mode <sup>(1)</sup> | 113 | | Figure 32. | USB timings: definition of data signal rise and fall time | 114 | | Figure 33. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup> | 116 | | Figure 34. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> | 116 | | Figure 35. | SDIO timings | | | Figure 36. | ADC accuracy characteristics | | | Figure 37. | Typical connection diagram using the ADC | | | Figure 38. | Maximum dynamic current consumption on V <sub>REF+</sub> supply pin during ADC | | | J | conversion | | | Figure 39. | 12-bit buffered /non-buffered DAC | | | Figure 40. | LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package outline | | | Figure 41. | LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package | | | 3 - | recommended footprint | 132 | | Figure 42. | LQFP144, 20 x 20 mm, 144-pin low-profile quad flat package top view example | | | Figure 43. | LQFP100, 14 x 14 mm, 100-pin low-profile quad flat package outline | | | Figure 44. | LQFP100, 14 x 14 mm, 100-pin low-profile quad flat package | | | 5 | recommended footprint | 134 | | Figure 45 | LOFP100 14 x 14 mm 100-pin low-profile guad flat package top view example | | | Figure 46. LQFP64, 10 x 10 mm, 64-pin low-profile quad flat package outline | 136 | |---------------------------------------------------------------------------------------------|---------| | recommended footprint | 137 | | Figure 48. LQFP64 10 x 10 mm, 64-pin low-profile quad flat package top view example | 138 | | Figure 49. UFBGA132, 7 x 7 mm, 132-ball ultra thin, fine-pitch ball grid array package outl | ine 139 | | Figure 50. UFBGA132, 7 x 7 mm, 132-ball ultra thin, fine-pitch ball grid array package | | | recommended footprint | 140 | | Figure 51. UFBGA132, 7 x 7 mm, 132-ball ultra thin, fine-pitch ball grid array package | | | top view example | 141 | | Figure 52. WLCSP64, 0.4 mm pitch wafer level chip scale package outline | | | Figure 53. WLCSP64, 0.4 mm pitch wafer level chip scale package | | | recommended footprint | 143 | | Figure 54. WLCSP64, 0.4 mm pitch wafer level chip scale package top view example | 144 | | Figure 55. Thermal resistance suffix 6 | | | Figure 56. Thermal resistance suffix 7 | 146 | ### 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32L151xD and STM32L152xD ultra-low-power ARM<sup>®</sup> Cortex<sup>®</sup>-M3 based microcontroller product line. The STM32L151xD and STM32L152xD microcontrollers feature 384 Kbytes of Flash memory. The ultra-low-power STM32L151xD and STM32L152xD family includes devices in 5 different package types: from 64 pins to 144 pins. Depending on the device chosen, different sets of peripherals are included, the description below gives an overview of the complete range of peripherals proposed in this family. These features make the ultra-low-power STM32L151xD and STM32L152xD microcontroller family suitable for a wide range of applications: - Medical and handheld equipment - Application control and user interface - PC peripherals, gaming, GPS and sport equipment - Alarm systems, wired and wireless sensors, video intercom - Utility metering This STM32L151xD and STM32L152xD datasheet should be read in conjunction with the STM32L1xxxx reference manual (RM0038). The application note "Getting started with STM32L1xxxx hardware development" (AN3216) gives a hardware implementation overview. Both documents are available from the STMicroelectronics website www.st.com. For information on the ARM<sup>®</sup> Cortex<sup>®</sup>-M3 core please refer to the ARM<sup>®</sup> Cortex<sup>®</sup>-M3 technical reference manual, available from the www.arm.com website. *Figure 1* shows the general block diagram of the device family. ## 2 Description The ultra-low-power STM32L151xD and STM32L152xD devices incorporate the connectivity power of the universal serial bus (USB) with the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M3 32-bit RISC core operating at a frequency of 32 MHz (33.3 DMIPS), a memory protection unit (MPU), high-speed embedded memories (Flash memory up to 384 Kbytes and RAM up to 48 Kbytes), a flexible static memory controller (FSMC) interface (for devices with packages of 100 pins and more) and an extensive range of enhanced I/Os and peripherals connected to two APB buses. The STM32L151xD and STM32L152xD devices offer three operational amplifiers, one 12-bit ADC, two DACs, two ultra-low-power comparators, one general-purpose 32-bit timer, six general-purpose 16-bit timers and two basic timers, which can be used as time bases. Moreover, the STM32L151xD and STM32L152xD devices contain standard and advanced communication interfaces: up to two I2Cs, three SPIs, two I2S, one SDIO, three USARTs, two UARTs, and an USB. The STM32L151xD and STM32L152xD devices offer up to 34 capacitive sensing channels to simply add a touch sensing functionality to any application. They also include a real-time clock and a set of backup registers that remain powered in Standby mode. Finally, the integrated LCD controller (except STM32L151xD devices) has a built-in LCD voltage generator that allows to drive up to 8 multiplexed LCDs with the contrast independent of the supply voltage. The ultra-low-power STM32L151xD and STM32L152xD devices operate from a 1.8 to 3.6 V power supply (down to 1.65 V at power down) with BOR and from a 1.65 to 3.6 V power supply without BOR option. They are available in the -40 to +85 $^{\circ}$ C and -40 to +105 $^{\circ}$ C temperature ranges. A comprehensive set of power-saving modes allows the design of low-power applications. ## 2.1 Device overview Table 2. Ultra-low-power STM32L151xD and STM32L152xD device features and peripheral counts | Peripheral | | STM32L15xRD | STM32L15xVD | STM32L15xQD | STM32L15xZD | | | | |--------------------------------|---------------------|-----------------------------------------------------------------------------------------------------|-------------------------|------------------|-------------|--|--|--| | Flash (Kbytes) | | 384 | | | | | | | | Data EEPROM (Kbytes) | | 12 | | | | | | | | RAM (Kbytes) | ) | | 4 | 8 | | | | | | FSMC | | No multiplexed only Yes | | | es | | | | | | 32 bit | | 1 | | | | | | | Timers | General-<br>purpose | | 6 | | | | | | | | Basic | | 2 | 2 | | | | | | | SPI | | 8(3 | ) <sup>(1)</sup> | | | | | | | I <sup>2</sup> S | | 2 | 2 | | | | | | Communi-<br>cation | I <sup>2</sup> C | | 2 | | | | | | | interfaces | USART | 5 | | | | | | | | | USB | 1 | | | | | | | | | SDIO | 1 | | | | | | | | GPIOs | | 51 | 83 | 109 | 115 | | | | | Operation am | plifiers | 3 | | | | | | | | 12-bit synchro<br>Number of ch | | 1<br>21 | 1<br>25 | 1<br>40 | 1<br>40 | | | | | 12-bit DAC<br>Number of ch | annels | 2 2 | | | | | | | | | 152xx devices | 1 | 1 | | | | | | | COM x SEG | only)<br>COM x SEG | | 32 or 8x28 4x44 or 8x40 | | | | | | | Comparators | | 2 | | | | | | | | Capacitive se | nsing channels | 2 | 3 | 33 | 34 | | | | | Max. CPU frequency | | 32 MHz | | | | | | | | Operating vol | tage | 1.8 V to 3.6 V (down to 1.65 V at power-down) with BOR option<br>1.65 V to 3.6 V without BOR option | | | | | | | 12/154 DocID022027 Rev 11 Table 2. Ultra-low-power STM32L151xD and STM32L152xD device features and peripheral counts (continued) | Peripheral | STM32L15xRD | STM32L15xVD | STM32L15xQD | STM32L15xZD | |------------------------|----------------------------------------------------------------------------------------------------------|-------------|-------------|-------------| | Operating temperatures | Ambient operating temperature: -40 °C to 85 °C / -40 °C to 105 °C Junction temperature: -40 to + 110 °C | | | | | Packages | LQFP64,<br>WLCSP64 | LQFP100 | UFBGA132 | LQFP144 | <sup>1. 5</sup> SPIs are USART configured in synchronous mode emulating SPI master. ## 2.2 Ultra-low-power device continuum The ultra-low-power family offers a large choice of cores and features. From proprietary 8-bit to up to Cortex-M3, including the Cortex-M0+, the STM32Lx series are the best choice to answer the user needs, in terms of ultra-low-power features. The STM32 ultra-low-power series are the best fit, for instance, for gas/water meter, keyboard/mouse or fitness and healthcare, wearable applications. Several built-in features like LCD drivers, dual-bank memory, Low-power run mode, op-amp, AES 128-bit, DAC, USB crystal-less and many others will clearly allow to build very cost-optimized applications by reducing BOM. Note: STMicroelectronics as a reliable and long-term manufacturer ensures as much as possible the pin-to-pin compatibility between any STM8Lxxxxx and STM32Lxxxxx devices and between any of the STM32Lx and STM32Fx series. Thanks to this unprecedented scalability, the old applications can be upgraded to respond to the latest market features and efficiency demand. #### 2.2.1 Performance All families incorporate highly energy-efficient cores with both Harvard architecture and pipelined execution: advanced STM8 core for STM8L families and ARM Cortex-M3 core for STM32L family. In addition specific care for the design architecture has been taken to optimize the mA/DMIPS and mA/MHz ratios. This allows the ultra-low-power performance to range from 5 up to 33.3 DMIPs. ### 2.2.2 Shared peripherals STM8L15xxx, STM32L15xxx and STM32L162xx share identical peripherals which ensure a very easy migration from one family to another: - Analog peripherals: ADC, DAC and comparators - Digital peripherals: RTC and some communication interfaces ## 2.2.3 Common system strategy. To offer flexibility and optimize performance, the STM8L15xxx, STM32L15xxx and STM32L162xx family uses a common architecture: - Same power supply range from 1.65 V to 3.6 V - Architecture optimized to reach ultra-low consumption both in low-power modes and Run mode - Fast startup strategy from low-power modes - Flexible system clock - Ultrasafe reset: same reset strategy including power-on reset, power-down reset, brownout reset and programmable voltage detector #### 2.2.4 Features ST ultra-low-power continuum also lies in feature compatibility: - More than 15 packages with pin count from 20 to 144 pins and size down to 3 x 3 mm - Memory density ranging from 2 to 512 Kbytes ## 3 Functional overview Figure 1. Ultra-low-power STM32L151xD and STM32L152xD block diagram ## 3.1 Low-power modes The ultra-low-power STM32L151xD and STM32L152xD devices support dynamic voltage scaling to optimize its power consumption in run mode. The voltage from the internal low-drop regulator that supplies the logic can be adjusted according to the system's maximum operating frequency and the external voltage supply. There are three power consumption ranges: - Range 1 (V<sub>DD</sub> range limited to 1.71 V 3.6 V), with the CPU running at up to 32 MHz - Range 2 (full V<sub>DD</sub> range), with a maximum CPU frequency of 16 MHz - Range 3 (full V<sub>DD</sub> range), with a maximum CPU frequency limited to 4 MHz (generated only with the multispeed internal RC oscillator clock source) Seven low-power modes are provided to achieve the best compromise between low-power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. Sleep mode power consumption at 16 MHz is about 1 mA with all peripherals off. #### • Low-power run mode This mode is achieved with the multispeed internal (MSI) RC oscillator set to the minimum clock (131 kHz), execution from SRAM or Flash memory, and internal regulator in low-power mode to minimize the regulator's operating current. In low-power run mode, the clock frequency and the number of enabled peripherals are both limited. #### • Low-power sleep mode This mode is achieved by entering Sleep mode with the internal voltage regulator in Low-power mode to minimize the regulator's operating current. In Low-power sleep mode, both the clock frequency and the number of enabled peripherals are limited; a typical example would be to have a timer running at 32 kHz. When wakeup is triggered by an event or an interrupt, the system reverts to the run mode with the regulator on. #### Stop mode with RTC Stop mode achieves the lowest power consumption while retaining the RAM and register contents and real time clock. All clocks in the $V_{CORE}$ domain are stopped, the PLL, MSI RC, HSI RC and HSE crystal oscillators are disabled. The LSE or LSI is still running. The voltage regulator is in the low-power mode. The device can be woken up from Stop mode by any of the EXTI line, in 8 $\mu$ s. The EXTI line source can be one of the 16 external lines. It can be the PVD output, the Comparator 1 event or Comparator 2 event (if internal reference voltage is on), it can be the RTC alarm(s), the USB wakeup, the RTC tamper events, the RTC timestamp event or the RTC wakeup. 4 #### Stop mode without RTC Stop mode achieves the lowest power consumption while retaining the RAM and register contents. All clocks are stopped, the PLL, MSI RC, HSI and LSI RC, LSE and HSE crystal oscillators are disabled. The voltage regulator is in the low-power mode. The device can be woken up from Stop mode by any of the EXTI line, in 8 $\mu$ s. The EXTI line source can be one of the 16 external lines. It can be the PVD output, the Comparator 1 event or Comparator 2 event (if internal reference voltage is on). It can also be wakened by the USB wakeup. #### • Standby mode with RTC Standby mode is used to achieve the lowest power consumption and real time clock. The internal voltage regulator is switched off so that the entire $V_{CORE}$ domain is powered off. The PLL, MSI RC, HSI RC and HSE crystal oscillators are also switched off. The LSE or LSI is still running. After entering Standby mode, the RAM and register contents are lost except for registers in the Standby circuitry (wakeup logic, IWDG, RTC, LSI, LSE Crystal 32K osc, RCC\_CSR). The device exits Standby mode in 60 µs when an external reset (NRST pin), an IWDG reset, a rising edge on one of the three WKUP pins, RTC alarm (Alarm A or Alarm B), RTC tamper event, RTC timestamp event or RTC Wakeup event occurs. #### Standby mode without RTC Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire $V_{CORE}$ domain is powered off. The PLL, MSI RC, HSI and LSI RC, HSE and LSE crystal oscillators are also switched off. After entering Standby mode, the RAM and register contents are lost except for registers in the Standby circuitry (wakeup logic, IWDG, RTC, LSI, LSE Crystal 32K osc, RCC\_CSR). The device exits Standby mode in 60 $\mu$ s when an external reset (NRST pin) or a rising edge on one of the three WKUP pin occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped automatically by entering Stop or Standby mode. Table 3. Functionalities depending on the operating power supply range | | Functionalities depending on the operating power supply range | | | | |------------------------------------------------------------------|---------------------------------------------------------------|----------------|-----------------------------------|----------------------------| | Operating power supply range | DAC and ADC operation | USB | Dynamic voltage scaling range | I/O operation | | V <sub>DD</sub> = V <sub>DDA</sub> = 1.65 to 1.71 V | Not functional | Not functional | Range 2 or<br>Range 3 | Degraded speed performance | | V <sub>DD</sub> =V <sub>DDA</sub> = 1.71 to 1.8 V <sup>(1)</sup> | Not functional | Not functional | Range 1, Range 2<br>or Range 3 | Degraded speed performance | | $V_{DD} = V_{DDA} = 1.8 \text{ to } 2.0 \text{ V}^{(1)}$ | Conversion time up<br>to 500 Ksps | Not functional | Range 1, Range 2<br>or<br>Range 3 | Degraded speed performance | Table 3. Functionalities depending on the operating power supply range (continued) | | Functionalities depending on the operating power supply range | | | | | | |--------------------------------------------------|---------------------------------------------------------------|---------------------------|--------------------------------|----------------------|--|--| | Operating power supply range | DAC and ADC operation | USB | Dynamic voltage scaling range | I/O operation | | | | V <sub>DD</sub> =V <sub>DDA</sub> = 2.0 to 2.4 V | Conversion time up to 500 Ksps | Functional <sup>(2)</sup> | Range 1, Range 2<br>or Range 3 | Full speed operation | | | | V <sub>DD</sub> =V <sub>DDA</sub> = 2.4 to 3.6 V | Conversion time up to 1 Msps | Functional <sup>(2)</sup> | Range 1, Range 2<br>or Range 3 | Full speed operation | | | CPU frequency changes from initial to final must respect "F<sub>CPU</sub> initial < 4\*F<sub>CPU</sub> final" to limit V<sub>CORE</sub> drop due to current consumption peak when frequency increases. It must also respect 5 μs delay between two changes. For example to switch from 4.2 MHz to 32 MHz, the user can switch from 4.2 MHz to 16 MHz, wait 5 μs, then switch from 16 MHz to 32 MHz. Table 4. CPU frequency range depending on dynamic voltage scaling | CPU frequency range | Dynamic voltage scaling range | |----------------------------------------------------|-------------------------------| | 16 MHz to 32 MHz (1ws)<br>32 kHz to 16 MHz (0ws) | Range 1 | | 8 MHz to 16 MHz (1ws)<br>32 kHz to 8 MHz (0ws) | Range 2 | | 2.1MHz to 4.2 MHz (1ws)<br>32 kHz to 2.1 MHz (0ws) | Range 3 | 18/154 DocID022027 Rev 11 <sup>2.</sup> Should be USB compliant from I/O voltage standpoint, the minimum $\rm V_{\rm DD}$ is 3.0 V. Table 5. Functionalities depending on the working mode (from Run/active down to standby) | 1 | | | ilaby) | _ | 1 | | | | |-------------------------------------------|------------|-------|---------------|----------------|------|-------------------|---------|-------------------| | | | | p power power | Low- | Stop | | Standby | | | lps | Run/Active | Sleep | | power<br>Sleep | | Wakeup capability | | Wakeup capability | | CPU | Υ | | Υ | | | | | | | Flash | Υ | Y | Y | Y | | | - | | | RAM | Y | Y | Y | Y | Υ | | | | | Backup Registers | Υ | Y | Y | Y | Υ | | Υ | | | EEPROM | Υ | Y | Y | Y | Υ | | - | | | Brown-out rest (BOR) | Y | Y | Y | Y | Υ | Y | Υ | | | DMA | Υ | Υ | Y | Υ | | | | | | Programmable<br>Voltage Detector<br>(PVD) | Υ | Y | Y | Y | Υ | Y | Y | | | Power On Reset<br>(POR) | Y | Y | Y | Y | Υ | Y | Υ | | | Power Down Rest<br>(PDR) | Υ | Υ | Y | Y | Υ | | Υ | | | High Speed<br>Internal (HSI) | Y | Y | | | | | - | | | High Speed<br>External (HSE) | Y | Y | | | | | - | | | Low Speed Internal (LSI) | Y | Y | Y | Y | Υ | | Υ | | | Low Speed<br>External (LSE) | Y | Y | Y | Y | Υ | | Υ | | | Multi-Speed<br>Internal (MSI) | Y | Y | Y | Y | | | | | | Inter-Connect<br>Controller | Y | Y | Y | Y | | | | | | RTC | Y | Y | Y | Y | Υ | Y | Υ | | | RTC Tamper | Y | Υ | Y | Y | Υ | Y | Υ | Υ | | Auto WakeUp<br>(AWU) | Y | Y | Y | Y | Υ | Y | Υ | Y | | LCD | Υ | Υ | Y | Υ | Υ | | | | | USB | Υ | Y | | | | Y | | | | USART | Υ | Y | Y | Υ | Υ | (1) | | | | SPI | Υ | Υ | Y | Υ | | | | | | I2C | Υ | Y | Y | Y | | (1) | | | | | | | | | | | | | | Table 5. Functionalities depending on the working mode (from Run/active down to | |---------------------------------------------------------------------------------| | standby) (continued) | | | | , | Low- | Low- | Stop | | Standby | | |-------------------------------------------------|---------------------------------------|--------------------------------------|------------------|-------------------|------------------------------------------------|-------------------|------------------------------------------------|-------------------| | lps | Run/Active | Sleep | power<br>Run | power<br>Sleep | | Wakeup capability | | Wakeup capability | | ADC | Y | Y | | | | | | | | DAC | Y | Y | Y | Y | Υ | | | | | Tempsensor | Y | Y | Y | Y | Υ | | | | | OP amp | Y | Y | Y | Y | Υ | | | | | Comparators | Y | Y | Y | Y | Υ | Y | | | | 16-bit and 32-bit<br>Timers | Y | Y | Y | Y | | | | | | IWDG | Y | Y | Υ | Y | Υ | Y | Υ | Y | | WWDG | Y | Y | Y | Y | | | | | | Touch sensing | Y | Y | | | | | | | | Systic Timer | Y | Y | Υ | Υ | | | | | | GPIOs | Y | Y | Υ | Y | Υ | Y | | 3 pins | | Wakeup time to Run mode | 0 µs | 0.4 µs | 3 µs | 46 µs | < 8 µs | | | 58 µs | | Consumption V <sub>DD</sub> =1.8 to 3.6 V (Typ) | Down to 230<br>μΑ/ΜΗz (from<br>Flash) | Down to 43<br>μΑ/MHz (from<br>Flash) | Down to<br>11 µA | Down to<br>4.4 μA | 0.475 μA<br>(no RTC)<br>V <sub>DD</sub> =1.8V | | 0.305 μA<br>(no RTC)<br>V <sub>DD</sub> =1.8V | | | | | | | | 1.1 μA<br>(with RTC)<br>V <sub>DD</sub> =1.8V | | 0.82 μA<br>(with RTC)<br>V <sub>DD</sub> =1.8V | | | | | | | | 0.475 μA<br>(no RTC)<br>V <sub>DD</sub> =3.0V | | 0.305 μA<br>(no RTC)<br>V <sub>DD</sub> =3.0V | | | | | | | | 1.35 µA<br>(with RTC)<br>V <sub>DD</sub> =3.0V | | 1.15 µA<br>(with RTC)<br>V <sub>DD</sub> =3.0V | | The startup on communication line wakes the CPU which was made possible by an EXTI, this induces a delay before entering run mode. # 3.2 ARM<sup>®</sup> Cortex<sup>®</sup>-M3 core with MPU The ARM® Cortex®-M3 processor is the industry leading processor for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. The ARM® Cortex®-M3 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. 20/154 DocID022027 Rev 11 The memory protection unit (MPU) improves system reliability by defining the memory attributes (such as read/write access permissions) for different memory regions. It provides up to eight different regions and an optional predefined background region. Owing to its embedded ARM core, the STM32L151xD and STM32L152xD devices are compatible with all ARM tools and software. #### **Nested vectored interrupt controller (NVIC)** The ultra-low-power STM32L151xD and STM32L152xD devices embed a nested vectored interrupt controller able to handle up to 56 maskable interrupt channels (not including the 16 interrupt lines of ARM® Cortex®-M3) and 16 priority levels. - Closely coupled NVIC gives low-latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving, higher-priority interrupts - Support for tail-chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimal interrupt latency. ## 3.3 Reset and supply management #### 3.3.1 Power supply schemes - $V_{DD}$ = 1.65 to 3.6 V: external power supply for I/Os and the internal regulator. Provided externally through $V_{DD}$ pins. - $V_{SSA}$ , $V_{DDA}$ = 1.65 to 3.6 V: external analog power supplies for ADC, reset blocks, RCs and PLL (minimum voltage to be applied to $V_{DDA}$ is 1.8 V when the ADC is used). $V_{DDA}$ and $V_{SSA}$ must be connected to $V_{DD}$ and $V_{SS}$ , respectively. ### 3.3.2 Power supply supervisor The device has an integrated ZEROPOWER power-on reset (POR)/power-down reset (PDR) that can be coupled with a brownout reset (BOR) circuitry. The device exists in two versions: - The version with BOR activated at power-on operates between 1.8 V and 3.6 V. - The other version without BOR operates between 1.65 V and 3.6 V. After the $V_{DD}$ threshold is reached (1.65 V or 1.8 V depending on the BOR which is active or not at power-on), the option byte loading process starts, either to confirm or modify default thresholds, or to disable the BOR permanently: in this case, the $V_{DD}$ min value becomes 1.65 V (whatever the version, BOR active or not, at power-on). When BOR is active at power-on, it ensures proper operation starting from 1.8 V whatever the power ramp-up phase before it reaches 1.8 V. When BOR is not active at power-up, the power ramp-up should guarantee that 1.65 V is reached on $V_{DD}$ at least 1 ms after it exits the POR area. Five BOR thresholds are available through option bytes, starting from 1.8 V to 3 V. To reduce the power consumption in Stop mode, it is possible to automatically switch off the internal reference voltage ( $V_{REFINT}$ ) in Stop mode. The device remains in reset mode when $V_{DD}$ is below a specified threshold, $V_{POR/PDR}$ or $V_{BOR}$ , without the need for any external reset circuit. Note: The start-up time at power-on is typically 3.3 ms when BOR is active at power-up, the start-up time at power-on can be decreased down to 1 ms typically for devices with BOR inactive at power-up. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}/V_{DDA}$ power supply and compares it to the $V_{PVD}$ threshold. This PVD offers 7 different levels between 1.85 V and 3.05 V, chosen by software, with a step around 200 mV. An interrupt can be generated when $V_{DD}/V_{DDA}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}/V_{DDA}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. #### 3.3.3 Voltage regulator The regulator has three operation modes: main (MR), low-power (LPR) and power down. - MR is used in Run mode (nominal regulation) - LPR is used in the Low-power run, Low-power sleep and Stop modes - Power down is used in Standby mode. The regulator output is high impedance, the kernel circuitry is powered down, inducing zero consumption but the contents of the registers and RAM are lost except for the standby circuitry (wakeup logic, IWDG, RTC, LSI, LSE crystal 32K osc, RCC CSR). #### 3.3.4 Boot modes At startup, boot pins are used to select one of three boot options: - Boot from Flash memory - Boot from System memory - Boot from embedded RAM The boot loader is located in System memory. It is used to reprogram the Flash memory by using USART1, USART2 or USB. See Application note "STM32 microcontroller system memory boot mode" (AN2606) for details. ## 3.4 Clock management The clock controller distributes the clocks coming from different oscillators to the core and the peripherals. It also manages clock gating for low-power modes and ensures clock robustness. It features: - Clock prescaler: to get the best trade-off between speed and current consumption, the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler. - **Safe clock switching**: clock sources can be changed safely on the fly in run mode through a configuration register. - **Clock management**: to reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory. - System clock source: three different clock sources can be used to drive the master clock SYSCLK: - 1-24 MHz high-speed external crystal (HSE), that can supply a PLL - 16 MHz high-speed internal RC oscillator (HSI), trimmable by software, that can supply a PLL - Multispeed internal RC oscillator (MSI), trimmable by software, able to generate 7 frequencies (65 kHz, 131 kHz, 262 kHz, 524 kHz, 1.05 MHz, 2.1 MHz, 4.2 MHz). When a 32.768 kHz clock source is available in the system (LSE), the MSI frequency can be trimmed by software down to a ±0.5% accuracy. - Auxiliary clock source: two ultra-low-power clock sources that can be used to drive the LCD controller and the real-time clock: - 32.768 kHz low-speed external crystal (LSE) - 37 kHz low-speed internal RC (LSI), also used to drive the independent watchdog. The LSI clock can be measured using the high-speed internal RC oscillator for greater precision. - RTC and LCD clock sources: the LSI, LSE or HSE sources can be chosen to clock the RTC and the LCD, whatever the system clock. - **USB clock source:** the embedded PLL has a dedicated 48 MHz clock output to supply the USB interface. - **Startup clock:** after reset, the microcontroller restarts by default with an internal 2 MHz clock (MSI). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts. - Clock security system (CSS): this feature can be enabled by software. If a HSE clock failure occurs, the master clock is automatically switched to HSI and a software interrupt is generated if enabled. - Clock-out capability (MCO: microcontroller clock output): it outputs one of the internal clocks for external use by the application. Several prescalers allow the configuration of the AHB frequency, each APB (APB1 and APB2) domains. The maximum frequency of the AHB and the APB domains is 32 MHz. See *Figure 2* for details on the clock tree. I Standby supplied voltage domain Watchdog LSI tempo LSI BC LSE OSC LSE tempo Radio Sleep Time Radio Sleep Timer enable LS LS LS LS 1 MHz LCD enable → @V33 ADC enable MSI BC level shifters @V<sub>DDCORE</sub> / 1,2,4,8,16 / 2,4,8,16 @ V33 not deepsleep HSI RC level shifters @V<sub>DDCORE</sub> deepsleep not (sleep or deepsleep) @V33 HSE OSC ck hsi AHB level shifters prescaler / 1,2,..512 @V<sub>DDCORE</sub> @V33 ck\_p APB1 prescaler / 1,2,4,8,16 PLL X 3,4,6,8,12 16,24,32,48 APB2 prescaler / 1,2,4,8,16 @V33 ↓ 1 MHz clock / 2, 3, 4 detector Clock @V<sub>DDCORE</sub> source HSE present or not CK\_USB48 ck\_usb = Vco / 2 (Vco must be atz96 MH CK\_TIMTGO if (APB1 presc = 1)x1 else x2 apb2 periphen and (not deepsleep) MS18583V1 Figure 2. Clock tree For the USB function to be available, both HSE and PLL must be enabled, with the CPU running at either 24 MHz or 32 MHz. ## 3.5 Low-power real-time clock and backup registers The real-time clock (RTC) is an independent BCD timer/counter. Dedicated registers contain the sub-second, second, minute, hour (12/24 hour), week day, date, month, year, in BCD (binary-coded decimal) format. Correction for 28, 29 (leap year), 30, and 31 day of the month are made automatically. The RTC provides two programmable alarms and programmable periodic interrupts with wakeup from Stop and Standby modes. The programmable wakeup time ranges from 120 µs to 36 hours. The RTC can be calibrated with an external 512 Hz output, and a digital compensation circuit helps reduce drift due to crystal deviation. The RTC can also be automatically corrected with a 50/60Hz stable powerline. The RTC calendar can be updated on the fly down to sub second precision, which enables network system synchronization. A time stamp can record an external event occurrence, and generates an interrupt. There are thirty-two 32-bit backup registers provided to store 128 bytes of user application data. They are cleared in case of tamper detection. Three pins can be used to detect tamper events. A change on one of these pins can reset backup register and generate an interrupt. To prevent false tamper event, like ESD event, these three tamper inputs can be digitally filtered. ## 3.6 GPIOs (general-purpose inputs/outputs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions, and can be individually remapped using dedicated AFIO registers. All GPIOs are high current capable. The alternate function configuration of I/Os can be locked if needed following a specific sequence in order to avoid spurious writing to the I/O registers. The I/O controller is connected to the AHB with a toggling speed of up to 16 MHz. #### External interrupt/event controller (EXTI) The external interrupt/event controller consists of 24 edge detector lines used to generate interrupt/event requests. Each line can be individually configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 115 GPIOs can be connected to the 16 external interrupt lines. The 8 other lines are connected to RTC, PVD, USB, comparator events or capacitive sensing acquisition.