Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ## STM32L431xx # Ultra-low-power ARM<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit MCU+FPU, 100DMIPS, up to 256KB Flash, 64KB SRAM, analog, audio Datasheet - production data #### **Features** - Ultra-low-power with FlexPowerControl - 1.71 V to 3.6 V power supply - -40 °C to 85/105/125 °C temperature range - 200 nA in V<sub>BAT</sub> mode: supply for RTC and 32x32-bit backup registers - 8 nA Shutdown mode (5 wakeup pins) - 28 nA Standby mode (5 wakeup pins) - 280 nA Standby mode with RTC - 1.0 μA Stop 2 mode, 1.28 μA Stop 2 with RTC - 84 μA/MHz run mode - Batch acquisition mode (BAM) - 4 µs wakeup from Stop mode - Brown out reset (BOR) in all modes except shutdown - Interconnect matrix - Core: ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M4 CPU with FPU, Adaptive real-time accelerator (ART Accelerator<sup>™</sup>) allowing 0-wait-state execution from Flash memory, frequency up to 80 MHz, MPU, 100DMIPS/1.25DMIPS/MHz (Dhrystone 2.1), and DSP instructions - Performance Benchmark - 1.25 DMIPS/MHz (Drystone 2.1) - 273.55 Coremark<sup>®</sup> (3.42 Coremark/MHz @ 80 MHz) - Energy Benchmark - 176.7 ULPBench<sup>®</sup> score - Clock Sources - 4 to 48 MHz crystal oscillator - 32 kHz crystal oscillator for RTC (LSE) - Internal 16 MHz factory-trimmed RC (±1%) - Internal low-power 32 kHz RC (±5%) - Internal multispeed 100 kHz to 48 MHz oscillator, auto-trimmed by LSE (better than ±0.25 % accuracy) - Internal 48 MHz with clock recovery - 2 PLLs for system clock, audio, ADC - RTC with HW calendar, alarms and calibration - Up to 21 capacitive sensing channels: support touchkey, linear and rotary touch sensors - 11x timers: 1x 16-bit advanced motor-control, 1x 32-bit and 2x 16-bit general purpose, 2x 16bit basic, 2x low-power 16-bit timers (available in Stop mode), 2x watchdogs, SysTick timer - Up to 83 fast I/Os, most 5 V-tolerant - Memories - Up to 256 KB single bank Flash, proprietary code readout protection - 64 KB of SRAM including 16 KB with hardware parity check - Quad SPI memory interface - Rich analog peripherals (independent supply) - 1× 12-bit ADC 5 Msps, up to 16-bit with hardware oversampling, 200 μA/Msps - 2x 12-bit DAC, low-power sample and hold - 1x operational amplifier with built-in PGA - 2x ultra-low-power comparators - 15x communication interfaces - 1x SAI (serial audio interface) - 3x I2C FM+(1 Mbit/s), SMBus/PMBus - 4x USARTs (ISO 7816, LIN, IrDA, modem) - 3x SPIs (4x SPIs with the Quad SPI) - CAN (2.0B Active) and SDMMC interface - SWPMI single wire protocol master I/F - IRTIM (Infrared interface) - 14-channel DMA controller - True random number generator - CRC calculation unit, 96-bit unique ID Development support: serial wire debug (SWD), JTAG, Embedded Trace Macrocell™ Table 1. Device summary | Reference | Part numbers | |-------------|-------------------------------------------------------------------------------------------| | STM32L431xx | STM32L431CC, STM32L431KC, STM32L431RC, STM32L431VC, STM32L431CB, STM32L431KB, STM32L431RB | STM32L431xx Contents ## **Contents** | 12 | |----| | 13 | | 16 | | 16 | | 16 | | 16 | | 17 | | 18 | | 18 | | 19 | | 19 | | 19 | | 19 | | 20 | | 21 | | 21 | | 25 | | 25 | | 26 | | 28 | | 31 | | 31 | | 32 | | 32 | | 32 | | 33 | | 33 | | 34 | | 34 | | 34 | | | | | 3.17 | Voltage reference buffer (VREFBUF) | |---|--------|----------------------------------------------------------------------| | | 3.18 | Comparators (COMP) | | | 3.19 | Operational amplifier (OPAMP) | | | 3.20 | Touch sensing controller (TSC) | | | 3.21 | Random number generator (RNG) | | | 3.22 | Timers and watchdogs | | | | 3.22.1 Advanced-control timer (TIM1) | | | | 3.22.2 General-purpose timers (TIM2, TIM15, TIM16) | | | | 3.22.3 Basic timers (TIM6 and TIM7) | | | | 3.22.4 Low-power timer (LPTIM1 and LPTIM2) | | | | 3.22.5 Infrared interface (IRTIM) | | | | 3.22.6 Independent watchdog (IWDG) | | | | 3.22.7 System window watchdog (WWDG) | | | | 3.22.8 SysTick timer | | | 3.23 | Real-time clock (RTC) and backup registers 40 | | | 3.24 | Inter-integrated circuit interface (I <sup>2</sup> C) | | | 3.25 | Universal synchronous/asynchronous receiver transmitter (USART) 42 | | | 3.26 | Low-power universal asynchronous receiver transmitter (LPUART) 43 | | | 3.27 | Serial peripheral interface (SPI) | | | 3.28 | Serial audio interfaces (SAI) | | | 3.29 | Single wire protocol master interface (SWPMI) | | | 3.30 | Controller area network (CAN) | | | 3.31 | Secure digital input/output and MultiMediaCards Interface (SDMMC) 46 | | | 3.32 | Clock recovery system (CRS) | | | 3.33 | Quad SPI memory interface (QUADSPI) | | | 3.34 | Development support | | | | 3.34.1 Serial wire JTAG debug port (SWJ-DP) | | | | 3.34.2 Embedded Trace Macrocell™ | | 4 | Dinou | its and pin description | | 4 | Pillou | its and pin description | | 5 | Memo | ory mapping | | 6 | Electr | rical characteristics | | | 6.1 | Parameter conditions | STM32L431xx Contents | | 6.1.1 | Minimum and maximum values | 78 | |------|-------------|-----------------------------------------------------------------------|-------| | | 6.1.2 | Typical values | 78 | | | 6.1.3 | Typical curves | 78 | | | 6.1.4 | Loading capacitor | 78 | | | 6.1.5 | Pin input voltage | 78 | | | 6.1.6 | Power supply scheme | 79 | | | 6.1.7 | Current consumption measurement | 80 | | 6.2 | 2 Absolute | e maximum ratings | . 80 | | 6.3 | 3 Operatir | ng conditions | . 82 | | | 6.3.1 | General operating conditions | 82 | | | 6.3.2 | Operating conditions at power-up / power-down | 83 | | | 6.3.3 | Embedded reset and power control block characteristics | 83 | | | 6.3.4 | Embedded voltage reference | 85 | | | 6.3.5 | Supply current characteristics | 87 | | | 6.3.6 | Wakeup time from low-power modes and voltage scaling transition times | . 105 | | | 6.3.7 | External clock source characteristics | . 108 | | | 6.3.8 | Internal clock source characteristics | . 113 | | | 6.3.9 | PLL characteristics | . 119 | | | 6.3.10 | Flash memory characteristics | . 121 | | | 6.3.11 | EMC characteristics | . 122 | | | 6.3.12 | Electrical sensitivity characteristics | . 123 | | | 6.3.13 | I/O current injection characteristics | . 124 | | | 6.3.14 | I/O port characteristics | . 125 | | | 6.3.15 | NRST pin characteristics | . 130 | | | 6.3.16 | Analog switches booster | . 131 | | | 6.3.17 | Analog-to-Digital converter characteristics | . 132 | | | 6.3.18 | Digital-to-Analog converter characteristics | . 145 | | | 6.3.19 | Voltage reference buffer characteristics | . 149 | | | 6.3.20 | Comparator characteristics | . 151 | | | 6.3.21 | Operational amplifiers characteristics | . 152 | | | 6.3.22 | Temperature sensor characteristics | . 155 | | | 6.3.23 | V <sub>BAT</sub> monitoring characteristics | . 155 | | | 6.3.24 | Timer characteristics | . 155 | | | 6.3.25 | Communication interfaces characteristics | . 157 | | 7 Pa | ackage info | rmation | 169 | Contents STM32L431xx | 9 | Revis | ion history | |---|--------|------------------------------------------------| | 8 | Part n | numbering 198 | | | | 7.10.2 Selecting the product temperature range | | | | 7.10.1 Reference document | | | 7.10 | Thermal characteristics | | | 7.9 | UFQFPN32 package information | | | 7.8 | UFQFPN48 package information | | | 7.7 | LQFP48 package information | | | 7.6 | WLCSP49 package information | | | 7.5 | WLCSP64 package information | | | 7.4 | UFBGA64 package information | | | 7.3 | LQFP64 package information | | | 7.2 | UFBGA100 package information | | | 7.1 | LQFP100 package information | | | | | STM32L431xx List of tables ## List of tables | Table 1. | Device summary | 2 | |------------------------|----------------------------------------------------------------------------------|-------| | Table 2. | STM32L431xx family device features and peripheral counts | | | Table 3. | Access status versus readout protection level and execution modes | | | Table 4. | Functionalities depending on the working mode | | | Table 5. | STM32L431xx peripherals interconnect matrix | | | Table 6. | DMA implementation | | | Table 7. | Temperature sensor calibration values | | | Table 8. | Internal voltage reference calibration values | | | Table 9. | Timer feature comparison | | | Table 10. | I2C implementation | | | Table 11. | STM32L431xx USART/LPUART features | | | Table 12. | SAI implementation | | | Table 13. | Legend/abbreviations used in the pinout table | | | Table 14. | STM32L431xx pin definitions | | | Table 15. | Alternate function AF0 to AF7 (for AF8 to AF15 see <i>Table 16</i> ) | 64 | | Table 16. | Alternate function AF8 to AF15 (for AF0 to AF7 see <i>Table 15</i> ) | 69 | | Table 17. | STM32L431xx memory map and peripheral register boundary addresses | 75 | | Table 18. | Voltage characteristics | 80 | | Table 19. | Current characteristics | 81 | | Table 20. | Thermal characteristics | 81 | | Table 21. | General operating conditions | 82 | | Table 22. | Operating conditions at power-up / power-down | 83 | | Table 23. | Embedded reset and power control block characteristics | | | Table 24. | Embedded internal voltage reference | 85 | | Table 25. | Current consumption in Run and Low-power run modes, code with data processing | | | | running from Flash, ART enable (Cache ON Prefetch OFF) | 88 | | Table 26. | Current consumption in Run and Low-power run modes, code with data processing | | | | running from Flash, ART disable | 89 | | Table 27. | Current consumption in Run and Low-power run modes, code with data processing | | | | | 90 | | Table 28. | Typical current consumption in Run and Low-power run modes, with different codes | | | | running from Flash, ART enable (Cache ON Prefetch OFF) | 91 | | Table 29. | Typical current consumption in Run and Low-power run modes, with different codes | | | <del>-</del> | | 92 | | Table 30. | Typical current consumption in Run and Low-power run modes, with different codes | | | T 11 04 | running from SRAM1 | - | | Table 31. | Current consumption in Sleep and Low-power sleep modes, Flash ON | | | Table 32. | Current consumption in Low-power sleep modes, Flash in power-down | | | Table 33. | Current consumption in Stop 2 mode | | | Table 34. | Current consumption in Stop 1 mode | | | Table 35. | Current consumption in Stop 0 | | | Table 36. | Current consumption in Standby mode | | | Table 37. | Current consumption in Shutdown mode | | | Table 38. | Current consumption in VBAT mode | | | Table 39. | Peripheral current consumption | | | Table 40. | Low-power mode wakeup timings | | | Table 41.<br>Table 42. | Regulator modes transition times | | | 1 abie 42. | wakeup line using USAKT/LFUAKT | . 107 | List of tables STM32L431xx | Table 43. | High-speed external user clock characteristics | 108 | |-----------|--------------------------------------------------------------------------------|-----| | Table 44. | Low-speed external user clock characteristics | 109 | | Table 45. | HSE oscillator characteristics | 110 | | Table 46. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | 111 | | Table 47. | HSI16 oscillator characteristics | | | Table 48. | MSI oscillator characteristics | 115 | | Table 49. | HSI48 oscillator characteristics | 118 | | Table 50. | LSI oscillator characteristics | 119 | | Table 51. | PLL, PLLSAI1 characteristics | 119 | | Table 52. | Flash memory characteristics | 121 | | Table 53. | Flash memory endurance and data retention | 121 | | Table 54. | EMS characteristics | 122 | | Table 55. | EMI characteristics | 123 | | Table 56. | ESD absolute maximum ratings | 123 | | Table 57. | Electrical sensitivities | 124 | | Table 58. | I/O current injection susceptibility | 124 | | Table 59. | I/O static characteristics | 125 | | Table 60. | Output voltage characteristics | 127 | | Table 61. | I/O AC characteristics | 128 | | Table 62. | NRST pin characteristics | 130 | | Table 63. | Analog switches booster characteristics | 131 | | Table 64. | ADC characteristics | 132 | | Table 65. | Maximum ADC RAIN | 134 | | Table 66. | ADC accuracy - limited test conditions 1 | 136 | | Table 67. | ADC accuracy - limited test conditions 2 | 138 | | Table 68. | ADC accuracy - limited test conditions 3 | 140 | | Table 69. | ADC accuracy - limited test conditions 4 | 142 | | Table 70. | DAC characteristics | | | Table 71. | DAC accuracy | | | Table 72. | VREFBUF characteristics | | | Table 73. | COMP characteristics | | | Table 74. | OPAMP characteristics | | | Table 75. | TS characteristics | | | Table 76. | V <sub>BAT</sub> monitoring characteristics | | | Table 77. | V <sub>BAT</sub> charging characteristics | | | Table 78. | TIMx characteristics | | | Table 79. | IWDG min/max timeout period at 32 kHz (LSI) | 156 | | Table 80. | WWDG min/max timeout value at 80 MHz (PCLK) | | | Table 81. | I2C analog filter characteristics | | | Table 82. | SPI characteristics | | | Table 83. | Quad SPI characteristics in SDR mode | | | Table 84. | QUADSPI characteristics in DDR mode | | | Table 85. | SAI characteristics | | | Table 86. | SD / MMC dynamic characteristics, VDD=2.7 V to 3.6 V | | | Table 87. | eMMC dynamic characteristics, VDD = 1.71 V to 1.9 V | | | Table 88. | SWPMI electrical characteristics | 168 | | Table 89. | LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package | | | | mechanical data | 169 | | Table 90. | UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array | | | | package mechanical data | | | Table 91. | UFBGA100 recommended PCB design rules (0.5 mm pitch BGA) | 173 | | Table 92. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat | | STM32L431xx List of tables | package mechanical data | 175 | |------------------------------------------------------------------------------------|-------------------------| | UFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch ultra profile fine pitch ball grid array | | | | | | WLCSP64 - 64-ball, 3.141 x 3.127 mm, 0.35 mm pitch wafer level chip scale | | | package mechanical data | 181 | | | | | | | | | 185 | | | | | • • • • • • • • • • • • • • • • • • • • | | | | 188 | | | | | | 191 | | | | | | 193 | | | | | <b>5</b> | | | <del>-</del> | | | | package mechanical data | List of figures STM32L431xx ## List of figures | Figure 1. | STM32L431xx block diagram | 15 | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Figure 2. | Power supply overview | 20 | | Figure 3. | Clock tree | 30 | | Figure 4. | Voltage reference buffer | 35 | | Figure 5. | STM32L431Vx LQFP100 pinout <sup>(1)</sup> | 49 | | Figure 6. | STM32L431Vx UFBGA100 ballout <sup>(1)</sup> | 50 | | Figure 7. | STM32L431Rx LOEP64 ninout <sup>(1)</sup> | 50 | | Figure 8. | STM32L431Rx UFBGA64 ballout <sup>(1)</sup> | 51 | | Figure 9. | STM32L431Rx WLCSP64 pinout <sup>(1)</sup> | 51 | | Figure 10. | STM32L431Rx UFBGA64 ballout <sup>(1)</sup> STM32L431Rx WLCSP64 pinout <sup>(1)</sup> STM32L431Cx WLCSP49 pinout <sup>(1)</sup> STM32L431Cx LQFP48 pinout <sup>(1)</sup> | 51 | | Figure 11. | STM32L431Cx LQFP48 pinout <sup>(1)</sup> | 52 | | Figure 12. | STM32L431Cx UFQFPN48 pinout <sup>(1)</sup> STM32L431Kx UFQFPN32 pinout <sup>(1)</sup> | 52 | | Figure 13. | STM32L431Kx UFQFPN32 pinout <sup>(1)</sup> | 53 | | Figure 14. | STM32L431xx memory map | 74 | | Figure 15. | Pin loading conditions | 78 | | Figure 16. | Pin input voltage | 78 | | Figure 17. | Power supply scheme | 79 | | Figure 18. | Current consumption measurement scheme | | | Figure 19. | VREFINT versus temperature | 86 | | Figure 20. | High-speed external clock source AC timing diagram | 108 | | Figure 21. | Low-speed external clock source AC timing diagram | 109 | | Figure 22. | Typical application with an 8 MHz crystal | 111 | | Figure 23. | Typical application with a 32.768 kHz crystal | 112 | | Figure 24. | HSI16 frequency versus temperature | 114 | | Figure 25. | Typical current consumption versus MSI frequency | 117 | | Figure 26. | HSI48 frequency versus temperature | | | Figure 27. | I/O input characteristics | 126 | | Figure 28. | I/O AC characteristics definition <sup>(1)</sup> | | | Figure 29. | Recommended NRST pin protection | | | Figure 30. | ADC accuracy characteristics | | | Figure 31. | Typical connection diagram using the ADC | | | Figure 32. | 12-bit buffered / non-buffered DAC | | | Figure 33. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 34. | SPI timing diagram - slave mode and CPHA = 1 | | | Figure 35. | SPI timing diagram - master mode | | | Figure 36. | Quad SPI timing diagram - SDR mode | | | Figure 37. | Quad SPI timing diagram - DDR mode | | | Figure 38. | SAI master timing waveforms | | | Figure 39. | SAI slave timing waveforms | | | Figure 40. | SDIO high-speed mode | | | Figure 41. | SD default mode | | | Figure 42. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat package outline | 169 | | Figure 43. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat | | | | recommended footprint | 170 | | Figure 44. | LQFP100 marking (package top view) | 171 | | Figure 45. | UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array | | | | package outline | 172 | | Figure 46. | UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array | | | | | | STM32L431xx List of figures | | package recommended footprint | | |--------------------------|------------------------------------------------------------------------------------|-------| | Figure 47. | UFBGA100 marking (package top view) | | | Figure 48. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline | . 1/5 | | Figure 49. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package | 470 | | Figure FO | recommended footprint | | | Figure 50. Figure 51. | LQFP64 marking (package top view) | . 1// | | rigule 51. | package outline | 170 | | Figure 52. | UFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch ultra profile fine pitch ball grid array | . 170 | | riguic 52. | package recommended footprint | 179 | | Figure 53. | UFBGA64 marking (package top view) | | | Figure 54. | WLCSP64 - 64-ball, 3.141 x 3.127 mm, 0.35 mm pitch wafer level chip scale | 00 | | ga. o o | package outline | 181 | | Figure 55. | WLCSP64 - 64-ball, 3.141 x 3.127 mm, 0.35 mm pitch wafer level chip scale | | | J | package recommended footprint | . 182 | | Figure 56. | WLCSP64 marking (package top view) | | | Figure 57. | WLCSP49 - 49-ball, 3.141 x 3.127 mm, 0.4 mm pitch wafer level chip scale | | | | package outline | . 184 | | Figure 58. | WLCSP49 - 49-ball, 3.141 x 3.127 mm, 0.4 mm pitch wafer level chip scale | | | | package recommended footprint | | | Figure 59. | WLCSP49 marking (package top view) | | | Figure 60. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline | . 187 | | Figure 61. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package | | | | recommended footprint | | | Figure 62. | LQFP48 marking (package top view) | . 189 | | Figure 63. | UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat | 400 | | Figure 64 | package outline | . 190 | | Figure 64. | UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat | 101 | | Eiguro 65 | package recommended footprint | | | Figure 65.<br>Figure 66. | UFQFPN48 marking (package top view) | . 192 | | rigule 00. | package outline | 102 | | Figure 67. | UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat | . 132 | | riguic or. | package recommended footprint | 193 | | Figure 68. | UFQFPN32 marking (package top view) | | | Figure 69. | LQFP64 P <sub>D</sub> max vs. T <sub>A</sub> | | | 5 | <i>D N</i> | | Introduction STM32L431xx ### 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32L431xx microcontrollers. This document should be read in conjunction with the STM32L4x1 reference manual (RM0392). The reference manual is available from the STMicroelectronics website <a href="https://www.st.com">www.st.com</a>. For information on the ARM<sup>®</sup> Cortex<sup>®</sup>-M4 core, please refer to the Cortex<sup>®</sup>-M4 Technical Reference Manual, available from the www.arm.com website. 12/200 DocID028800 Rev 1 STM32L431xx Description ## 2 Description The STM32L431xx devices are the ultra-low-power microcontrollers based on the high-performance ARM® Cortex®-M4 32-bit RISC core operating at a frequency of up to 80 MHz. The Cortex-M4 core features a Floating point unit (FPU) single precision which supports all ARM single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) which enhances application security. The STM32L431xx devices embed high-speed memories (Flash memory up to 256 Kbyte, 64 Kbyte of SRAM), a Quad SPI flash memories interface (available on all packages) and an extensive range of enhanced I/Os and peripherals connected to two APB buses, two AHB buses and a 32-bit multi-AHB bus matrix. The STM32L431xx devices embed several protection mechanisms for embedded Flash memory and SRAM: readout protection, write protection, proprietary code readout protection and Firewall. The devices offer a fast 12-bit ADC (5 Msps), two comparators, one operational amplifier, two DAC channels, an internal voltage reference buffer, a low-power RTC, one general-purpose 32-bit timer, one 16-bit PWM timer dedicated to motor control, four general-purpose 16-bit timers, and two 16-bit low-power timers. In addition, up to 21 capacitive sensing channels are available. They also feature standard and advanced communication interfaces. - Three I2Cs - Three SPIs - Three USARTs and one Low-Power UART. - One SAI (Serial Audio Interfaces) - One SDMMC - One CAN - One SWPMI (Single Wire Protocol Master Interface) The STM32L431xx operates in the -40 to +85 $^{\circ}$ C (+105 $^{\circ}$ C junction), -40 to +105 $^{\circ}$ C (+125 $^{\circ}$ C junction) and -40 to +125 $^{\circ}$ C (+130 $^{\circ}$ C junction) temperature ranges from a 1.71 to 3.6 V power supply. A comprehensive set of power-saving modes allows the design of low-power applications. Some independent power supplies are supported: analog independent supply input for ADC, DAC, OPAMPs and comparators. A VBAT input allows to backup the RTC and backup registers. The STM32L431xx family offers nine packages from 32 to 100-pin packages. Table 2. STM32L431xx family device features and peripheral counts | Peripheral | STM32L431Vx | STM32L431Rx STM32L431Cx | | STM32L431Vx STM32L431Rx STM32L431Cx S | | STM32 | L431Kx | |--------------|-------------|-------------------------|-------|---------------------------------------|-------|-------|--------| | Flash memory | 256KB | 128KB | 256KB | 128KB | 256KB | 128KB | 256KB | | SRAM | 64KB | | | | | | | | Quad SPI | Yes | | | | | | | Description STM32L431xx Table 2. STM32L431xx family device features and peripheral counts (continued) | Peripheral | | STM32L431Vx | STM32L431Rx | STM32L431Cx | STM32L431Kx | | | | | | |-------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------|-------------|--|--|--|--|--| | Advanced control | | | 1 | (16-bit) | | | | | | | | | General purpose | | | | | | | | | | | | Basic | | 2 | (16-bit) | | | | | | | | Timers | Low -power | | 2 (16-bit) | | | | | | | | | | SysTick timer | | | 1 | | | | | | | | | Watchdog<br>timers<br>(independent,<br>window) | | 2 | | | | | | | | | | SPI | | 2 | | | | | | | | | | I <sup>2</sup> C | | 2 | | | | | | | | | | USART<br>LPUART | | 3<br>1 | | 2<br>1 | | | | | | | Comm.<br>interfaces | SAI | | | 1 | | | | | | | | | CAN | | | 1 | | | | | | | | | SDMMC | | lo | | | | | | | | | | SWPMI | | Yes | | | | | | | | | RTC | ı | Yes | | | | | | | | | | Tamper pins | | 3 | 2 | 2 | 1 | | | | | | | Random gen | erator | Yes | | | | | | | | | | GPIOs<br>Wakeup pins | | 83<br>5 | 52<br>4 | 38 or 39 <sup>(1)</sup><br>3 | 26<br>2 | | | | | | | Capacitive se<br>Number of ch | | 21 | 12 | 6 | 3 | | | | | | | 12-bit ADCs<br>Number of ch | nannels | 1<br>16 | 1 1<br>16 10 | | 1<br>10 | | | | | | | 12-bit DAC c | hannels | | 2 | | | | | | | | | Internal volta | ge reference | Yes | No | | | | | | | | | Analog comp | arator | 2 | | | | | | | | | | Operational a | amplifiers | 1 | | | | | | | | | | Max. CPU fre | equency | 80 MHz | | | | | | | | | | Operating vo | ltage | 1.71 to 3.6 V | | | | | | | | | | Operating ter | mperature | Ambient operating temperature: -40 to 85 °C / -40 to 105 °C / -40 to 125 °C Junction temperature: -40 to 105 °C / -40 to 125 °C / -40 to 130 °C | | | | | | | | | | Packages | | LQFP100<br>UFBGA100 | WLCSP64 WLCSP49 | | | | | | | | <sup>1.</sup> For WLCSP49 package. STM32L431xx Description Figure 1. STM32L431xx block diagram Note: AF: alternate function on I/O pins. #### **Functional overview** 3 #### ARM® Cortex®-M4 core with FPU 3.1 The ARM® Cortex®-M4 with FPU processor is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The ARM® Cortex®-M4 with FPU 32-bit RISC processor features exceptional codeefficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution. Its single precision FPU speeds up software development by using metalanguage development tools, while avoiding saturation. With its embedded ARM core, the STM32L431xx family is compatible with all ARM tools and software. Figure 1 shows the general block diagram of the STM32L431xx family devices. #### 3.2 Adaptive real-time memory accelerator (ART Accelerator™) The ART Accelerator™ is a memory accelerator which is optimized for STM32 industrystandard ARM® Cortex®-M4 processors. It balances the inherent performance advantage of the ARM® Cortex®-M4 over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher frequencies. To release the processor near 100 DMIPS performance at 80MHz, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 64-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 80 MHz. #### 3.3 **Memory protection unit** The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory. The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (realtime operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed. The MPU is optional and can be bypassed for applications that do not need it. 16/200 DocID028800 Rev 1 ## 3.4 Embedded Flash memory STM32L431xx devices feature up to 256 Kbyte of embedded Flash memory available for storing programs and data in single bank architecture. The Flash memory contains 128 pages of 2 Kbyte. Flexible protections can be configured thanks to option bytes: - Readout protection (RDP) to protect the whole memory. Three levels are available: - Level 0: no readout protection - Level 1: memory readout protection: the Flash memory cannot be read from or written to if either debug features are connected, boot in RAM or bootloader is selected - Level 2: chip readout protection: debug features (Cortex-M4 JTAG and serial wire), boot in RAM and bootloader selection are disabled (JTAG fuse). This selection is irreversible. | Area | Protection | U | ser execution | on | Debug, boot from RAM or boot from system memory (loader) | | | | | | |---------------------|------------|------|---------------|--------------------|----------------------------------------------------------|-------|--------------------|--|--|--| | | level | Read | Write | Erase | Read | Write | Erase | | | | | Main | 1 | Yes | Yes | Yes | No | No | No | | | | | memory | 2 | Yes | Yes | Yes | N/A | N/A | N/A | | | | | System | 1 | Yes | No | No | Yes | No | No | | | | | memory | 2 | Yes | No | No | N/A | N/A | N/A | | | | | Option bytes | 1 | Yes | Yes | Yes | Yes | Yes | Yes | | | | | | 2 | Yes | No | No | N/A | N/A | N/A | | | | | Backup<br>registers | 1 | Yes | Yes | N/A <sup>(1)</sup> | No | No | N/A <sup>(1)</sup> | | | | | | 2 | Yes | Yes | N/A | N/A | N/A | N/A | | | | | CDAMO | 1 | Yes | Yes | Yes <sup>(1)</sup> | No | No | No <sup>(1)</sup> | | | | | SRAM2 | 2 | Yes | Yes | Yes | N/A | N/A | N/A | | | | <sup>1.</sup> Erased when RDP change from Level 1 to Level 0. - Write protection (WRP): the protected area is protected against erasing and programming. Two areas can be selected, with 2-Kbyte granularity. - Proprietary code readout protection (PCROP): a part of the flash memory can be protected against read and write from third parties. The protected area is execute-only: it can only be reached by the STM32 CPU, as an instruction code, while all other accesses (DMA, debug and CPU data read, write and erase) are strictly prohibited. The PCROP area granularity is 64-bit wide. An additional option bit (PCROP\_RDP) allows to select if the PCROP area is erased or not when the RDP protection is changed from Level 1 to Level 0. Functional overview STM32L431xx The whole non-volatile memory embeds the error correction code (ECC) feature supporting: - single error detection and correction - double error detection. - The address of the ECC fail can be read in the ECC register #### 3.5 Embedded SRAM STM32L431xx devices feature 64 Kbyte of embedded SRAM. This SRAM is split into two blocks: - 48 Kbyte mapped at address 0x2000 0000 (SRAM1) - 16 Kbyte located at address 0x1000 0000 with hardware parity check (SRAM2). This memory is also mapped at address 0x2000 C000, offering a contiguous address space with the SRAM1 (16 Kbyte aliased by bit band) This block is accessed through the ICode/DCode buses for maximum performance. These 16 Kbyte SRAM can also be retained in Standby mode. The SRAM2 can be write-protected with 1 Kbyte granularity. The memory can be accessed in read/write at CPU clock speed with 0 wait states. #### 3.6 Firewall The device embeds a Firewall which protects code sensitive and secure data from any access performed by a code executed outside of the protected areas. Each illegal access generates a reset which kills immediately the detected intrusion. The Firewall main features are the following: - Three segments can be protected and defined thanks to the Firewall registers: - Code segment (located in Flash or SRAM1 if defined as executable protected area) - Non-volatile data segment (located in Flash) - Volatile data segment (located in SRAM1) - The start address and the length of each segments are configurable: - code segment: up to 1024 Kbyte with granularity of 256 bytes - Non-volatile data segment: up to 1024 Kbyte with granularity of 256 bytes - Volatile data segment: up to 48 Kbyte with a granularity of 64 bytes - Specific mechanism implemented to open the Firewall to get access to the protected areas (call gate entry sequence) - Volatile data segment can be shared or not with the non-protected code - Volatile data segment can be executed or not depending on the Firewall configuration The Flash readout protection must be set to level 2 in order to reach the expected level of protection. 18/200 DocID028800 Rev 1 ### 3.7 Boot modes At startup, BOOT0 pin or nSWBOOT0 option bit, and BOOT1 option bit are used to select one of three boot options: - Boot from user Flash - Boot from system memory - Boot from embedded SRAM BOOT0 value may come from the PH3-BOOT0 pin or from an option bit depending on the value of a user option bit to free the GPIO pad if needed. A Flash empty check mechanism is implemented to force the boot from system flash if the first flash memory location is not programmed and if the boot selection is configured to boot from main flash. The boot loader is located in system memory. It is used to reprogram the Flash memory by using USART, I2C, SPI and CAN in Device mode through DFU (device firmware upgrade). ### 3.8 Cyclic redundancy check calculation unit (CRC) The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. ## 3.9 Power supply management #### 3.9.1 Power supply schemes - V<sub>DD</sub> = 1.71 to 3.6 V: external power supply for I/Os (V<sub>DDIO1</sub>), the internal regulator and the system analog such as reset, power management and internal clocks. It is provided externally through V<sub>DD</sub> pins. - V<sub>DDA</sub> = 1.62 V (ADCs/COMPs) / 1.8 (DACs/OPAMP) to 3.6 V: external analog power supply for ADCs, DACs, OPAMP, Comparators and Voltage reference buffer. The V<sub>DDA</sub> voltage level is independent from the V<sub>DD</sub> voltage. - V<sub>BAT</sub> = 1.55 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. Note: When the functions supplied by $V_{DDA}$ are not used, this supply should preferably be shorted to $V_{DD}$ . Note: If these supplies are tied to ground, the I/Os supplied by these power supplies are not 5 V tolerant (refer to Table 18: Voltage characteristics). Note: $V_{DDIOx}$ is the I/Os general purpose digital functions supply. $V_{DDIOx}$ represents $V_{DDIO1}$ , with $V_{DDIO1} = V_{DD}$ . Functional overview STM32L431xx Figure 2. Power supply overview ### 3.9.2 Power supply supervisor The device has an integrated ultra-low-power brown-out reset (BOR) active in all modes except Shutdown and ensuring proper operation after power-on and during power down. The device remains in reset mode when the monitored supply voltage $V_{DD}$ is below a specified threshold, without the need for an external reset circuit. The lowest BOR level is 1.71V at power on, and other higher thresholds can be selected through option bytes. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}$ power supply and compares it to the VPVD threshold. An interrupt can be generated when $V_{DD}$ drops below the VPVD threshold and/or when $V_{DD}$ is higher than the VPVD threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. In addition, the devices embed a Peripheral Voltage Monitor which compares the independent supply voltage $V_{DDA}$ with a fixed threshold in order to ensure that the peripheral is in its functional supply range. 20/200 DocID028800 Rev 1 ### 3.9.3 Voltage regulator Two embedded linear voltage regulators supply most of the digital circuitries: the main regulator (MR) and the low-power regulator (LPR). - The MR is used in the Run and Sleep modes and in the Stop 0 mode. - The LPR is used in Low-Power Run, Low-Power Sleep, Stop 1 and Stop 2 modes. It is also used to supply the 16 Kbyte SRAM2 in Standby with RAM2 retention. - Both regulators are in power-down in Standby and Shutdown modes: the regulator output is in high impedance, and the kernel circuitry is powered down thus inducing zero consumption. The ultralow-power STM32L431xx supports dynamic voltage scaling to optimize its power consumption in run mode. The voltage from the Main Regulator that supplies the logic (VCORE) can be adjusted according to the system's maximum operating frequency. There are two power consumption ranges: - Range 1 with the CPU running at up to 80 MHz. - Range 2 with a maximum CPU frequency of 26 MHz. All peripheral clocks are also limited to 26 MHz. The VCORE can be supplied by the low-power regulator, the main regulator being switched off. The system is then in Low-power run mode. Low-power run mode with the CPU running at up to 2 MHz. Peripherals with independent clock can be clocked by HSI16. #### 3.9.4 Low-power modes The ultra-low-power STM32L431xx supports seven low-power modes to achieve the best compromise between low-power consumption, short startup time, available peripherals and available wakeup sources: By default, the microcontroller is in Run mode after a system or a power Reset. It is up to the user to select one of the low-power modes described below: #### • Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### • Low-power run mode This mode is achieved with VCORE supplied by the low-power regulator to minimize the regulator's operating current. The code can be executed from SRAM or from Flash, and the CPU frequency is limited to 2 MHz. The peripherals with independent clock can be clocked by HSI16. #### Low-power sleep mode This mode is entered from the low-power run mode. Only the CPU clock is stopped. When wakeup is triggered by an event or an interrupt, the system reverts to the low-power run mode. #### • Stop 0, Stop 1 and Stop 2 modes Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the VCORE domain are stopped, the PLL, the MSI Functional overview STM32L431xx RC, the HSI16 RC and the HSE crystal oscillators are disabled. The LSE or LSI is still running. The RTC can remain active (Stop mode with RTC, Stop mode without RTC). Some peripherals with wakeup capability can enable the HSI16 RC during Stop mode to detect their wakeup condition. Three Stop modes are available: Stop 0, Stop 1 and Stop 2 modes. In Stop 2 mode, most of the VCORE domain is put in a lower leakage mode. Stop 1 offers the largest number of active peripherals and wakeup sources, a smaller wakeup time but a higher consumption than Stop 2. In Stop 0 mode, the main regulator remains ON, allowing a very fast wakeup time but with much higher consumption. The system clock when exiting from Stop 0, Stop1 or Stop2 modes can be either MSI up to 48 MHz or HSI16, depending on software configuration. #### · Standby mode The Standby mode is used to achieve the lowest power consumption with BOR. The internal regulator is switched off so that the VCORE domain is powered off. The PLL, the MSI RC, the HSI16 RC and the HSE crystal oscillators are also switched off. The RTC can remain active (Standby mode with RTC, Standby mode without RTC). The brown-out reset (BOR) always remains active in Standby mode. The state of each I/O during standby mode can be selected by software: I/O with internal pull-up, internal pull-down or floating. After entering Standby mode, SRAM1 and register contents are lost except for registers in the Backup domain and Standby circuitry. Optionally, SRAM2 can be retained in Standby mode, supplied by the low-power Regulator (Standby with RAM2 retention mode). The device exits Standby mode when an external reset (NRST pin), an IWDG reset, WKUP pin event (configurable rising or falling edge), or an RTC event occurs (alarm, periodic wakeup, timestamp, tamper) or a failure is detected on LSE (CSS on LSE). The system clock after wakeup is MSI up to 8 MHz. #### Shutdown mode The Shutdown mode allows to achieve the lowest power consumption. The internal regulator is switched off so that the VCORE domain is powered off. The PLL, the HSI16, the MSI, the LSI and the HSE oscillators are also switched off. The RTC can remain active (Shutdown mode with RTC, Shutdown mode without RTC). The BOR is not available in Shutdown mode. No power voltage monitoring is possible in this mode, therefore the switch to Backup domain is not supported. SRAM1, SRAM2 and register contents are lost except for registers in the Backup domain. The device exits Shutdown mode when an external reset (NRST pin), a WKUP pin event (configurable rising or falling edge), or an RTC event occurs (alarm, periodic wakeup, timestamp, tamper). The system clock after wakeup is MSI at 4 MHz. Table 4. Functionalities depending on the working mode<sup>(1)</sup> | | | | ionantie | | Stop 0/1 | | Stop 2 | | Standby | | Shutdown | | | |--------------------------------------------------|------------------|------------------|----------------------|------------------------|------------------|-------------------|--------|-------------------|------------------|-------------------|----------|-------------------|------| | Peripheral | Run | Sleep | Low-<br>power<br>run | Low-<br>power<br>sleep | - | Wakeup capability | - | Wakeup capability | - | Wakeup capability | - | Wakeup capability | VBAT | | CPU | Υ | - | Υ | 1 | - | - | - | - | - | - | - | 1 | - | | Flash memory (up to 256 KB) | O <sup>(2)</sup> | O <sup>(2)</sup> | O <sup>(2)</sup> | O <sup>(2)</sup> | - | 1 | - | - | - | - | - | | - | | SRAM1 (48 KB) | Υ | Y <sup>(3)</sup> | Y | Y <sup>(3)</sup> | Υ | - | Y | - | - | - | - | - | - | | SRAM2 (16 KB) | Υ | Y <sup>(3)</sup> | Y | Y <sup>(3)</sup> | Υ | - | Υ | - | O <sup>(4)</sup> | - | - | - | - | | Quad SPI | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | 1 | - | | Backup Registers | Υ | Y | Y | Υ | Υ | - | Υ | - | Υ | - | Υ | 1 | Υ | | Brown-out reset (BOR) | Υ | Y | Y | Y | Y | Υ | Y | Υ | Y | Y | - | | - | | Programmable<br>Voltage Detector<br>(PVD) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | 1 | 1 | | Peripheral Voltage<br>Monitor (PVMx;<br>x=1,3,4) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | | 1 | | DMA | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | High Speed Internal (HSI16) | 0 | 0 | 0 | 0 | (5) | 1 | (5) | - | - | - | - | | 1 | | Oscillator RC48 | 0 | 0 | - | - | - | - | - | - | - | - | - | - | - | | High Speed<br>External (HSE) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | | - | | Low Speed Internal (LSI) | 0 | 0 | 0 | 0 | 0 | 1 | 0 | - | 0 | - | - | 1 | - | | Low Speed External (LSE) | 0 | 0 | 0 | 0 | 0 | | 0 | - | 0 | - | 0 | | 0 | | Multi-Speed Internal (MSI) | 0 | 0 | 0 | 0 | - | 1 | - | - | - | - | - | 1 | - | | Clock Security<br>System (CSS) | 0 | 0 | 0 | 0 | - | 1 | - | - | - | - | - | 1 | - | | Clock Security<br>System on LSE | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | | - | | RTC / Auto wakeup | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Number of RTC<br>Tamper pins | 3 | 3 | 3 | 3 | 3 | 0 | 3 | 0 | 3 | 0 | 3 | 0 | 3 | | USARTx (x=1,2,3) | 0 | 0 | 0 | 0 | O <sup>(6)</sup> | O <sup>(6)</sup> | - | - | - | - | - | - | - | Functional overview STM32L431xx Table 4. Functionalities depending on the working mode<sup>(1)</sup> (continued) | | | | | | Stop 0/1 | | Stop 2 | | Standby | | Shutdown | | | |--------------------------------|------------------|------------------|----------------------|------------------------|------------------|-------------------|------------------|-------------------|---------|-------------------|----------|-------------------|------| | Peripheral | Run | Sleep | Low-<br>power<br>run | Low-<br>power<br>sleep | - | Wakeup capability | - | Wakeup capability | - | Wakeup capability | - | Wakeup capability | VBAT | | Low-power UART (LPUART) | 0 | 0 | 0 | 0 | O <sup>(6)</sup> | O <sup>(6)</sup> | O <sup>(6)</sup> | O <sup>(6)</sup> | - | - | - | 1 | - | | I2Cx (x=1,2) | 0 | 0 | 0 | 0 | O <sup>(7)</sup> | O <sup>(7)</sup> | - | - | - | - | - | - | - | | I2C3 | 0 | 0 | 0 | 0 | O <sup>(7)</sup> | O <sup>(7)</sup> | O <sup>(7)</sup> | O <sup>(7)</sup> | - | - | - | - | - | | SPIx (x=1,2,3) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | CAN | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | SDMMC1 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | SWPMI1 | 0 | 0 | 0 | 0 | - | 0 | - | | - | - | - | 1 | - | | SAIx (x=1) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | ADCx (x=1) | 0 | 0 | 0 | 0 | ı | - | - | - | - | - | - | 1 | - | | DACx (x=1,2) | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | | VREFBUF | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | | OPAMPx (x=1) | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | | COMPx (x=1,2) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | | Temperature sensor | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | Timers (TIMx) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | Low-power timer 1 (LPTIM1) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | | Low-power timer 2 (LPTIM2) | 0 | 0 | 0 | 0 | 0 | 0 | - | , | - | - | - | | - | | Independent watchdog (IWDG) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | | Window watchdog<br>(WWDG) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | SysTick timer | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - | | Touch sensing controller (TSC) | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | 1 | - | | Random number generator (RNG) | O <sup>(8)</sup> | O <sup>(8)</sup> | - | - | - | - | - | - | - | - | - | - | - | Stop 0/1 Stop 2 Standby **Shutdown** capability capability capability capability Low-Low-**VBAT Peripheral** Run Sleep power power run sleep Wakeup Wakeup Wakeup Wakeup **CRC** calculation 0 0 0 0 unit 5 5 (9)pins **GPIOs** 0 0 0 0 0 0 0 0 (11)pins (10)(10) Table 4. Functionalities depending on the working mode<sup>(1)</sup> (continued) - 1. Legend: Y = Yes (Enable). O = Optional (Disable by default. Can be enabled by software). = Not available. - 2. The Flash can be configured in power-down mode. By default, it is not in power-down mode. - 3. The SRAM clock can be gated on or off. - 4. SRAM2 content is preserved when the bit RRS is set in PWR CR3 register. - Some peripherals with wakeup from Stop capability can request HSI16 to be enabled. In this case, HSI16 is woken up by the peripheral, and only feeds the peripheral which requested it. HSI16 is automatically put off when the peripheral does not need it anymore. - UART and LPUART reception is functional in Stop mode, and generates a wakeup interrupt on Start, address match or received frame event. - 7. I2C address detection is functional in Stop mode, and generates a wakeup interrupt in case of address match. - 8. Voltage scaling Range 1 only. - 9. I/Os can be configured with internal pull-up, pull-down or floating in Standby mode. - 10. The I/Os with wakeup from Standby/Shutdown capability are: PA0, PC13, PE6, PA2, PC5. - 11. I/Os can be configured with internal pull-up, pull-down or floating in Shutdown mode but the configuration is lost when exiting the Shutdown mode. #### 3.9.5 Reset mode In order to improve the consumption under reset, the I/Os state under and after reset is "analog state" (the I/O schmitt trigger is disable). In addition, the internal reset pull-up is deactivated when the reset source is internal. #### 3.9.6 VBAT operation The VBAT pin allows to power the device VBAT domain from an external battery, an external supercapacitor, or from $V_{DD}$ when no external battery and an external supercapacitor are present. The VBAT pin supplies the RTC with LSE and the backup registers. Three antitamper detection pins are available in VBAT mode. VBAT operation is automatically activated when V<sub>DD</sub> is not present. An internal VBAT battery charging circuit is embedded and can be activated when $V_{\text{DD}}$ is present. Note: When the microcontroller is supplied from VBAT, external interrupts and RTC alarm/events do not exit it from VBAT operation.