Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China # life.augmented # STM32L471xx # Ultra-low-power ARM<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit MCU+FPU, 100DMIPS, up to 1MB Flash, 128 KB SRAM, analog, audio Datasheet - production data #### **Features** - Ultra-low-power with FlexPowerControl - 1.71 V to 3.6 V power supply - -40 °C to 85/105/125 °C temperature range - 300 nA in V<sub>BAT</sub> mode: supply for RTC and 32x32-bit backup registers - 30 nA Shutdown mode (5 wakeup pins) - 120 nA Standby mode (5 wakeup pins) - 420 nA Standby mode with RTC - 1.1 μA Stop 2 mode, 1.4 μA Stop 2 with RTC - 100 μA/MHz run mode - Batch acquisition mode (BAM) - 4 µs wakeup from Stop mode - Brown out reset (BOR) in all modes except shutdown - Interconnect matrix - Core: ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M4 CPU with FPU, Adaptive real-time accelerator (ART Accelerator<sup>™</sup>) allowing 0-wait-state execution from Flash memory, frequency up to 80 MHz, MPU, 100DMIPS/1.25DMIPS/MHz (Dhrystone 2.1), and DSP instructions - Clock Sources - 4 to 48 MHz crystal oscillator - 32 kHz crystal oscillator for RTC (LSE) - Internal 16 MHz factory-trimmed RC (±1%) - Internal low-power 32 kHz RC (±5%) - Internal multispeed 100 kHz to 48 MHz oscillator, auto-trimmed by LSE (better than ±0.25 % accuracy) - 3 PLLs for system clock, audio, ADC - RTC with HW calendar, alarms and calibration - Up to 24 capacitive sensing channels: support touchkey, linear and rotary touch sensors - 16x timers: 2 x 16-bit advanced motor-control, 2 x 32-bit and 5 x 16-bit general purpose, 2x 16-bit basic, 2x low-power 16-bit timers (available in Stop mode), 2x watchdogs, SysTick timer - Up to 114 fast I/Os, most 5 V-tolerant, up to 14 I/Os with independent supply down to 1.08 V #### Memories - Up to 1 MB Flash, 2 banks read-whilewrite, proprietary code readout protection - Up to 128 KB of SRAM including 32 KB with hardware parity check - External memory interface for static memories supporting SRAM, PSRAM, NOR and NAND memories - Quad SPI memory interface - 4x digital filters for sigma delta modulator - Rich analog peripherals (independent supply) - 3× 12-bit ADC 5 Msps, up to 16-bit with hardware oversampling, 200 μA/Msps - 2x 12-bit DAC, low-power sample and hold - 2x operational amplifiers with built-in PGA - 2x ultra-low-power comparators - 17x communication interfaces - 2x SAIs (serial audio interface) - 3x I2C FM+(1 Mbit/s), SMBus/PMBus - 6x USARTs (ISO 7816, LIN, IrDA, modem) - 3x SPIs (4x SPIs with the Quad SPI) - CAN (2.0B Active) and SDMMC interface - SWPMI single wire protocol master I/F - 14-channel DMA controller - True random number generator - CRC calculation unit, 96-bit unique ID - Development support: serial wire debug (SWD), JTAG, Embedded Trace Macrocell™ **Table 1. Device summary** | Reference | Part number | |-------------|--------------------------------------------------------------------------------------------------------------| | STM32L471xx | STM32L471RG, STM32L471VG, STM32L471QG,<br>STM32L471ZG, STM32L471RE, STM32L471VE,<br>STM32L471QE, STM32L471ZE | Contents STM32L471xx # **Contents** | 1 | Intro | duction | | 11 | |---|-------|--------------------|----------------------------------------------------|----| | 2 | Desc | ription | | 12 | | 3 | Func | tional o | verview | 16 | | | 3.1 | $ARM^{\mathbb{R}}$ | Cortex <sup>®</sup> -M4 core with FPU | 16 | | | 3.2 | Adaptiv | ve real-time memory accelerator (ART Accelerator™) | 16 | | | 3.3 | Memor | y protection unit | 16 | | | 3.4 | Embed | ded Flash memory | 17 | | | 3.5 | Embed | ded SRAM | 18 | | | 3.6 | Firewal | ll | 18 | | | 3.7 | Boot m | odes | 19 | | | 3.8 | Cyclic r | redundancy check calculation unit (CRC) | 19 | | | 3.9 | Power | supply management | 19 | | | | 3.9.1 | Power supply schemes | 19 | | | | 3.9.2 | Power supply supervisor | 20 | | | | 3.9.3 | Voltage regulator | 21 | | | | 3.9.4 | Low-power modes | 21 | | | | 3.9.5 | Reset mode | | | | | 3.9.6 | VBAT operation | 29 | | | 3.10 | Interco | nnect matrix | 30 | | | 3.11 | Clocks | and startup | 32 | | | 3.12 | Genera | al-purpose inputs/outputs (GPIOs) | 35 | | | 3.13 | Direct r | memory access controller (DMA) | 35 | | | 3.14 | Interrup | ots and events | 36 | | | | 3.14.1 | Nested vectored interrupt controller (NVIC) | 36 | | | | 3.14.2 | Extended interrupt/event controller (EXTI) | 36 | | | 3.15 | Analog | to digital converter (ADC) | 37 | | | | 3.15.1 | Temperature sensor | 37 | | | | 3.15.2 | Internal voltage reference (VREFINT) | | | | | 3.15.3 | VBAT battery voltage monitoring | | | | 3.16 | Digital | to analog converter (DAC) | 38 | | 6 | Elect | rical ch | aracteristics | . 91 | |---|-------|-----------|-------------------------------------------------------------------------------------------|------| | 5 | Memo | ory map | oping | . 86 | | 4 | Pinou | uts and | pin description | . 56 | | | | 3.35.2 | Embedded Trace Macrocell™ | 55 | | | | 3.35.1 | Serial wire JTAG debug port (SWJ-DP) | 55 | | | 3.35 | Develo | pment support | . 55 | | | 3.34 | Quad S | SPI memory interface (QUADSPI) | . 53 | | | 3.33 | Flexible | e static memory controller (FSMC) | . 52 | | | 3.32 | | $\label{limit} \mbox{digital input/output and MultiMediaCards Interface (SDMMC)} \ . \ .$ | | | | 3.31 | | ler area network (CAN) | | | | 3.30 | | wire protocol master interface (SWPMI) | | | | 3.29 | | audio interfaces (SAI) | | | | 3.28 | - | peripheral interface (SPI) | | | | 3.27 | • | wer universal asynchronous receiver transmitter (LPUART) | | | | 3.26 | | sal synchronous/asynchronous receiver transmitter (USART) | | | | 3.25 | | tegrated circuit interface (I <sup>2</sup> C) | | | | 3.24 | | ne clock (RTC) and backup registers | | | | | 3.23.7 | SysTick timer | | | | | 3.23.6 | System window watchdog (WWDG) | | | | | 3.23.5 | Independent watchdog (IWDG) | 45 | | | | 3.23.4 | Low-power timer (LPTIM1 and LPTIM2) | 44 | | | | 3.23.3 | Basic timers (TIM6 and TIM7) | | | | | 3.23.2 | General-purpose timers (TIM2, TIM3, TIM4, TIM5, TIM15, TIM16, TIM17) | 44 | | | | 3.23.1 | Advanced-control timer (TIM1, TIM8) | 43 | | | 3.23 | Timers | and watchdogs | . 43 | | | 3.22 | Randor | m number generator (RNG) | . 43 | | | 3.21 | Digital 1 | filter for Sigma-Delta Modulators (DFSDM) | . 41 | | | 3.20 | Touch s | sensing controller (TSC) | . 40 | | | 3.19 | Operati | ional amplifier (OPAMP) | . 40 | | | 3.18 | Compa | rators (COMP) | . 39 | | | 3.17 | • | reference buffer (VREFBUF) | | Contents STM32L471xx | 6.1 | Paramo | eter conditions | 91 | |-----|--------|-----------------------------------------------------------------------|-----| | | 6.1.1 | Minimum and maximum values | 91 | | | 6.1.2 | Typical values | 91 | | | 6.1.3 | Typical curves | 91 | | | 6.1.4 | Loading capacitor | 91 | | | 6.1.5 | Pin input voltage | 91 | | | 6.1.6 | Power supply scheme | 92 | | | 6.1.7 | Current consumption measurement | 93 | | 6.2 | Absolu | te maximum ratings | 93 | | 6.3 | Operat | ting conditions | 95 | | | 6.3.1 | General operating conditions | 95 | | | 6.3.2 | Operating conditions at power-up / power-down | 96 | | | 6.3.3 | Embedded reset and power control block characteristics | | | | 6.3.4 | Embedded voltage reference | 98 | | | 6.3.5 | Supply current characteristics | 100 | | | 6.3.6 | Wakeup time from low-power modes and voltage scaling transition times | 119 | | | 6.3.7 | External clock source characteristics | 121 | | | 6.3.8 | Internal clock source characteristics | 126 | | | 6.3.9 | PLL characteristics | 131 | | | 6.3.10 | Flash memory characteristics | 133 | | | 6.3.11 | EMC characteristics | 134 | | | 6.3.12 | Electrical sensitivity characteristics | 135 | | | 6.3.13 | I/O current injection characteristics | 136 | | | 6.3.14 | I/O port characteristics | 137 | | | 6.3.15 | NRST pin characteristics | 143 | | | 6.3.16 | Analog switches booster | 144 | | | 6.3.17 | Analog-to-Digital converter characteristics | 145 | | | 6.3.18 | Digital-to-Analog converter characteristics | 158 | | | 6.3.19 | Voltage reference buffer characteristics | 162 | | | 6.3.20 | Comparator characteristics | 164 | | | 6.3.21 | Operational amplifiers characteristics | 165 | | | 6.3.22 | Temperature sensor characteristics | 168 | | | 6.3.23 | V <sub>BAT</sub> monitoring characteristics | 168 | | | 6.3.24 | DFSDM characteristics | 169 | | | 6.3.25 | Timer characteristics | 170 | | | 6 3 26 | Communication interfaces characteristics | 172 | STM32L471xx Contents | | | 6.3.27 | FSMC characteristics | 183 | |---|------|----------|-----------------------------------------|-----| | 7 | Pack | cage inf | formation | 200 | | | 7.1 | LQFP1 | 144 package information | 200 | | | 7.2 | UFBG | A132 package information | 204 | | | 7.3 | LQFP1 | 100 package information | 207 | | | 7.4 | LQFP6 | 64 package information | 210 | | | 7.5 | Therm | al characteristics | 213 | | | | 7.5.1 | Reference document | 213 | | | | 7.5.2 | Selecting the product temperature range | 213 | | 8 | Part | numbe | ring | 216 | | 9 | Revi | sion his | story | 217 | List of tables STM32L471xx # List of tables | Table 1. | Device summary | 1 | |-----------|----------------------------------------------------------------------------------|-------| | Table 2. | STM32L471xx family device features and peripheral counts | 13 | | Table 3. | Access status versus readout protection level and execution modes | | | Table 4. | STM32L471 modes overview | 22 | | Table 5. | Functionalities depending on the working mode | 27 | | Table 6. | STM32L471xx peripherals interconnect matrix | | | Table 7. | DMA implementation | 35 | | Table 8. | Temperature sensor calibration values | 38 | | Table 9. | Internal voltage reference calibration values | | | Table 10. | Timer feature comparison | | | Table 11. | I2C implementation | | | Table 12. | STM32L4x1 USART/UART/LPUART features | | | Table 13. | SAI implementation | 51 | | Table 14. | Legend/abbreviations used in the pinout table | 58 | | Table 15. | STM32L471xx pin definitions | | | Table 16. | Alternate function AF0 to AF7 (for AF8 to AF15 see <i>Table 17</i> ) | | | Table 17. | Alternate function AF8 to AF15 (for AF0 to AF7 see <i>Table 16</i> ) | | | Table 18. | STM32L471xx memory map and peripheral register boundary | | | | addresses | 87 | | Table 19. | Voltage characteristics | | | Table 20. | Current characteristics | | | Table 21. | Thermal characteristics | 94 | | Table 22. | General operating conditions | 95 | | Table 23. | Operating conditions at power-up / power-down | 96 | | Table 24. | Embedded reset and power control block characteristics | | | Table 25. | Embedded internal voltage reference | | | Table 26. | Current consumption in Run and Low-power run modes, code with data processing | | | | running from Flash, ART enable (Cache ON Prefetch OFF) | . 101 | | Table 27. | Current consumption in Run and Low-power run modes, code with data processing | | | | running from Flash, ART disable | . 102 | | Table 28. | Current consumption in Run and Low-power run modes, code with data processing | | | | running from SRAM1 | . 103 | | Table 29. | Typical current consumption in Run and Low-power run modes, with different codes | | | | running from Flash, ART enable (Cache ON Prefetch OFF) | . 104 | | Table 30. | Typical current consumption in Run and Low-power run modes, with different codes | | | | running from Flash, ART disable | . 105 | | Table 31. | Typical current consumption in Run and Low-power run modes, with different codes | | | | running from SRAM1 | . 105 | | Table 32. | Current consumption in Sleep and Low-power sleep modes, Flash ON | | | Table 33. | Current consumption in Low-power sleep modes, Flash in power-down | | | Table 34. | Current consumption in Stop 2 mode | | | Table 35. | Current consumption in Stop 1 mode | . 109 | | Table 36. | Current consumption in Stop 0 mode | | | Table 37. | Current consumption in Standby mode | | | Table 38. | Current consumption in Shutdown mode | | | Table 39. | Current consumption in VBAT mode | | | Table 40. | Peripheral current consumption | | | Table 41 | Low-power mode wakeup timings | 119 | STM32L471xx List of tables | Table 42. | Regulator modes transition times | 121 | |-----------|-----------------------------------------------------------------|-----| | Table 43. | High-speed external user clock characteristics | 121 | | Table 44. | Low-speed external user clock characteristics | 122 | | Table 45. | HSE oscillator characteristics | | | Table 46. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | Table 47. | HSI16 oscillator characteristics | 126 | | Table 48. | MSI oscillator characteristics | 128 | | Table 49. | LSI oscillator characteristics | | | Table 50. | PLL, PLLSAI1, PLLSAI2 characteristics | | | Table 51. | Flash memory characteristics | 133 | | Table 52. | Flash memory endurance and data retention | 133 | | Table 53. | EMS characteristics | 134 | | Table 54. | EMI characteristics | 135 | | Table 55. | ESD absolute maximum ratings | 135 | | Table 56. | Electrical sensitivities | 136 | | Table 57. | I/O current injection susceptibility | 136 | | Table 58. | I/O static characteristics | | | Table 59. | Output voltage characteristics | 140 | | Table 60. | I/O AC characteristics | 141 | | Table 61. | NRST pin characteristics | 143 | | Table 62. | Analog switches booster characteristics | 144 | | Table 63. | ADC characteristics | 145 | | Table 64. | Maximum ADC RAIN | 147 | | Table 65. | ADC accuracy - limited test conditions 1 | 149 | | Table 66. | ADC accuracy - limited test conditions 2 | 151 | | Table 67. | ADC accuracy - limited test conditions 3 | | | Table 68. | ADC accuracy - limited test conditions 4 | 155 | | Table 69. | DAC characteristics | 158 | | Table 70. | DAC accuracy | 160 | | Table 71. | VREFBUF characteristics | 162 | | Table 72. | COMP characteristics | 164 | | Table 73. | OPAMP characteristics | 165 | | Table 74. | TS characteristics | 168 | | Table 75. | V <sub>BAT</sub> monitoring characteristics | 168 | | Table 76. | V <sub>BAT</sub> charging characteristics | 168 | | Table 77. | DFSDM characteristics | 169 | | Table 78. | TIMx characteristics | 171 | | Table 79. | IWDG min/max timeout period at 32 kHz (LSI) | 171 | | Table 80. | WWDG min/max timeout value at 80 MHz (PCLK) | 171 | | Table 81. | I2C analog filter characteristics | 172 | | Table 82. | SPI characteristics | 173 | | Table 83. | Quad SPI characteristics in SDR mode | 176 | | Table 84. | QUADSPI characteristics in DDR mode | 177 | | Table 85. | SAI characteristics | 178 | | Table 86. | SD / MMC dynamic characteristics, VDD=2.7 V to 3.6 V | | | Table 87. | eMMC dynamic characteristics, VDD = 1.71 V to 1.9 V | 181 | | Table 88. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings | 185 | | Table 89. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read-NWAIT timings | 185 | | Table 90. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings | 186 | | Table 91. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write-NWAIT timings | 187 | | Table 92. | Asynchronous multiplexed PSRAM/NOR read timings | | | Table 93. | Asynchronous multiplexed PSRAM/NOR read-NWAIT timings | 188 | | | | | List of tables STM32L471xx | Table 94. | Asynchronous multiplexed PSRAM/NOR write timings | . 190 | |------------|---------------------------------------------------------------------|-------| | Table 95. | Asynchronous multiplexed PSRAM/NOR write-NWAIT timings | | | Table 96. | Synchronous multiplexed NOR/PSRAM read timings | . 192 | | Table 97. | Synchronous multiplexed PSRAM write timings | . 194 | | Table 98. | Synchronous non-multiplexed NOR/PSRAM read timings | . 195 | | Table 99. | Synchronous non-multiplexed PSRAM write timings | . 197 | | Table 100. | Switching characteristics for NAND Flash read cycles | . 199 | | Table 101. | Switching characteristics for NAND Flash write cycles | . 199 | | Table 102. | LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat package | | | | mechanical data | . 201 | | Table 103. | UFBGA132 - 132-ball, 7 x 7 mm ultra thin fine pitch ball grid array | | | | package mechanical data | . 204 | | Table 104. | UFBGA132 recommended PCB design rules (0.5 mm pitch BGA) | . 205 | | Table 105. | LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package | | | | mechanical data | . 207 | | Table 106. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat | | | | package mechanical data | . 210 | | Table 107. | Package thermal characteristics | . 213 | | Table 108. | STM32L471xx ordering information scheme | | | Table 109. | Document revision history | . 217 | | | | | STM32L471xx List of figures # List of figures | Figure 1. | STM32L471xx block diagram | 15 | |------------|---------------------------------------------------------------------|-----| | Figure 2. | Power supply overview | | | Figure 3. | Clock tree | 34 | | Figure 4. | Voltage reference buffer | | | Figure 5. | STM32L471Zx LQFP144 pinout <sup>(1)</sup> | | | Figure 6. | STM32L471Qx UFBGA132 ballout <sup>(1)</sup> | 57 | | Figure 7. | STM32L471Vx LQFP100 pinout <sup>(1)</sup> | 57 | | Figure 8. | STM32L471Rx LQFP64 pinout <sup>(1)</sup> | 58 | | Figure 9. | STM32L471 memory map | 86 | | Figure 10. | Pin loading conditions | 91 | | Figure 11. | Pin input voltage | 91 | | Figure 12. | Power supply scheme | 92 | | Figure 13. | Current consumption measurement scheme | 93 | | Figure 14. | VREFINT versus temperature | | | Figure 15. | High-speed external clock source AC timing diagram | 121 | | Figure 16. | Low-speed external clock source AC timing diagram | 122 | | Figure 17. | Typical application with an 8 MHz crystal | 124 | | Figure 18. | Typical application with a 32.768 kHz crystal | 125 | | Figure 19. | HSI16 frequency versus temperature | 127 | | Figure 20. | Typical current consumption versus MSI frequency | 130 | | Figure 21. | I/O input characteristics | 139 | | Figure 22. | I/O AC characteristics definition <sup>(1)</sup> | 143 | | Figure 23. | Recommended NRST pin protection | 144 | | Figure 24. | ADC accuracy characteristics | 157 | | Figure 25. | Typical connection diagram using the ADC | 157 | | Figure 26. | 12-bit buffered / non-buffered DAC | | | Figure 27. | SPI timing diagram - slave mode and CPHA = 0 | 174 | | Figure 28. | SPI timing diagram - slave mode and CPHA = 1 | 175 | | Figure 29. | SPI timing diagram - master mode | 175 | | Figure 30. | Quad SPI timing diagram - SDR mode | 177 | | Figure 31. | Quad SPI timing diagram - DDR mode | 177 | | Figure 32. | SAI master timing waveforms | 179 | | Figure 33. | SAI slave timing waveforms | 180 | | Figure 34. | SDIO high-speed mode | 181 | | Figure 35. | SD default mode | 182 | | Figure 36. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms | 184 | | Figure 37. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms | 186 | | Figure 38. | Asynchronous multiplexed PSRAM/NOR read waveforms | 187 | | Figure 39. | Asynchronous multiplexed PSRAM/NOR write waveforms | 189 | | Figure 40. | Synchronous multiplexed NOR/PSRAM read timings | 191 | | Figure 41. | Synchronous multiplexed PSRAM write timings | 193 | | Figure 42. | Synchronous non-multiplexed NOR/PSRAM read timings | 195 | | Figure 43. | Synchronous non-multiplexed PSRAM write timings | 196 | | Figure 44. | NAND controller waveforms for read access | 198 | | Figure 45. | NAND controller waveforms for write access | 198 | | Figure 46. | NAND controller waveforms for common memory read access | | | Figure 47. | NAND controller waveforms for common memory write access | | | Figure 48. | LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat package outline | 200 | List of figures STM32L471xx | Figure 49. | LQFP144 - 144-pin,20 x 20 mm low-profile quad flat package | | |------------|---------------------------------------------------------------------|-----| | | recommended footprint | | | Figure 50. | LQFP144 marking (package top view) | 203 | | Figure 51. | UFBGA132 - 132-ball, 7 x 7 mm ultra thin fine pitch ball grid array | | | | package outline | 204 | | Figure 52. | UFBGA132 - 132-ball, 7 x 7 mm ultra thin fine pitch ball grid array | | | _ | package recommended footprint | 205 | | Figure 53. | UFBGA132 marking (package top view) | | | Figure 54. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat package outline | 207 | | Figure 55. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat | | | Ü | recommended footprint | 208 | | Figure 56. | LQFP100 marking (package top view) | | | Figure 57. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline | | | Figure 58. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package | | | <b>J</b> | recommended footprint | 211 | | Figure 59. | LQFP64 marking (package top view) | | | Figure 60. | LQFP64 P <sub>D</sub> max vs. T <sub>A</sub> | | | ,, | — <del>С</del> ССТ СТТ | 0 | STM32L471xx Introduction # 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32L471xx microcontrollers. This document should be read in conjunction with the STM32L4x1 reference manual (RM0392). The reference manual is available from the STMicroelectronics website <a href="https://www.st.com">www.st.com</a>. For information on the $\mathsf{ARM}^{\$}$ $\mathsf{Cortex}^{\$}$ -M4 core, please refer to the $\mathsf{Cortex}^{\$}$ -M4 Technical Reference Manual, available from the www.arm.com website. Description STM32L471xx # 2 Description The STM32L471xx devices are the ultra-low-power microcontrollers based on the high-performance ARM® Cortex®-M4 32-bit RISC core operating at a frequency of up to 80 MHz. The Cortex-M4 core features a Floating point unit (FPU) single precision which supports all ARM single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) which enhances application security. The STM32L471xx devices embed high-speed memories (Flash memory up to 1 Mbyte, up to 128 Kbyte of SRAM), a flexible external memory controller (FSMC) for static memories (for devices with packages of 100 pins and more), a Quad SPI flash memories interface (available on all packages) and an extensive range of enhanced I/Os and peripherals connected to two APB buses, two AHB buses and a 32-bit multi-AHB bus matrix. The STM32L471xx devices embed several protection mechanisms for embedded Flash memory and SRAM: readout protection, write protection, proprietary code readout protection and Firewall. The devices offer up to three fast 12-bit ADCs (5 Msps), two comparators, two operational amplifiers, two DAC channels, an internal voltage reference buffer, a low-power RTC, two general-purpose 32-bit timer, two 16-bit PWM timers dedicated to motor control, seven general-purpose 16-bit timers, and two 16-bit low-power timers. The devices support four digital filters for external sigma delta modulators (DFSDM). In addition, up to 24 capacitive sensing channels are available. They also feature standard and advanced communication interfaces. - Three I2Cs - Three SPIs - Three USARTs, two UARTs and one Low-Power UART. - Two SAIs (Serial Audio Interfaces) - One SDMMC - One CAN - One SWPMI (Single Wire Protocol Master Interface) The STM32L471xx operates in the -40 to +85 $^{\circ}$ C (+105 $^{\circ}$ C junction), -40 to +105 $^{\circ}$ C (+125 $^{\circ}$ C junction) and -40 to +125 $^{\circ}$ C (+130 $^{\circ}$ C junction) temperature ranges from a 1.71 to 3.6 V power supply. A comprehensive set of power-saving modes allows the design of low-power applications. Some independent power supplies are supported: analog independent supply input for ADC, DAC, OPAMPs and comparators, and up to 14 I/Os can be supplied independently down to 1.08V. A VBAT input allows to backup the RTC and backup registers. The STM32L471xx family offers four packages from 64-pin to 144-pin packages. 12/218 DocID027226 Rev 1 STM32L471xx Description Table 2. STM32L471xx family device features and peripheral counts | Peripheral | | STM32L471Zx | | STM32 | L471Qx | STM32 | STM32L471Vx | | STM32L471Rx | | |---------------------------------------|---------------------------------------------|-----------------|--------------------------|-------|--------------|--------------|------------------|-------|--------------|--| | Flash memory | | 512KB | 1MB | 512KB | 1MB | 512KB | 1MB | 512KB | 1MB | | | SRAM | | 128KB | | | | | | | | | | External men | nory controller for ies | Ye | es | Y | es | Ye | s <sup>(1)</sup> | No | | | | Quad SPI | | | | 1 | Y | ⁄es | | 1 | | | | | Advanced control | 2 (16-bit) | | | | | | | | | | | General purpose | | 5 (16-bit)<br>2 (32-bit) | | | | | | | | | | Basic | | | | 2 (1 | 6-bit) | | | | | | Timers | Low -power | | | | 2 (1 | 6-bit) | | | | | | | SysTick timer | | | | | 1 | | | | | | | Watchdog timers<br>(independent,<br>window) | | | | | 2 | | | | | | | SPI | | | | | 3 | | | | | | | I <sup>2</sup> C | | | | | 3 | | | | | | Comm. | USART<br>UART<br>LPUART | 3<br>2<br>1 | | | | | | | | | | interfaces | SAI | 2 | | | | | | | | | | | CAN | 1 | | | | | | | | | | | SDMMC | Yes | | | | | | | | | | | SWPMI | Yes | | | | | | | | | | Digital filters i | for sigma-delta | Yes (4 filters) | | | | | | | | | | Number of ch | nannels | 8 | | | | | | | | | | RTC | | Yes | | | | | | | | | | Tamper pins | | 3<br>2 | | | | | | | | | | Random gen | erator | Yes | | | | | | | | | | GPIOs<br>Wakeup pins<br>Nb of I/Os do | wn to 1.08 V | 11<br>5<br>14 | i | | 09<br>5<br>4 | | 32<br>5<br>0 | | 51<br>4<br>0 | | | Capacitive se<br>Number of ch | ensing<br>nannels | 24 | 4 | 2 | 4 | 2 | 21 | 1 | 2 | | | 12-bit ADCs<br>Number of ch | nannels | | 3 3<br>24 19 | | | 3 3<br>16 16 | | | | | | 12-bit DAC cl | hannels | 2 | | | | | | | | | | Internal voltage | ge reference buffer | Yes No | | | | | | | | | | Analog comp | arator | 2 | | | | | | | | | | Operational a | amplifiers | 2 | | | | | | | | | | Max. CPU fre | equency | 80 MHz | | | | | | | | | | Operating vol | Itage | 1.71 to 3.6 V | | | | | | | | | Description STM32L471xx Table 2. STM32L471xx family device features and peripheral counts (continued) | Peripheral | STM32L471Zx | STM32L471Qx | STM32L471Vx | STM32L471Rx | | | | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|-------------|--|--|--| | Operating temperature | Ambient operating temperature: -40 to 85 °C / -40 to 105 °C / -40 to 125 °C Junction temperature: -40 to 105 °C / -40 to 125 °C / -40 to 130 °C | | | | | | | | Packages | LQFP144 | UFBGA132 | LQFP100 | LQFP64 | | | | For the LQFP100 package, only FMC Bank1 is available. Bank1 can only support a multiplexed NOR/PSRAM memory using the NE1 Chip Select. STM32L471xx Description Figure 1. STM32L471xx block diagram Note: AF: alternate function on I/O pins. Functional overview STM32L471xx ### 3 Functional overview # 3.1 ARM® Cortex®-M4 core with FPU The ARM® Cortex®-M4 with FPU processor is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The ARM® Cortex®-M4 with FPU 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution. Its single precision FPU speeds up software development by using metalanguage development tools, while avoiding saturation. With its embedded ARM core, the STM32L471xx family is compatible with all ARM tools and software. *Figure 1* shows the general block diagram of the STM32L471xx family devices. # 3.2 Adaptive real-time memory accelerator (ART Accelerator™) The ART Accelerator™ is a memory accelerator which is optimized for STM32 industry-standard ARM® Cortex®-M4 processors. It balances the inherent performance advantage of the ARM® Cortex®-M4 over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher frequencies. To release the processor near 100 DMIPS performance at 80MHz, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 64-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 80 MHz. # 3.3 Memory protection unit The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory. The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed. The MPU is optional and can be bypassed for applications that do not need it. 16/218 DocID027226 Rev 1 STM32L471xx Functional overview ## 3.4 Embedded Flash memory STM32L471xx devices feature up to 1 Mbyte of embedded Flash memory available for storing programs and data. The Flash memory is divided into two banks allowing read-while-write operations. This feature allows to perform a read operation from one bank while an erase or program operation is performed to the other bank. The dual bank boot is also supported. Each bank contains 256 pages of 2 Kbyte. Flexible protections can be configured thanks to option bytes: - Readout protection (RDP) to protect the whole memory. Three levels are available: - Level 0: no readout protection - Level 1: memory readout protection: the Flash memory cannot be read from or written to if either debug features are connected, boot in RAM or bootloader is selected - Level 2: chip readout protection: debug features (Cortex-M4 JTAG and serial wire), boot in RAM and bootloader selection are disabled (JTAG fuse). This selection is irreversible. | Table 3. Access status versus readout protection level and execution mo | | | | | | | | | |-------------------------------------------------------------------------|--|----------------|----------------------------|--|--|--|--|--| | | | User execution | Debug, boot from RAM or bo | | | | | | | Area | Protection level | U | ser executio | on | Debug, boot from RAM or boot from system memory (loader) | | | | |-----------|------------------|------|--------------|--------------------|----------------------------------------------------------|-------|--------------------|--| | | levei | Read | Write | Erase | Read | Write | Erase | | | Main | 1 | Yes | Yes | Yes | No | No | No | | | memory | 2 | Yes | Yes | Yes | N/A | N/A | N/A | | | System | 1 | Yes | No | No | Yes | No | No | | | memory | 2 | Yes | No | No | N/A | N/A | N/A | | | Option | 1 | Yes | Yes | Yes | Yes | Yes | Yes | | | bytes | 2 | Yes | No | No | N/A | N/A | N/A | | | Backup | 1 | Yes | Yes | N/A <sup>(1)</sup> | No | No | N/A <sup>(1)</sup> | | | registers | 2 | Yes | Yes | N/A | N/A | N/A | N/A | | | SRAM2 | 1 | Yes | Yes | Yes <sup>(1)</sup> | No | No | No <sup>(1)</sup> | | | SKAIVIZ | 2 | Yes | Yes | Yes | N/A | N/A | N/A | | <sup>1.</sup> Erased when RDP change from Level 1 to Level 0. - Write protection (WRP): the protected area is protected against erasing and programming. Two areas per bank can be selected, with 2-Kbyte granularity. - Proprietary code readout protection (PCROP): a part of the flash memory can be protected against read and write from third parties. The protected area is execute-only: it can only be reached by the STM32 CPU, as an instruction code, while all other accesses (DMA, debug and CPU data read, write and erase) are strictly prohibited. One area per bank can be selected, with 64-bit granularity. An additional option bit (PCROP\_RDP) allows to select if the PCROP area is erased or not when the RDP protection is changed from Level 1 to Level 0. Functional overview STM32L471xx The whole non-volatile memory embeds the error correction code (ECC) feature supporting: - single error detection and correction - double error detection. - The address of the ECC fail can be read in the ECC register ### 3.5 Embedded SRAM STM32L471xx devices feature up to 128 Kbyte of embedded SRAM. This SRAM is split into two blocks: - 96 Kbyte mapped at address 0x2000 0000 (SRAM1) - 32 Kbyte located at address 0x1000 0000 with hardware parity check (SRAM2). This block is accessed through the ICode/DCode buses for maximum performance. These 32 Kbyte SRAM can also be retained in Standby mode. The SRAM2 can be write-protected with 1 Kbyte granularity. The memory can be accessed in read/write at CPU clock speed with 0 wait states. #### 3.6 Firewall The device embeds a Firewall which protects code sensitive and secure data from any access performed by a code executed outside of the protected areas. Each illegal access generates a reset which kills immediately the detected intrusion. The Firewall main features are the following: - Three segments can be protected and defined thanks to the Firewall registers: - Code segment (located in Flash or SRAM1 if defined as executable protected area) - Non-volatile data segment (located in Flash) - Volatile data segment (located in SRAM1) - The start address and the length of each segments are configurable: - code segment: up to 1024 Kbyte with granularity of 256 bytes - Non-volatile data segment: up to 1024 Kbyte with granularity of 256 bytes - Volatile data segment: up to 96 Kbyte with a granularity of 64 bytes - Specific mechanism implemented to open the Firewall to get access to the protected areas (call gate entry sequence) - Volatile data segment can be shared or not with the non-protected code - Volatile data segment can be executed or not depending on the Firewall configuration The Flash readout protection must be set to level 2 in order to reach the expected level of protection. 18/218 DocID027226 Rev 1 STM32L471xx Functional overview #### 3.7 Boot modes At startup, BOOT0 pin and BOOT1 option bit are used to select one of three boot options: - · Boot from user Flash - Boot from system memory - Boot from embedded SRAM The boot loader is located in system memory. It is used to reprogram the Flash memory by using USART, I2C, SPI and CAN in Device mode through DFU (device firmware upgrade). # 3.8 Cyclic redundancy check calculation unit (CRC) The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. # 3.9 Power supply management ## 3.9.1 Power supply schemes - V<sub>DD</sub> = 1.71 to 3.6 V: external power supply for I/Os (V<sub>DDIO1</sub>), the internal regulator and the system analog such as reset, power management and internal clocks. It is provided externally through V<sub>DD</sub> pins. - V<sub>DDA</sub> = 1.62 V (ADCs/COMPs) / 1.8 (DACs/OPAMPs) to 3.6 V: external analog power supply for ADCs, DACs, OPAMPs, Comparators and Voltage reference buffer. The V<sub>DDA</sub> voltage level is independent from the V<sub>DD</sub> voltage. - $V_{DDIO2}$ = 1.08 to 3.6 V: external power supply for 14 I/Os (PG[15:2]). The $V_{DDIO2}$ voltage level is independent from the $V_{DD}$ voltage. - $V_{BAT}$ = 1.55 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when $V_{DD}$ is not present. Note: When the functions supplied by $V_{DDA}$ or $V_{DDIO2}$ are not used, these supplies should preferably be shorted to $V_{DD}$ . Note: If these supplies are tied to ground, the I/Os supplied by these power supplies are not 5 V tolerant (refer to Table 19: Voltage characteristics). Note: $V_{DDIOx}$ is the I/Os general purpose digital functions supply. $V_{DDIOx}$ represents $V_{DDIO1}$ or $V_{DDIO2}$ , with $V_{DDIO1} = V_{DD}$ . $V_{DDIO2}$ supply voltage level is independent from $V_{DDIO1}$ . Functional overview STM32L471xx Figure 2. Power supply overview ## 3.9.2 Power supply supervisor The device has an integrated ultra-low-power brown-out reset (BOR) active in all modes except Shutdown and ensuring proper operation after power-on and during power down. The device remains in reset mode when the monitored supply voltage $V_{DD}$ is below a specified threshold, without the need for an external reset circuit. The lowest BOR level is 1.71V at power on, and other higher thresholds can be selected through option bytes. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}$ power supply and compares it to the VPVD threshold. An interrupt can be generated when $V_{DD}$ drops below the VPVD threshold and/or when $V_{DD}$ is higher than the VPVD threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. In addition, the devices embeds a Peripheral Voltage Monitor which compares the independent supply voltages $V_{DDA}$ , $V_{DDIO2}$ with a fixed threshold in order to ensure that the peripheral is in its functional supply range. 20/218 DocID027226 Rev 1 STM32L471xx Functional overview #### 3.9.3 Voltage regulator Two embedded linear voltage regulators supply most of the digital circuitries: the main regulator (MR) and the low-power regulator (LPR). - The MR is used in the Run and Sleep modes and in the Stop 0 mode. - The LPR is used in Low-Power Run, Low-Power Sleep, Stop 1 and Stop 2 modes. It is also used to supply the 32 Kbyte SRAM2 in Standby with RAM2 retention. - Both regulators are in power-down in Standby and Shutdown modes: the regulator output is in high impedance, and the kernel circuitry is powered down thus inducing zero consumption. The ultralow-power STM32L471xx supports dynamic voltage scaling to optimize its power consumption in run mode. The voltage from the Main Regulator that supplies the logic (VCORE) can be adjusted according to the system's maximum operating frequency. There are two power consumption ranges: - Range 1 with the CPU running at up to 80 MHz. - Range 2 with a maximum CPU frequency of 26 MHz. All peripheral clocks are also limited to 26 MHz. The VCORE can be supplied by the low-power regulator, the main regulator being switched off. The system is then in Low-power run mode. Low-power run mode with the CPU running at up to 2 MHz. Peripherals with independent clock can be clocked by HSI16. #### 3.9.4 Low-power modes The ultra-low-power STM32L471xx supports seven low-power modes to achieve the best compromise between low-power consumption, short startup time, available peripherals and available wakeup sources: | Table 4 | STM321 | 471 modes | overview | |---------|--------|-----------|----------| | | | | | | Mode | Regulator (1) | CPU | Flash | SRAM | Clocks | DMA & Peripherals <sup>(2)</sup> | Wakeup source | Consumption <sup>(3)</sup> | Wakeup time | |---------|---------------|------|-------------------|-------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------------------------| | | Range 1 | Vaa | ON <sup>(4)</sup> | 211 | Δ | All | N/A | 112 μA/MHz | N/A | | Run | Range2 | Yes | ON | ON | Any | All except RNG | - N/A | 100 μA/MHz | | | LPRun | LPR | Yes | ON <sup>(4)</sup> | ON | Any<br>except<br>PLL | All except RNG | N/A | 136 μA/MHz | to Range 1: 4 μs<br>to Range 2: 64 μs | | Cloop | Range 1 | No | ON <sup>(4)</sup> | ON <sup>(5)</sup> | Any | All | Any interrupt or event | 37 μA/MHz | 6 cycles | | Sleep | Range 2 | NO | ON | ON(°) | | All except RNG | | 35 μA/MHz | 6 cycles | | LPSleep | LPR | No | ON <sup>(4)</sup> | ON <sup>(5)</sup> | Any<br>except<br>PLL | All except RNG | Any interrupt or event | 40 μA/MHz | 6 cycles | | Stop 0 | Range 1 | Na G | ON | LSE | BOR, PVD, PVM<br>RTC,IWDG<br>COMPx (x=1,2)<br>DACx (x=1,2)<br>OPAMPx (x=1,2)<br>USARTx (x=15) <sup>(6)</sup> | RTC,IWDG COMPx (x=1,2) DACx (x=1,2) OPAMPx (x=1,2) LISABTy (x=1,5)(6) Reset pin, all I/Os BOR, PVD, PVM RTC,IWDG COMPx (x=1.2) | 109 4 | 0.7 μs in SRAM | | | | Range 2 | No | Off | ON | LSI | LPUART1 <sup>(6)</sup> 12Cx (x=13) <sup>(7)</sup> LPTIMx (x=1,2) *** All other peripherals are frozen. | USARTx (x=15) <sup>(6)</sup> LPUART1 <sup>(6)</sup> I2Cx (x=13) <sup>(7)</sup> LPTIMx (x=1,2) SWPMI1 <sup>(8)</sup> | 108 μΑ | 4.5 μs in Flash | DocID027226 Rev 1 | Mode | Regulator<br>(1) | CPU | Flash | SRAM | Clocks | DMA & Peripherals <sup>(2)</sup> | Wakeup source | Consumption <sup>(3)</sup> | Wakeup time | |--------|------------------|-----|-------|------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------------| | Stop 1 | LPR | No | Off | ON | LSE<br>LSI | BOR, PVD, PVM RTC,IWDG COMPx (x=1,2) DACx (x=1,2) OPAMPx (x=1,2) USARTx (x=15) <sup>(6)</sup> LPUART1 <sup>(6)</sup> I2Cx (x=13) <sup>(7)</sup> LPTIMx (x=1,2) *** All other peripherals are frozen. | Reset pin, all I/Os<br>BOR, PVD, PVM<br>RTC,IWDG<br>COMPx (x=12)<br>USARTx (x=15) <sup>(6)</sup><br>LPUART1 <sup>(6)</sup><br>I2Cx (x=13) <sup>(7)</sup><br>LPTIMx (x=1,2)<br>SWPMI1 <sup>(8)</sup> | 6.6 µA w/o RTC<br>6.9 µA w RTC | 4 μs in SRAM<br>6 μs in Flash | | Stop 2 | LPR | No | Off | ON | LSE<br>LSI | BOR, PVD, PVM RTC,IWDG COMPx (x=12) I2C3 <sup>(7)</sup> LPUART1 <sup>(6)</sup> LPTIM1 *** All other peripherals are frozen. | Reset pin, all I/Os<br>BOR, PVD, PVM<br>RTC,IWDG<br>COMPx (x=12)<br>I2C3 <sup>(7)</sup><br>LPUART1 <sup>(6)</sup><br>LPTIM1 | 1.1 μA w/o RTC<br>1.4 μA w/RTC | 5 μs in SRAM<br>7 μs in Flash | Table 4. STM32L471 modes overview (continued) Table 4. STM32L471 modes overview (continued) | Mode | Regulator (1) | CPU | Flash | SRAM | Clocks | DMA & Peripherals <sup>(2)</sup> | Wakeup source | Consumption <sup>(3)</sup> | Wakeup time | |----------|---------------|----------------|-------|----------------|------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------|-------------| | | LPR | | | | | BOR, RTC, IWDG<br>*** | Reset pin<br>5 I/Os (WKUPx) <sup>(9)</sup><br>BOR, RTC, IWDG | 0.35 μA w/o RTC<br>0.65 μA w/ RTC | 14 µs | | Standby | OFF | Powered<br>Off | Off | | LSE<br>LSI | All other peripherals are powered off. *** I/O configuration can be floating, pull-up or pull-down | | 0.12 μA w/o RTC<br>0.42 μA w/ RTC | | | Shutdown | OFF | Powered<br>Off | Off | Powered<br>Off | LSE | RTC *** All other peripherals are powered off. *** I/O configuration can be floating, pull-up or pull-down <sup>(10)</sup> | Reset pin<br>5 I/Os (WKUPx) <sup>(9)</sup><br>RTC | 0.03 μA w/o RTC<br>0.33 μA w/ RTC | 256 μs | - 1. LPR means Main regulator is OFF and Low-power regulator is ON. - 2. All peripherals can be active or clock gated to save power consumption. - 3. Typical current at V<sub>DD</sub> = 1.8 V, 25°C. Consumptions values provided running from SRAM, Flash memory Off, 80 MHz in Range 1, 26 MHz in Range 2, 2 MHz in LPRun/LPSleep. - 4. The Flash memory can be put in power-down and its clock can be gated off when executing from SRAM. - 5. The SRAM1 and SRAM2 clocks can be gated on or off independently. - 6. U(S)ART and LPUART reception is functional in Stop mode, and generates a wakeup interrupt on Start, address match or received frame event. - 7. I2C address detection is functional in Stop mode, and generates a wakeup interrupt in case of address match. - 8. SWPMI1 wakeup by resume from suspend. - 9. The I/Os with wakeup from Standby/Shutdown capability are: PA0, PC13, PE6, PA2, PC5. - 10. I/Os can be configured with internal pull-up, pull-down or floating in Shutdown mode but the configuration is lost when exiting the Shutdown mode. STM32L471xx Functional overview By default, the microcontroller is in Run mode after a system or a power Reset. It is up to the user to select one of the low-power modes described below: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### • Low-power run mode This mode is achieved with VCORE supplied by the low-power regulator to minimize the regulator's operating current. The code can be executed from SRAM or from Flash, and the CPU frequency is limited to 2 MHz. The peripherals with independent clock can be clocked by HSI16. #### • Low-power sleep mode This mode is entered from the low-power run mode. Only the CPU clock is stopped. When wakeup is triggered by an event or an interrupt, the system reverts to the low-power run mode. #### • Stop 0, Stop 1 and Stop 2 modes Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the VCORE domain are stopped, the PLL, the MSI RC, the HSI16 RC and the HSE crystal oscillators are disabled. The LSE or LSI is still running. The RTC can remain active (Stop mode with RTC, Stop mode without RTC). Some peripherals with wakeup capability can enable the HSI16 RC during Stop mode to detect their wakeup condition. Three Stop modes are available: Stop 0, Stop 1 and Stop 2 modes. In Stop 2 mode, most of the VCORE domain is put in a lower leakage mode. Stop 1 offers the largest number of active peripherals and wakeup sources, a smaller wakeup time but a higher consumption than Stop 2. In Stop 0 mode, the main regulator remains ON, allowing a very fast wakeup time but with much higher consumption. The system clock when exiting from Stop 0, Stop1 or Stop2 modes can be either MSI up to 48 MHz or HSI16, depending on software configuration. #### Standby mode The Standby mode is used to achieve the lowest power consumption with BOR. The internal regulator is switched off so that the VCORE domain is powered off. The PLL, the MSI RC, the HSI16 RC and the HSE crystal oscillators are also switched off. The RTC can remain active (Standby mode with RTC, Standby mode without RTC). The brown-out reset (BOR) always remains active in Standby mode. The state of each I/O during standby mode can be selected by software: I/O with internal pull-up, internal pull-down or floating. After entering Standby mode, SRAM1 and register contents are lost except for registers in the Backup domain and Standby circuitry. Optionally, SRAM2 can be retained in