Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ## **STM8L052R8** # Value Line, 8-bit ultralow power MCU, 64-KB Flash, 256-byte data EEPROM, RTC, LCD, timers, USART, I2C, SPI, ADC Datasheet - production data ### **Features** - · Operating conditions - Operating power supply: 1.8 V to 3.6 V - Temperature range: -40 °C to 85 °C - Low power features - 5 low power modes: Wait, Low power run (5.9 μA), Low power wait (3 μA), Active-halt with full RTC (1.4 μA), Halt (400 nA) - Dynamic power consumption: 200 μA/MHz + 330 μA - Ultra-low leakage per I/0: 50 nA - Fast wakeup from Halt: 4.7 μs - Advanced STM8 core - Harvard architecture and 3-stage pipeline - Max freq. 16 MHz, 16 CISC MIPS peak - Up to 40 external interrupt sources - Reset and supply management - Low power, ultra-safe BOR reset with 5 programmable thresholds - Ultra low power POR/PDR - Programmable voltage detector (PVD) - · Clock management - 32 kHz and 1 to 16 MHz crystal oscillators - Internal 16 MHz factory-trimmed RC - 38 kHz low consumption RC - Clock security system - Low power RTC - BCD calendar with alarm interrupt - Digital calibration with +/- 0.5ppm accuracy - Advanced anti-tamper detection - LCD: 8x24 or 4x28 w/ step-up converter - Memories - 64 KB Flash program memory and 256 bytes data EEPROM with ECC, RWW - Flexible write and read protection modes - 4 KB of RAM - DMA - 4 channels supporting ADC, SPIs, I2C, USARTs, timers - 1 channel for memory-to-memory - 12-bit ADC up to 1 Msps/27 channels - Internal reference voltage - Timers - Three 16-bit timers with 2 channels (used as IC, OC, PWM), quadrature encoder - One 16-bit advanced control timer with 3 channels, supporting motor control - One 8-bit timer with 7-bit prescaler - 2 watchdogs: 1 Window, 1 Independent - Beeper timer with 1, 2 or 4 kHz frequencies - · Communication interfaces - Two synchronous serial interfaces (SPI) - Fast I2C 400 kHz SMBus and PMBus - Three USARTs (ISO 7816 interface + IrDA) - Up to 54 I/Os, all mappable on interrupt vectors - Development support - Fast on-chip programming and nonintrusive debugging with SWIM - Bootloader using USART Contents STM8L052R8 ## **Contents** | 1 | Intro | duction 8 | 3 | |---|-------|-------------------------------------------------------|---| | 2 | Desc | cription | 9 | | | 2.1 | Device overview | C | | | 2.2 | Ultra low power continuum | 1 | | 3 | Fund | ctional overview | 2 | | | 3.1 | Low power modes | 3 | | | 3.2 | Central processing unit STM814 | 4 | | | | 3.2.1 Advanced STM8 Core | 4 | | | | 3.2.2 Interrupt controller | 4 | | | 3.3 | Reset and supply management | 5 | | | | 3.3.1 Power supply scheme18 | 5 | | | | 3.3.2 Power supply supervisor | 5 | | | | 3.3.3 Voltage regulator | 5 | | | 3.4 | Clock management | 3 | | | 3.5 | Low power real-time clock | 7 | | | 3.6 | LCD (Liquid crystal display) | 3 | | | 3.7 | Memories | 3 | | | 3.8 | DMA | 3 | | | 3.9 | Analog-to-digital converter | 9 | | | 3.10 | System configuration controller and routing interface | Э | | | 3.11 | Timers | | | | | 3.11.1 TIM1 - 16-bit advanced control timer | O | | | | 3.11.2 16-bit general purpose timers | O | | | | 3.11.3 8-bit basic timer | Э | | | 3.12 | Watchdog timers | C | | | | 3.12.1 Window watchdog timer | C | | | | 3.12.2 Independent watchdog timer | C | | | 3.13 | Beeper 2 | 1 | | | 3.14 | Communication interfaces | 1 | | | | 3.14.1 SPI | 1 | | | | 3.14.2 I <sup>2</sup> C | 1 | | | | | | STM8L052R8 Contents | | | 3.14.3 | USART | 21 | |---|-------|------------|--------------------------------------------------------|-----| | | 3.15 | Infrared | (IR) interface | 22 | | | 3.16 | Develop | oment support | 22 | | 4 | Pin c | lescripti | on | 23 | | | 4.1 | System | configuration options | 30 | | 5 | Mem | ory and | register map | 31 | | | 5.1 | Memory | mapping | 31 | | | 5.2 | Registe | r map | 32 | | 6 | Inter | rupt vec | tor mapping | 51 | | 7 | Optio | on bytes | | 53 | | 8 | Elect | trical par | rameters | 56 | | | 8.1 | Parame | ter conditions | 56 | | | | 8.1.1 | Minimum and maximum values | 56 | | | | 8.1.2 | Typical values | 56 | | | | 8.1.3 | Typical curves | 56 | | | | 8.1.4 | Loading capacitor | 56 | | | | 8.1.5 | Pin input voltage | 57 | | | 8.2 | Absolute | e maximum ratings | 57 | | | 8.3 | Operatii | ng conditions | 59 | | | | 8.3.1 | General operating conditions | 59 | | | | 8.3.2 | Embedded reset and power control block characteristics | 60 | | | | 8.3.3 | Supply current characteristics | 63 | | | | 8.3.4 | Clock and timing characteristics | 76 | | | | 8.3.5 | Memory characteristics | 81 | | | | 8.3.6 | I/O current injection characteristics | 83 | | | | 8.3.7 | I/O port pin characteristics | 83 | | | | 8.3.8 | Communication interfaces | 92 | | | | 8.3.9 | LCD controller | 97 | | | | 8.3.10 | Embedded reference voltage | 98 | | | | 8.3.11 | 12-bit ADC1 characteristics | 99 | | | | 8.3.12 | EMC characteristics | 104 | | | 8.4 | Therma | I characteristics | 106 | | | | | | | Contents STM8L052R8 | 9 | Package characteristics | | | | | | | | | |----|-------------------------------|--|--|--|--|--|--|--|--| | | 9.1 Package mechanical data | | | | | | | | | | 10 | Ordering information scheme11 | | | | | | | | | | 11 | Revision history | | | | | | | | | STM8L052R8 List of tables ## List of tables | Table 1. | High density value line STM8L05xxx low power device features and | | |-----------|---------------------------------------------------------------------------------------|------| | | peripheral counts | | | Table 2. | Timer feature comparison | . 19 | | Table 3. | Legend/abbreviation for <i>Table 4</i> | | | Table 4. | High density value line STM8L05xxx pin description | . 24 | | Table 5. | Flash and RAM boundary addresses | . 31 | | Table 6. | I/O port hardware register map | . 32 | | Table 7. | General hardware register map | . 33 | | Table 8. | CPU/SWIM/debug module/interrupt controller registers | . 49 | | Table 9. | Interrupt mapping | . 51 | | Table 10. | Option byte addresses | . 53 | | Table 11. | Option byte description | | | Table 12. | Voltage characteristics | . 57 | | Table 13. | Current characteristics | . 58 | | Table 14. | Thermal characteristics | | | Table 15. | General operating conditions | . 59 | | Table 16. | Embedded reset and power control block characteristics | . 60 | | Table 17. | Total current consumption in Run mode | | | Table 18. | Total current consumption in Wait mode | . 66 | | Table 19. | Total current consumption and timing in Low power run mode at VDD = 1.8 V to | | | | 3.6 V | . 68 | | Table 20. | Total current consumption in Low power wait mode at VDD = 1.8 V to 3.6 V | . 70 | | Table 21. | Total current consumption and timing in Active-halt mode at VDD = 1.8 V to 3.6 V | . 71 | | Table 22. | Typical current consumption in Active-halt mode, RTC clocked by LSE external crystal. | . 72 | | Table 23. | Total current consumption and timing in Halt mode at VDD = 1.8 to 3.6 V | | | Table 24. | Peripheral current consumption | | | Table 25. | Current consumption under external reset | . 76 | | Table 26. | HSE external clock characteristics | . 76 | | Table 27. | LSE external clock characteristics | . 77 | | Table 28. | HSE oscillator characteristics | . 77 | | Table 29. | LSE oscillator characteristics | . 78 | | Table 30. | HSI oscillator characteristics | . 79 | | Table 31. | LSI oscillator characteristics | | | Table 32. | RAM and hardware registers | . 81 | | Table 33. | Flash program and data EEPROM memory | . 82 | | Table 34. | I/O current injection susceptibility | . 83 | | Table 35. | I/O static characteristics | . 84 | | Table 36. | Output driving current (high sink ports) | . 87 | | Table 37. | Output driving current (true open drain ports) | | | Table 38. | Output driving current (PA0 with high sink LED driver capability) | . 87 | | Table 39. | NRST pin characteristics | . 89 | | Table 40. | SPI1 characteristics | . 92 | | Table 41. | I2C characteristics | . 95 | | Table 42. | LCD characteristics | | | Table 43. | Reference voltage characteristics | . 98 | | Table 44. | ADC1 characteristics | | | Table 45. | ADC1 accuracy with VDDA = 3.3 V to 2.5 V | 101 | | | | | List of tables STM8L052R8 | Table 46 | ADC1 accuracy with VDDA = 2.4 V to 3.6 V | 101 | |-----------|---------------------------------------------------------------------------|-----| | | · | | | Table 47. | ADC1 accuracy with VDDA = VREF <sub>+</sub> = 1.8 V to 2.4 V | 101 | | Table 48. | EMS data | 104 | | Table 49. | EMI data | 105 | | Table 50. | ESD absolute maximum ratings | 105 | | Table 51. | Electrical sensitivities | 105 | | Table 52. | Thermal characteristics | 106 | | Table 53. | LQFP64 – 10 x 10 mm, 64-pin low-profile quad flat package mechanical data | 108 | | Table 54. | Document revision history | 111 | STM8L052R8 List of figures ## **List of figures** | Figure 1. | High density value line STM8L05xxx device block diagram | 12 | |------------|---------------------------------------------------------------------------------------------------------|-----| | Figure 2. | High density value line STM8L05xxx clock tree diagram | | | Figure 3. | STM8L052R8 64-pin LQFP64 package pinout | | | Figure 4. | Memory map | | | Figure 5. | Pin loading conditions | 56 | | Figure 6. | Pin input voltage | | | Figure 7. | Power supply thresholds | 62 | | Figure 8. | Typical $I_{DD(RUN)}$ from RAM vs. $V_{DD}$ (HSI clock source), $f_{CPU}$ =16 MHz $\frac{1}{2}$ | 65 | | Figure 9. | Typical Indiguish from Flash vs. Van (HSI clock source), for i = 16 MHz <sup>1</sup> | 65 | | Figure 10. | Typical Indoweith from RAM vs. Vpp (HSI clock source), fcpu = 16 MHz 1, | 67 | | Figure 11. | Typical $I_{DD(Wait)}$ from Flash (HSI clock source), $f_{CPU} = 16$ MHz <sup>1)</sup> | 67 | | Figure 12. | Typical I <sub>DD(LPR)</sub> vs. V <sub>DD</sub> (LSI clock source), all peripherals OFF | 69 | | Figure 13. | Typical I <sub>DD(LPW)</sub> vs. V <sub>DD</sub> (LSI clock source), all peripherals OFF <sup>(1)</sup> | 70 | | Figure 14. | Typical IDD(AH) vs. V <sub>DD</sub> (LSI clock source) | 73 | | Figure 15. | Typical IDD(Halt) vs. V <sub>DD</sub> (internal reference voltage OFF) | 74 | | Figure 16. | HSE oscillator circuit diagram | | | Figure 17. | LSE oscillator circuit diagram | 79 | | Figure 18. | Typical HSI frequency vs. V <sub>DD</sub> | 80 | | Figure 19. | Typical LSI clock source frequency vs. VDD | 81 | | Figure 20. | Typical VIL and VIH vs. VDD (standard I/Os) | 85 | | Figure 21. | Typical VIL and VIH vs. VDD (true open drain I/Os) | 85 | | Figure 22. | Typical pull-up resistance R <sub>PU</sub> vs. V <sub>DD</sub> with VIN=VSS | | | Figure 23. | Typical pull-up current I <sub>pu</sub> vs. V <sub>DD</sub> with VIN=VSS | 86 | | Figure 24. | Typical VOL @ VDD = 3.0 V (high sink ports) | | | Figure 25. | Typical VOL @ VDD = 1.8 V (high sink ports) | 88 | | Figure 26. | Typical VOL @ VDD = 3.0 V (true open drain ports) | 88 | | Figure 27. | Typical VOL @ VDD = 1.8 V (true open drain ports) | | | Figure 28. | Typical VDD - VOH @ VDD = 3.0 V (high sink ports) | 88 | | Figure 29. | Typical VDD - VOH @ VDD = 1.8 V (high sink ports) | 88 | | Figure 30. | Typical NRST pull-up resistance R <sub>PU</sub> vs. V <sub>DD</sub> | 89 | | Figure 31. | Typical NRST pull-up current I <sub>pu</sub> vs. V <sub>DD</sub> | | | Figure 32. | Recommended NRST pin configuration | 91 | | Figure 33. | SPI1 timing diagram - slave mode and CPHA=0 | 93 | | Figure 34. | SPI1 timing diagram - slave mode and CPHA=1 <sup>(1)</sup> | 93 | | Figure 35. | SPI1 timing diagram - master mode <sup>(1)</sup> | 94 | | Figure 36. | Typical application with I2C bus and timing diagram 1) | 96 | | Figure 37. | ADC1 accuracy characteristics | 102 | | Figure 38. | Typical connection diagram using the ADC | | | Figure 39. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) | | | Figure 40. | Power supply and reference decoupling (VREF+ connected to VDDA) | 103 | | Figure 41. | LQFP64 – 10 x 10 mm, 64 pin low-profile quad flat package outline | | | Figure 42. | Recommended footprint | 109 | | Figure 43. | Ordering information scheme | 110 | Introduction STM8L052R8 ## 1 Introduction This document describes the features, pinout, mechanical data and ordering information of the high density value line STM8L052R8 microcontroller with a Flash memory density of 64 Kbytes. For further details on the whole STMicroelectronics high density family please refer to Section 2.2: Ultra low power continuum. For detailed information on device operation and registers, refer to the reference manual (RM0031). For information on to the Flash program memory and data EEPROM, refer to the programming manual (PM0054). For information on the debug module and SWIM (single wire interface module), refer to the STM8 SWIM communication protocol and debug module user manual (UM0470). For information on the STM8 core, refer to the STM8 CPU programming manual (PM0044). High density value line devices provide the following benefits: - Integrated system - 64 Kbytes of high density embedded Flash program memory - 256 bytes of data EEPROM - 4 Kbytes of RAM - Internal high speed and low-power low speed RC - Embedded reset - Ultra low power consumption - 1 μA in Active-halt mode - Clock gated system and optimized power management - Capability to execute from RAM for Low power wait mode and low power run mode - Advanced features - Up to 16 MIPS at 16 MHz CPU clock frequency - Direct memory access (DMA) for memory-to-memory or peripheral-to-memory access - Short development cycles - Application scalability across a common family product architecture with compatible pinout, memory map and modular peripherals - Wide choice of development tools These features make the value line STM8L05xxx ultra low power microcontroller family suitable for a wide range of consumer and mass market applications. Refer to *Table 1: High density value line STM8L05xxx low power device features and peripheral counts* and *Section 3: Functional overview* for an overview of the complete range of peripherals proposed in this family. Figure 1 shows the block diagram of the high density value line STM8L05xxx family. STM8L052R8 Description ## 2 Description The high density value line STM8L05xxx devices are members of the STM8L ultra low power 8-bit family. The value line STM8L05xxx ultra low power family features the enhanced STM8 CPU core providing increased processing power (up to 16 MIPS at 16 MHz) while maintaining the advantages of a CISC architecture with improved code density, a 24-bit linear addressing space and an optimized architecture for low power operations. The family includes an integrated debug module with a hardware interface (SWIM) which allows non-intrusive In-application debugging and ultra-fast Flash programming. High density value line STM8L05xxx microcontrollers feature embedded data EEPROM and low-power, low-voltage, single-supply program Flash memory. All devices offer 12-bit ADC, real-time clock, four 16-bit timers, one 8-bit timer as well as standard communication interface such as two SPIs, I2C, three USARTs and 8x24 or 4x28-segment LCD. The 8x24 or 4x 28-segment LCD is available on the high density value line STM8L05xxx. The STM8L05xxx family operates from 1.8 V to 3.6 V and is available in the -40 to +85 °C temperature range. The modular design of the peripheral set allows the same peripherals to be found in different ST microcontroller families including 32-bit families. This makes any transition to a different family very easy, and simplified even more by the use of a common set of development tools. All value line STM8L ultra low power products are based on the same architecture with the same memory mapping and a coherent pinout. Description STM8L052R8 ## 2.1 Device overview Table 1. High density value line STM8L05xxx low power device features and peripheral counts | Fea | atures | STM8L052R8 | |-----------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------| | Flash (Kbytes) | | 64 | | Data EEPROM ( | bytes) | 256 | | RAM (Kbytes) | | 4 | | LCD | | 8x24 or 4x28 | | | Basic | 1<br>(8-bit) | | Timers | General purpose | 3<br>(16-bit) | | | Advanced control | 1<br>(16-bit) | | | SPI | 2 | | Communication interfaces | I2C | 1 | | | USART | 3 | | GPIOs | | 54 <sup>(1)</sup> | | 12-bit synchroniz (number of chan | | 1<br>(26) | | Others | | RTC, window watchdog, independent watchdog,<br>16-MHz and 38-kHz internal RC,<br>1- to 16-MHz and 32-kHz external oscillator | | CPU frequency | | 16 MHz | | Operating voltag | е | 1.8 V to 3.6 V | | Operating temper | erature | -40 to +85 °C | | Package | | LQFP64 | The number of GPIOs given in this table includes the NRST/PA1 pin but the application can use the NRST/PA1 pin as general purpose output only (PA1). STM8L052R8 Description ## 2.2 Ultra low power continuum The ultra low power value line STM8L05xxx and STM8L15xxx are fully pin-to-pin, software and feature compatible. Besides the full compatibility within the STM8L family, the devices are part of STMicroelectronics microcontrollers ultra low power strategy which also includes STM8L101xx and STM32L15xxx. The STM8L and STM32L families allow a continuum of performance, peripherals, system architecture, and features. They are all based on STMicroelectronics 0.13 µm ultra-low leakage process. Note: 1 The STM8L05xxx is pin-to-pin compatible with STM8L101xx devices. 2 The STM32L family is pin-to-pin compatible with the general purpose STM32F family. Please refer to STM32L15x documentation for more information on these devices. #### **Performance** All families incorporate highly energy-efficient cores with both Harvard architecture and pipelined execution: advanced STM8 core for STM8L families and ARM Cortex™-M3 core for STM32L family. In addition specific care for the design architecture has been taken to optimize the mA/DMIPS and mA/MHz ratios. This allows the ultra low power performance to range from 5 up to 33.3 DMIPs. #### Shared peripherals STM8L05x, STM8L15x and STM32L15xx share identical peripherals which ensure a very easy migration from one family to another: - Analog peripheral: ADC1 - Digital peripherals: RTC and some communication interfaces ### **Common system strategy** To offer flexibility and optimize performance, the STM8L and STM32L devices use a common architecture: - Same power supply range from 1.8 to 3.6 V - Architecture optimized to reach ultra-low consumption both in low power modes and Run mode - Fast startup strategy from low power modes - Flexible system clock - Ultra-safe reset: same reset strategy for both STM8L and STM32L including power-on reset, power-down reset, brownout reset and programmable voltage detector #### **Features** ST ultra low power continuum also lies in feature compatibility: - More than 10 packages with pin count from 20 to 100 pins and size down to 3 x 3 mm - Memory density ranging from 4 to 128 Kbytes **Functional overview** STM8L052R8 #### 3 **Functional overview** OSC\_IN, @V<sub>DD</sub> 1-16 MHz oscillator V<sub>DD</sub>=1.8 V to 3.6 V V<sub>DD18</sub> Power 16 MHz internal RC [v<sub>ss</sub> Clock VOLT. REG. OSC32\_IN, OSC32\_OUT Clocks and CSS to core and 38 kHz internal RC NRST RESET Interrupt controller POR/PDR STM8 Core Debug module (SWIM) BOR SWIM PVD IN PVD 3 channels 16-bit Timer 1 16-bit Timer 2 up to 64-Kbyte 16-bit Timer 3 8-bit Timer 4 256 bytes Data EEPROM 2 channels IR TIM Infrared interface up to 4-Kbyte RAM and DMA1 (4 channels) SCL, SDA, SMB PA[7:0] Port A I<sup>2</sup>C1 control PB[7:0] PC[7:0] SPI1\_MOSI, SPI1\_MISO, SPI1\_SCK, SPI1\_NSS Port B SPI1 SPI2\_MOSI, SPI2\_MISO, SPI2\_SCK, SPI2\_NSS Port C PC[7:0] PD[7:0] PE[7:0] PF[7:0] PG[7:0] SPI2 USART1\_RX, USART1\_TX, USART1\_CK Port D USART1 Port E USART2\_RX, USART2\_TX, USART2\_CK USART3\_RX, USART3\_TX, USART3\_CK USART2 Port F USART3 Port G BEEP ALARM, CALIB, TAMP1/2/3 $^{\rm V}$ DDA, $^{\rm V}$ SSA Beeper ADC1\_INx 12-bit ADC1 RTC V<sub>REF+</sub> v<sub>REF</sub>-IWDG VREFINT out LCD driver SEGx, COMx $V_{LCD} = 2.5 \text{ to } 3.6 \text{ V}$ LCD booster MS30323V1 Figure 1. High density value line STM8L05xxx device block diagram Legend: ADC: Analog-to-digital converter BOR: Brownout reset DMA: Direct memory access I<sup>2</sup>C: Inter-integrated circuit multimaster interface LCD: Liquid crystal display POR/PDR: Power on reset / power down reset RTC: Real-time clock SPI: Serial peripheral interface SWIM: Single wire interface module USART: Universal synchronous asynchronous receiver transmitter WWDG: Window watchdog IWDG: independent watchdog STM8L052R8 Functional overview ## 3.1 Low power modes mode. The high density value line STM8L05xxx devices support five low power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: - Wait mode: The CPU clock is stopped, but selected peripherals keep running. An internal or external interrupt, event or a Reset can be used to exit the microcontroller from Wait mode (WFE or WFI mode). - Low power run mode: The CPU and the selected peripherals are running. Execution is done from RAM with a low speed oscillator (LSI or LSE). Flash memory and data EEPROM are stopped and the voltage regulator is configured in ultra low power mode. The microcontroller enters Low power run mode by software and can exit from this mode by software or by a reset. - All interrupts must be masked. They cannot be used to exit the microcontroller from this mode. - Low power wait mode: This mode is entered when executing a Wait for event in Low power run mode. It is similar to Low power run mode except that the CPU clock is stopped. The wakeup from this mode is triggered by a Reset or by an internal or external event (peripheral event generated by the timers, serial interfaces, DMA controller (DMA1) and I/O ports). When the wakeup is triggered by an event, the system goes back to Low power run mode. All interrupts must be masked. They cannot be used to exit the microcontroller from this - Active-halt mode: CPU and peripheral clocks are stopped, except RTC. The wakeup can be triggered by RTC interrupts, external interrupts or reset. - Halt mode: CPU and peripheral clocks are stopped, the device remains powered on. The wakeup is triggered by an external interrupt or reset. A few peripherals have also a wakeup from Halt capability. Switching off the internal reference voltage reduces power consumption. Through software configuration it is also possible to wake up the device without waiting for the internal reference voltage wakeup time to have a fast wakeup time of 5 μs. Functional overview STM8L052R8 ## 3.2 Central processing unit STM8 ### 3.2.1 Advanced STM8 Core The 8-bit STM8 core is designed for code efficiency and performance with an Harvard architecture and a 3-stage pipeline. It contains 6 internal registers which are directly addressable in each execution context, 20 addressing modes including indexed indirect and relative addressing, and 80 instructions. #### Architecture and registers - Harvard architecture - 3-stage pipeline - 32-bit wide program memory bus single cycle fetching most instructions - X and Y 16-bit index registers enabling indexed addressing modes with or without offset and read-modify-write type data manipulations - 8-bit accumulator - 24-bit program counter 16-Mbyte linear memory space - 16-bit stack pointer access to a 64-Kbyte level stack - 8-bit condition code register 7 condition flags for the result of the last instruction #### Addressing - 20 addressing modes - Indexed indirect addressing mode for lookup tables located anywhere in the address space - Stack pointer relative addressing mode for local variables and parameter passing #### Instruction set - 80 instructions with 2-byte average instruction size - Standard data movement and logic/arithmetic functions - 8-bit by 8-bit multiplication - 16-bit by 8-bit and 16-bit by 16-bit division - Bit manipulation - Data transfer between stack and accumulator (push/pop) with direct stack access - Data transfer using the X and Y registers or direct memory-to-memory transfers ## 3.2.2 Interrupt controller The high density value line STM8L05xxx devices feature a nested vectored interrupt controller: - Nested interrupts with 3 software priority levels - 32 interrupt vectors with hardware priority - Up to 40 external interrupt sources on 11 vectors - Trap and reset interrupts 57 STM8L052R8 Functional overview ## 3.3 Reset and supply management ## 3.3.1 Power supply scheme The device requires a 1.8 V to 3.6 V operating supply voltage ( $V_{DD}$ ). The external power supply pins must be connected as follows: - V<sub>SS1</sub>, V<sub>DD1</sub>, V<sub>SS2</sub>, V<sub>DD2</sub>, V<sub>SS3</sub>, V<sub>DD3</sub> = 1.8 to 3.6 V: external power supply for I/Os and for the internal regulator. Provided externally through V<sub>DD</sub> pins, the corresponding ground pin is VSS. V<sub>SS1</sub>/V<sub>SS2</sub>/V<sub>SS3</sub>/V<sub>SS4</sub> and V<sub>DD1</sub>/V<sub>DD2</sub>/V<sub>DD3</sub> must not be left unconnected. - V<sub>SSA</sub>; V<sub>DDA</sub> = 1.8 to 3.6 V: external power supplies for analog peripherals. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively. - V<sub>REF+</sub>; V<sub>REF-</sub> (for ADC1): external reference voltage for ADC1. Must be provided externally through V<sub>REF+</sub> and V<sub>REF-</sub> pin. ## 3.3.2 Power supply supervisor The device has an integrated ZEROPOWER power-on reset (POR)/power-down reset (PDR), coupled with a brownout reset (BOR) circuitry that ensures proper operation starting from 1.8 V. After the 1.8 V BOR threshold is reached, the option byte loading process starts, either to confirm or modify default thresholds, or to disable BOR permanently. Five BOR thresholds are available through option bytes, starting from 1.8 V to 3 V. To reduce the power consumption in Halt mode, it is possible to automatically switch off the internal reference voltage (and consequently the BOR) in Halt mode. The device remains under reset when $V_{DD}$ is below a specified threshold, $V_{POR/PDR}$ or $V_{BOR}$ , without the need for any external reset circuit. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}/V_{DDA}$ power supply and compares it to the $V_{PVD}$ threshold. This PVD offers 7 different levels between 1.85 V and 3.05 V, chosen by software, with a step around 200 mV. An interrupt can be generated when $V_{DD}/V_{DDA}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}/V_{DDA}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. #### 3.3.3 Voltage regulator The high density value line STM8L05xxx embeds an internal voltage regulator for generating the 1.8 V power supply for the core and peripherals. This regulator has two different modes: - Main voltage regulator mode (MVR) for Run, Wait for interrupt (WFI) and Wait for event (WFE) modes - Low power voltage regulator mode (LPVR) for Halt, Active-halt, Low power run and Low power wait modes When entering Halt or Active-halt modes, the system automatically switches from the MVR to the LPVR in order to reduce current consumption. Functional overview STM8L052R8 ## 3.4 Clock management The clock controller distributes the system clock (SYSCLK) coming from different oscillators to the core and the peripherals. It also manages clock gating for low power modes and ensures clock robustness. #### **Features** - Clock prescaler: To get the best compromise between speed and current consumption the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler. - **Safe clock switching:** Clock sources can be changed safely on the fly in run mode through a configuration register. - **Clock management:** To reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory. - System clock sources: 4 different clock sources can be used to drive the system clock: - 1-16 MHz High speed external crystal (HSE) - 16 MHz High speed internal RC oscillator (HSI) - 32.768 kHz Low speed external crystal (LSE) - 38 kHz Low speed internal RC (LSI) - RTC and LCD clock sources: The above four sources can be chosen to clock the RTC and the LCD, whatever the system clock. - **Startup clock:** After reset, the microcontroller restarts by default with an internal 2 MHz clock (HSI/8). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts. - Clock security system (CSS): This feature can be enabled by software. If a HSE clock failure occurs, the system clock is automatically switched to HSI. - Configurable main clock output (CCO): This outputs an external clock for use by the application. STM8L052R8 Functional overview Figure 2. High density value line STM8L05xxx clock tree diagram - The HSE clock source can be either an external crystal/ceramic resonator or an external source (HSE bypass). Refer to Section HSE clock in the STM8L15x and STM8L16x reference manual (RM0031). - The LSE clock source can be either an external crystal/ceramic resonator or a external source (LSE bypass). Refer to Section LSE clock in the STM8L15x and STM8L16x reference manual (RM0031). ## 3.5 Low power real-time clock The real-time clock (RTC) is an independent binary coded decimal (BCD) timer/counter. Six byte locations contain the second, minute, hour (12/24 hour), week day, date, month, year, in BCD (binary coded decimal) format. Correction for 28, 29 (leap year), 30, and 31 day months are made automatically. The subsecond field can also be read in binary format. The calendar can be corrected from 1 to 32767 RTC clock pulses. This allows to make a synchronization to a master clock. The RTC offers a digital calibration which allows an accuracy of +/-0.5ppm. It provides a programmable alarm and programmable periodic interrupts with wakeup from Halt capability. - Periodic wakeup time using the 32.768 kHz LSE with the lowest resolution (of 61 μs) is from min. 122 μs to max. 3.9 s. With a different resolution, the wakeup time can reach 36 hours. - Periodic alarms based on the calendar can also be generated from every second to every year. A clock security system detects a failure on LSE, and can provide an interrupt with wakeup capability. The RTC clock can automatically switch to LSI in case of LSE failure. The RTC also provides 3 anti-tamper detection pins. This detection embeds a programmable filter and can wakeup the MCU. Functional overview STM8L052R8 ## 3.6 LCD (Liquid crystal display) The LCD is only available on STM8L052xx devices. The liquid crystal display drives up to 8 common terminals and up to 24 segment terminals to drive up to 192 pixels. It can also be configured to drive up to 4 common and 28 segments (up to 112 pixels). - Internal step-up converter to guarantee contrast control whatever V<sub>DD</sub>. - Static 1/2, 1/3, 1/4, 1/8 duty supported. - Static 1/2, 1/3, 1/4 bias supported. - Phase inversion to reduce power consumption and EMI. - Up to 8 pixels which can be programmed to blink. - The LCD controller can operate in Halt mode. Note: Unnecessary segments and common pins can be used as general I/O pins. ## 3.7 Memories The high density value line STM8L05xxx devices have the following main features: - 4 Kbytes of RAM - The non-volatile memory is divided into three arrays: - 64 Kbytes of high density embedded Flash program memory - 256 bytes of data EEPROM - Option bytes The EEPROM embeds the error correction code (ECC) feature. It supports the read-while-write (RWW): it is possible to execute the code from the program matrix while programming/erasing the data matrix. The option byte protects part of the Flash program memory from write and readout piracy. ## 3.8 DMA A 4-channel direct memory access controller (DMA1) offers a memory-to-memory and peripherals-from/to-memory transfer capability. The 4 channels are shared between the following IPs with DMA capability: ADC1, I2C1, SPI1, SPI 2, USART1, USART2, USART3 and the five timers. 18/112 Doc ID023337 Rev 3 STM8L052R8 Functional overview ## 3.9 Analog-to-digital converter • 12-bit analog-to-digital converter (ADC1) with 27 channels (including 4 fast channels) and internal reference voltage - Conversion time down to 1 μs with f<sub>SYSCL K</sub>= 16 MHz - Programmable resolution - Programmable sampling time - Single and continuous mode of conversion - Scan capability: automatic conversion performed on a selected group of analog inputs - Analog watchdog: interrupt generation when the converted voltage is outside the programmed threshold - Triggered by timer Note: ADC1 can be served by DMA1. ## 3.10 System configuration controller and routing interface The system configuration controller provides the capability to remap some alternate functions on different I/O ports. TIM4 and ADC1 DMA channels can also be remapped. The highly flexible routing interface allows application software to control the routing of different I/Os to the TIM1 timer input captures. It also controls the routing of internal analog signals to ADC1 and the internal reference voltage V<sub>REFINT</sub>. ## 3.11 Timers The high density value line STM8L05xxx devices contain one advanced control timer (TIM1), three 16-bit general purpose timers (TIM2, TIM3 and TIM5) and one 8-bit basic timer (TIM4). All the timers can be served by DMA1. Table 2 compares the features of the advanced control, general-purpose and basic timers. Table 2. Timer feature comparison | Timer | Counter resolution | Counter<br>type | Prescaler factor | DMA1<br>request<br>generation | Capture/compare channels | Complementary outputs | |-------|--------------------|-----------------|--------------------------------|-------------------------------|--------------------------|-----------------------| | TIM1 | | | Any integer from 1 to 65536 | | 3 + 1 | 3 | | TIM2 | 16-bit | up/down | | | | | | TIM3 | | | Any power of 2 from 1 to 128 | Yes | 2 | | | TIM5 | | | | | | None | | TIM4 | 8-bit | up | Any power of 2 from 1 to 32768 | | 0 | | Functional overview STM8L052R8 #### 3.11.1 TIM1 - 16-bit advanced control timer This is a high-end timer designed for a wide range of control applications. With its complementary outputs, dead-time control and center-aligned PWM capability, the field of applications is extended to motor control, lighting and half-bridge driver. - 16-bit up, down and up/down autoreload counter with 16-bit prescaler - 3 independent capture/compare channels (CAPCOM) configurable as input capture, output compare, PWM generation (edge and center aligned mode) and single pulse mode output - 1 additional capture/compare channel which is not connected to an external I/O - Synchronization module to control the timer with external signals - Break input to force timer outputs into a defined state - 3 complementary outputs with adjustable dead time - Encoder mode - Interrupt capability on various events (capture, compare, overflow, break, trigger) ### 3.11.2 16-bit general purpose timers - 16-bit autoreload (AR) up/down-counter - 7-bit prescaler adjustable to fixed power of 2 ratios (1...128) - 2 individually configurable capture/compare channels - PWM mode - Interrupt capability on various events (capture, compare, overflow, break, trigger) - Synchronization with other timers or external signals (external clock, reset, trigger and enable) #### 3.11.3 8-bit basic timer The 8-bit timer consists of an 8-bit up auto-reload counter driven by a programmable prescaler. It can be used for timebase generation with interrupt generation on timer overflow. ## 3.12 Watchdog timers The watchdog system is based on two independent timers providing maximum security to the applications. ## 3.12.1 Window watchdog timer The window watchdog (WWDG) is used to detect the occurrence of a software fault, usually generated by external interferences or by unexpected logical conditions, which cause the application program to abandon its normal sequence. ### 3.12.2 Independent watchdog timer The independent watchdog peripheral (IWDG) can be used to resolve processor malfunctions due to hardware or software failures. 20/112 Doc ID023337 Rev 3 STM8L052R8 Functional overview It is clocked by the internal LSI RC clock source, and thus stays active even in case of a CPU clock failure. ## 3.13 Beeper The beeper function outputs a signal on the BEEP pin for sound generation. The signal is in the range of 1, 2 or 4 kHz. ## 3.14 Communication interfaces #### 3.14.1 SPI The serial peripheral interfaces (SPI1 and SPI2) provide half/ full duplex synchronous serial communication with external devices. - Maximum speed: 8 Mbit/s (f<sub>SYSCLK</sub>/2) both for master and slave - Full duplex synchronous transfers - Simplex synchronous transfers on 2 lines with a possible bidirectional data line - Master or slave operation selectable by hardware or software - Hardware CRC calculation - Slave/master selection input pin Note: SPI1 and SPI2 can be served by the DMA1 Controller. #### 3.14.2 I<sup>2</sup>C The I<sup>2</sup>C bus interface (I<sup>2</sup>C1) provides multi-master capability, and controls all I<sup>2</sup>C bus-specific sequencing, protocol, arbitration and timing. - Master, slave and multi-master capability - Standard mode up to 100 kHz and fast speed modes up to 400 kHz - 7-bit and 10-bit addressing modes - SMBus 2.0 and PMBus support - Hardware CRC calculation Note: $I^2C1$ can be served by the DMA1 Controller. #### 3.14.3 USART The USART interfaces (USART1, USART2 and USART3) allow full duplex, asynchronous communications with external devices requiring an industry standard NRZ asynchronous serial data format. It offers a very wide range of baud rates. - 1 Mbit/s full duplex SCI - SPI1 emulation - High precision baud rate generator - Smartcard emulation - IrDA SIR encoder decoder - Single wire half duplex mode Note: USART1, USART2 and USART3 can be served by the DMA1 Controller. Functional overview STM8L052R8 ## 3.15 Infrared (IR) interface The high density value line STM8L05xxx devices contain an infrared interface which can be used with an IR LED for remote control functions. Two timer output compare channels are used to generate the infrared remote control signals. ## 3.16 Development support #### **Development tools** Development tools for the STM8 microcontrollers include: - The STice emulation system offering tracing and code profiling - The STVD high-level language debugger including C compiler, assembler and integrated development environment - The STVP Flash programming software The STM8 also comes with starter kits, evaluation boards and low-cost in-circuit debugging/programming tools. #### Single wire data interface (SWIM) and debug module The debug module with its single wire data interface (SWIM) permits non-intrusive real-time in-circuit debugging and fast memory programming. The Single wire interface is used for direct access to the debugging module and memory programming. The interface can be activated in all device operation modes. The non-intrusive debugging module features a performance close to a full-featured emulator. Beside memory and peripherals, CPU operation can also be monitored in real-time by means of shadow registers. #### **Bootloader** A bootloader is available to reprogram the Flash memory using the USART1, USART2, USART3 (USARTs in asynchronous mode), SPI1 or SPI2 interfaces. The reference document for the bootloader is *UM0560: STM8 bootloader user manual*. The bootloader is used to download application software into the device memories, including RAM, program and data memory, using standard serial interfaces. It is a complementary solution to programming via the SWIM debugging interface. 22/112 Doc ID023337 Rev 3 STM8L052R8 Pin description ## 4 Pin description Figure 3. STM8L052R8 64-pin LQFP64 package pinout Pin description STM8L052R8 Table 3. Legend/abbreviation for Table 4 | Туре | I= input, O = output, S = power supply | | | | | | | | |------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | | FT | Five-volt tolerant | | | | | | | | Level | TT | 3.6 V tolerant | | | | | | | | | Output | HS = high sink/source (20 mA) | | | | | | | | Port and control | Input | float = floating, wpu = weak pull-up | | | | | | | | configuration | Output | T = true open drain, OD = open drain, PP = push pull | | | | | | | | Reset state | Unless other | state after reset release). erwise specified, the pin state is the same during the reset phase (i.e. t") and after internal reset release (i.e. at reset state). | | | | | | | Table 4. High density value line STM8L05xxx pin description | Pin<br>number | Table 4. Figit | | | | nput | | | utpu | - | | | |---------------|---------------------------------------------------------------------------|------|-------------------|----------|------|----------------|------------------|------|----|--------------------------------|------------------------------------------------------------------------------| | LQFP64 | Pin name | Type | I/O level | floating | ndw | Ext. interrupt | High sink/source | ОО | ЬР | Main function<br>(after reset) | Default alternate function | | 2 | NRST/PA1 <sup>(1)</sup> | I/O | - | - | Χ | - | HS | Х | Χ | Reset | PA1 | | 3 | PA2/OSC_IN/<br>[USART1_TX] <sup>(8)</sup> /<br>[SPI1_MISO] <sup>(8)</sup> | I/O | - | Х | х | Х | HS | X | Х | Port A2 | HSE oscillator input /<br>[USART1 transmit] / [SPI1<br>master in- slave out] | | 4 | PA3/OSC_OUT/[USART1_<br>RXJ <sup>(8)</sup> /[SPI1_MOSIJ <sup>(8)</sup> | I/O | - | Х | х | Х | HS | Х | Х | Port A3 | HSE oscillator output /<br>[USART1 receive]/ [SPI1<br>master out/slave in]/ | | 5 | PA4/TIM2_BKIN/<br>[TIM2_ETR] <sup>(8)</sup> /<br>LCD_COM0/ADC1_IN2 | I/O | FT <sup>(2)</sup> | Х | х | Х | HS | Х | Х | Port A4 | Timer 2 - break input<br>/[Timer 2 - trigger]/<br>LCD COM 0 / ADC1 input 2 | | 6 | PA5/TIM3_BKIN/<br>[TIM3_ETR] <sup>(8)</sup> /<br>LCD_COM1/ADC1_IN1 | I/O | FT <sup>(2)</sup> | Х | X | X | HS | X | X | Port A5 | Timer 3 - break input /[Timer 3 - trigger]/ LCD_COM 1 / ADC1 input 1 | | 7 | PA6/[ADC1_TRIG]/<br>LCD_COM2/ADC1_IN0 | I/O | FT <sup>(2)</sup> | Х | Х | Х | HS | Х | Х | Port A6 | [ADC1 - trigger] /<br>LCD_COM2 /<br>ADC1 input 0 | | 8 | PA7/LCD_SEG0 <sup>(2)</sup><br>/TIM5_CH1 | I/O | FT <sup>(2)</sup> | Х | X | X | HS | X | X | Port A7 | LCD segment 0/ TIM5 channel 1 | | 31 | PB0 <sup>(3)</sup> /TIM2_CH1/<br>LCD_SEG10/ADC1_IN18 | I/O | FT <sup>(2)</sup> | Х | Х | Х | HS | Х | Х | Port B0 | Timer 2 - channel 1 / LCD segment 10 / ADC1_IN18 | 24/112 Doc ID023337 Rev 3 STM8L052R8 Pin description Table 4. High density value line STM8L05xxx pin description (continued) | Pin<br>number | | | | | Input | | C | utpu | ıt | | | | |---------------|----------------------------------------------------------------------------|------|-------------------|------------------|------------------|----------------|------------------|------------------|----|--------------------------------|----------------------------------------------------------------------------------------|--| | LQFP64 | Pin name | Туре | I/O level | floating | ndw | Ext. interrupt | High sink/source | Ф | dd | Main function<br>(after reset) | Default alternate function | | | 32 | PB1/TIM3_CH1/<br>LCD_SEG11/<br>ADC1_IN17 | I/O | FT <sup>(2)</sup> | X | х | X | HS | X | Χ | Port B1 | Timer 3 - channel 1 / LCD segment 11 / ADC1_IN17 | | | 33 | PB2/ TIM2_CH2/<br>LCD_SEG12/<br>ADC1_IN16 | I/O | FT <sup>(2)</sup> | Х | х | Х | HS | Х | Х | Port B2 | Timer 2 - channel 2 / LCD<br>segment 12 / ADC1_IN16 | | | 34 | PB3/TIM2_ETR/<br>LCD_SEG13/<br>ADC1_IN15 | I/O | FT <sup>(2)</sup> | Х | Х | Х | HS | Х | Х | Port B3 | Timer 2 - trigger / LCD segment 13 /ADC1_IN15 | | | 35 | PB4 <sup>(3)</sup> /[SPI1_NSS] <sup>(8)</sup> /<br>LCD_SEG14/<br>ADC1_IN14 | I/O | FT <sup>(2)</sup> | X <sup>(3)</sup> | X <sup>(3)</sup> | Х | HS | Х | Х | Port B4 | [SPI1 master/slave select] /<br>LCD segment 14 /<br>ADC1_IN14 | | | 36 | PB5/[SPI1_SCK] <sup>(8)</sup> /<br>LCD_SEG15/<br>ADC1_IN13 | I/O | FT <sup>(2)</sup> | Х | х | Х | HS | Х | Х | Port B5 | [SPI1 clock] / LCD segment<br>15 / ADC1_IN13 | | | 37 | PB6/[SPI1_MOSIJ <sup>(8)</sup> /<br>LCD_SEG16/<br>ADC1_IN12 | I/O | FT <sup>(2)</sup> | Х | х | Х | HS | Х | Х | Port B6 | [SPI1 master out/slave in]/<br>LCD segment 16 /<br>ADC1_IN12 | | | 38 | PB7/[SPI1_MISO] <sup>(8)</sup> /<br>LCD_SEG17/<br>ADC1_IN11 | I/O | FT <sup>(2)</sup> | Х | Х | X | HS | Х | Х | Port B7 | [SPI1 master in- slave out]<br>/LCD segment 17 /<br>ADC1_IN11 | | | 53 | PC0 <sup>(2)</sup> /I2C1_SDA | I/O | FT <sup>(2)</sup> | Х | - | Х | | T <sup>(4)</sup> | | Port C0 | I2C1 data | | | 54 | PC1 <sup>(2)</sup> /I2C1_SCL | I/O | FT <sup>(2)</sup> | Х | - | Х | | T <sup>(4)</sup> | | Port C1 | I2C1 clock | | | 57 | PC2/USART1_RX/<br>LCD_SEG22/ADC1_IN6/<br>VREFINT | I/O | FT <sup>(2)</sup> | Х | х | Х | HS | X | X | Port C2 | USART1 receive /<br>LCD segment 22 /<br>ADC1_IN6 /Internal voltage<br>reference output | | | 58 | PC3/USART1_TX/<br>LCD_SEG23/<br>ADC1_IN5 | I/O | FT <sup>(2)</sup> | Х | х | Х | HS | х | Х | Port C3 | USART1 transmit /<br>LCD segment 23 /<br>ADC1_IN5 | | | 59 | PC4/USART1_CK/<br>I2C1_SMB/CCO/<br>ADC1_IN4 | I/O | FT <sup>(2)</sup> | Х | х | Х | HS | Х | Х | Port C4 | USART1 synchronous<br>clock / I2C1_SMB /<br>Configurable clock output /<br>ADC1_IN4 | |