Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ## STM8S103F2 STM8S103F3 STM8S103K3 Access line, 16 MHz STM8S 8-bit MCU, up to 8 Kbytes Flash, data EEPROM,10-bit ADC, 3 timers, UART, SPI, I<sup>2</sup>C Datasheet - production data ### **Features** #### Core - 16 MHz advanced STM8 core with Harvard architecture and 3-stage pipeline - Extended instruction set #### **Memories** - Program memory: 8 Kbyte Flash; data retention 20 years at 55 °C after 10 kcycle - Data memory: 640 byte true data EEPROM; endurance 300 kcycle - RAM: 1 Kbyte ### Clock, reset and supply management - 2.95 to 5.5 V operating voltage - Flexible clock control, 4 master clock sources - Low power crystal resonator oscillator - External clock input - Internal, user-trimmable 16 MHz RC - Internal low-power 128 kHz RC - Clock security system with clock monitor - Power management: - Low-power modes (wait, active-halt, halt) - Switch-off peripheral clocks individually - Permanently active, low-consumption poweron and power-down reset ### Interrupt management - Nested interrupt controller with 32 interrupts - Up to 27 external interrupts on 6 vectors #### **Timers** Advanced control timer: 16-bit, 4 CAPCOM channels, 3 complementary outputs, dead-time insertion and flexible synchronization - 16-bit general purpose timer, with 3 CAPCOM channels (IC, OC or PWM) - · 8-bit basic timer with 8-bit prescaler - Auto wake-up timer - Window watchdog and independent watchdog timers #### **Communication interfaces** - UART with clock output for synchronous operation, SmartCard, IrDA, LIN master mode - SPI interface up to 8 Mbit/s - I2C interface up to 400 kbit/s ### Analog to digital converter (ADC) 10-bit, ±1 LSB ADC with up to 5 multiplexed channels, scan mode and analog watchdog #### I/Os - Up to 28 I/Os on a 32-pin package including 21 high sink outputs - Highly robust I/O design, immune against current injection #### **Unique ID** · 96-bit unique key for each device ## **Contents** | 1 | Intro | oduction | 9 | |---|-------|----------------------------------------------------------------|----| | 2 | Desc | cription | 10 | | 3 | Bloc | k diagram | 11 | | 4 | Prod | duct overview | 12 | | | 4.1 | Central processing unit STM8 | 12 | | | 4.2 | Single wire interface module (SWIM) and debug module (DM) | 13 | | | 4.3 | Interrupt controller | 13 | | | 4.4 | Flash program and data EEPROM memory | 13 | | | 4.5 | Clock controller | 15 | | | 4.6 | Power management | 16 | | | 4.7 | Watchdog timers | 16 | | | 4.8 | Auto wakeup counter | 17 | | | 4.9 | Beeper | 17 | | | 4.10 | TIM1 - 16-bit advanced control timer | 17 | | | 4.11 | TIM2 - 16-bit general purpose timer | 17 | | | 4.12 | TIM4 - 8-bit basic timer | 18 | | | 4.13 | Analog-to-digital converter (ADC1) | 18 | | | 4.14 | Communication interfaces | 18 | | | | 4.14.1 UART1 | 19 | | | | 4.14.2 SPI | 19 | | | | 4.14.3 I <sup>2</sup> C | 20 | | 5 | Pino | out and pin description | 21 | | | 5.1 | STM8S103K3 UFQFPN32/LQFP32/SDIP32 pinout and pin description | 22 | | | 5.2 | STM8S103F2/F3 TSSOP20/SO20/UFQFPN20 pinout and pin description | 26 | | | | 5.2.1 STM8S103F2/F3 TSSOP20/SO20 pinout | 26 | | | | 5.2.2 STM8S103F2/F3 UFQFPN20 pinout | 27 | | | 5.3 | Alternate function remapping | 30 | | 6.1 Memory map 6.2 Register map 6.2.1 I/O port hardware register map 6.2.2 General hardware register map 6.2.3 CPU/SWIM/debug module/interrupt controller registers 7 Interrupt vector mapping 8 Option byte 8.1 Alternate function remapping bits 9 Unique ID 10 Electrical characteristics 10.1 Parameter conditions 10.1.1 Minimum and maximum values 10.1.2 Typical values 10.1.3 Typical curves 10.1.4 Loading capacitor 10.1.5 Pin input voltage 10.2 Absolute maximum ratings 10.3 Operating conditions 10.3.1 VCAP external capacitor | 32334143 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | 6.2.1 I/O port hardware register map 6.2.2 General hardware register map 6.2.3 CPU/SWIM/debug module/interrupt controller registers 7 Interrupt vector mapping 8 Option byte 8.1 Alternate function remapping bits 9 Unique ID 10 Electrical characteristics 10.1 Parameter conditions 10.1.1 Minimum and maximum values 10.1.2 Typical values 10.1.3 Typical curves 10.1.4 Loading capacitor 10.1.5 Pin input voltage 10.2 Absolute maximum ratings 10.3 Operating conditions | 32<br>41 | | 6.2.1 I/O port hardware register map 6.2.2 General hardware register map 6.2.3 CPU/SWIM/debug module/interrupt controller registers 7 Interrupt vector mapping 8 Option byte 8.1 Alternate function remapping bits 9 Unique ID 10 Electrical characteristics 10.1 Parameter conditions 10.1.1 Minimum and maximum values 10.1.2 Typical values 10.1.3 Typical curves 10.1.4 Loading capacitor 10.1.5 Pin input voltage 10.2 Absolute maximum ratings 10.3 Operating conditions | 32<br>41 | | 6.2.3 CPU/SWIM/debug module/interrupt controller registers 7 Interrupt vector mapping 8 Option byte 8.1 Alternate function remapping bits 9 Unique ID 10 Electrical characteristics 10.1 Parameter conditions 10.1.1 Minimum and maximum values 10.1.2 Typical values 10.1.3 Typical curves 10.1.4 Loading capacitor 10.1.5 Pin input voltage 10.2 Absolute maximum ratings 10.3 Operating conditions | 41 | | 7 Interrupt vector mapping 8 Option byte 8.1 Alternate function remapping bits 9 Unique ID 10 Electrical characteristics 10.1 Parameter conditions 10.1.1 Minimum and maximum values 10.1.2 Typical values 10.1.3 Typical curves 10.1.4 Loading capacitor 10.1.5 Pin input voltage 10.2 Absolute maximum ratings 10.3 Operating conditions | 43 | | 8 Option byte 8.1 Alternate function remapping bits 9 Unique ID 10 Electrical characteristics 10.1 Parameter conditions 10.1.1 Minimum and maximum values 10.1.2 Typical values 10.1.3 Typical curves 10.1.4 Loading capacitor 10.1.5 Pin input voltage 10.2 Absolute maximum ratings 10.3 Operating conditions | | | 8.1 Alternate function remapping bits 9 Unique ID 10 Electrical characteristics 10.1 Parameter conditions 10.1.1 Minimum and maximum values 10.1.2 Typical values 10.1.3 Typical curves 10.1.4 Loading capacitor 10.1.5 Pin input voltage 10.2 Absolute maximum ratings 10.3 Operating conditions | 45 | | 9 Unique ID 10 Electrical characteristics 10.1 Parameter conditions 10.1.1 Minimum and maximum values 10.1.2 Typical values 10.1.3 Typical curves 10.1.4 Loading capacitor 10.1.5 Pin input voltage 10.2 Absolute maximum ratings 10.3 Operating conditions | | | 10.1 Parameter conditions 10.1.1 Minimum and maximum values 10.1.2 Typical values 10.1.3 Typical curves 10.1.4 Loading capacitor 10.1.5 Pin input voltage 10.2 Absolute maximum ratings 10.3 Operating conditions | 47 | | 10.1 Parameter conditions 10.1.1 Minimum and maximum values 10.1.2 Typical values 10.1.3 Typical curves 10.1.4 Loading capacitor 10.1.5 Pin input voltage 10.2 Absolute maximum ratings 10.3 Operating conditions | 49 | | 10.1.1 Minimum and maximum values 10.1.2 Typical values 10.1.3 Typical curves 10.1.4 Loading capacitor 10.1.5 Pin input voltage 10.2 Absolute maximum ratings 10.3 Operating conditions | 50 | | 10.1.2 Typical values 10.1.3 Typical curves 10.1.4 Loading capacitor 10.1.5 Pin input voltage 10.2 Absolute maximum ratings 10.3 Operating conditions | 50 | | 10.1.3 Typical curves 10.1.4 Loading capacitor 10.1.5 Pin input voltage 10.2 Absolute maximum ratings 10.3 Operating conditions | 50 | | 10.1.4 Loading capacitor 10.1.5 Pin input voltage 10.2 Absolute maximum ratings 10.3 Operating conditions | 50 | | 10.1.5 Pin input voltage | 50 | | 10.2 Absolute maximum ratings | 50 | | 10.3 Operating conditions | 50 | | . • | 51 | | 10.3.1 VCAP external capacitor | 52 | | · | 55 | | 10.3.2 Supply current characteristics | 55 | | 10.3.3 External clock sources and timing characteristics | 64 | | 10.3.4 Internal clock sources and timing characteristics | 67 | | 10.3.5 Memory characteristics | 69 | | 10.3.6 I/O port pin characteristics | 70 | | 10.3.7 Reset pin characteristics | | | 10.3.8 SPI serial peripheral interface | 77 | | 10.3.9 I <sup>2</sup> C interface characteristics | 81 | | 10.3.10 10-bit ADC characteristics | 82 | | 10.3.11 EMC characteristics | 86 | | 11 Package information | 89 | | 11.1 LQFP32 package information | 89 | | | 11.2 | UFQFPN32 package information | |----|-------|----------------------------------------------| | | 11.3 | UFQFPN20 package information | | | 11.4 | SDIP32 package information | | | 11.5 | TSSOP20 package information | | | 11.6 | SO20 package information | | | 11.7 | UFQFPN recommended footprint | | 12 | Ther | mal characteristics106 | | | 12.1 | Reference document | | | 12.2 | Selecting the product temperature range | | 13 | Orde | ring information | | | 13.1 | STM8S103 FASTROM microcontroller option list | | 14 | STM | B development tools | | | 14.1 | Emulation and in-circuit debugging tools113 | | | | 14.1.1 STice key features | | | 14.2 | Software tools | | | | 14.2.1 STM8 toolset | | | | 14.2.2 C and assembly toolchains | | | 14.3 | Programming tools | | 15 | Revis | sion history 116 | ## List of tables | Table 1. | STM8S103F2/x3 access line features | 10 | |-----------|---------------------------------------------------------------------------------------------|----| | Table 2. | Peripheral clock gating bit assignments in CLK_PCKENR1/2 registers | 15 | | Table 3. | TIM timer features | 18 | | Table 4. | Legend/abbreviations for pin description tables | 21 | | Table 5. | STM8S103K3 pin descriptions | 23 | | Table 6. | STM8S103F2 and STM8S103F3 pin descriptions | 28 | | Table 7. | I/O port hardware register map | 32 | | Table 8. | General hardware register map | 33 | | Table 9. | CPU/SWIM/debug module/interrupt controller registers | 41 | | Table 10. | Interrupt mapping | 43 | | Table 11. | Option byte | | | Table 12. | Option byte description | 46 | | Table 13. | STM8S103K3 alternate function remapping bits for 32-pin devices | 47 | | Table 14. | STM8S103Fx alternate function remapping bits for 20-pin devices | 48 | | Table 15. | Unique ID registers (96 bits) | | | Table 16. | Voltage characteristics | 51 | | Table 17. | Current characteristics | 51 | | Table 18. | Thermal characteristics | 52 | | Table 19. | General operating conditions | 52 | | Table 20. | Operating conditions at power-up/power-down | 53 | | Table 21. | Total current consumption with code execution in run mode at $V_{DD} = 5 V$ | 55 | | Table 22. | Total current consumption with code execution in run mode at $V_{DD} = 3.3 \text{ V} \dots$ | 56 | | Table 23. | Total current consumption in wait mode at V <sub>DD</sub> = 5 V | 57 | | Table 24. | Total current consumption in wait mode at V <sub>DD</sub> = 3.3 V | 57 | | Table 25. | Total current consumption in active halt mode at V <sub>DD</sub> = 5 V | 58 | | Table 26. | Total current consumption in active halt mode at V <sub>DD</sub> = 3.3 V | 58 | | Table 27. | Total current consumption in halt mode at V <sub>DD</sub> = 5 V | 59 | | Table 28. | Total current consumption in halt mode at V <sub>DD</sub> = 3.3 V | 59 | | Table 29. | Wakeup times | | | Table 30. | Total current consumption and timing in forced reset state | 60 | | Table 31. | Peripheral current consumption | | | Table 32. | HSE user external clock characteristics | 64 | | Table 33. | HSE oscillator characteristics | 65 | | Table 34. | HSI oscillator characteristics | 67 | | Table 35. | LSI oscillator characteristics | 68 | | Table 36. | RAM and hardware registers | 69 | | Table 37. | Flash program memory/data EEPROM memory | | | Table 38. | I/O static characteristics | | | Table 39. | Output driving current (standard ports) | 71 | | Table 40. | Output driving current (true open drain ports) | 72 | | Table 41. | Output driving current (high sink ports) | 72 | | Table 42. | NRST pin characteristics | 75 | | Table 43. | SPI characteristics | | | Table 44. | I <sup>2</sup> C characteristics | 81 | | Table 45. | ADC characteristics | | | Table 46. | ADC accuracy with R <sub>AIN</sub> < 10 kΩ, V <sub>DD</sub> = 5 V | 83 | | Table 47. | ADC accuracy with $R_{AIN}$ < 10 k $\Omega$ , $V_{DD}$ = 3.3 V | 84 | | Table 48. | EMS data | | ### List of tables ### STM8S103F2 STM8S103F3 STM8S103K3 | Table 49. | EMI data | _ | |-----------|---------------------------------------------------------------------------|-----| | Table 50. | ESD absolute maximum ratings | 87 | | Table 51. | Electrical sensitivities | 88 | | Table 52. | LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package mechanical data | 90 | | Table 53. | UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat | | | | package mechanical data | 93 | | Table 54. | UFQFPN20 - 20-lead, 3x3 mm, 0.5 mm pitch, ultra thin fine pitch quad flat | | | | package mechanical data | 95 | | Table 55. | SDIP32 package mechanical data | 98 | | Table 56. | TSSOP20 package mechanical data | 100 | | Table 57. | SO20 mechanical data | 103 | | Table 58. | Thermal characteristics | 106 | | Table 59. | Document revision history | 116 | ## List of figures | Figure 1. | STM8S103F2/x3 block diagram | 11 | |------------|-------------------------------------------------------------------------------------------------|----| | Figure 2. | Flash memory organization | 14 | | Figure 3. | STM8S103K3 UFQFPN32/LQFP32 pinout | 22 | | Figure 4. | STM8S103K3 SDIP32 pinout | | | Figure 5. | STM8S103F2/F3 TSSOP20/SO20 pinout | 26 | | Figure 6. | STM8S103F2/F3 UFQFPN20-pin pinout | 27 | | Figure 7. | Memory map | 31 | | Figure 8. | Pin loading conditions | 50 | | Figure 9. | Pin input voltage | 51 | | Figure 10. | f <sub>CPUmax</sub> versus V <sub>DD</sub> | 53 | | Figure 11. | External capacitor C <sub>EXT</sub> | 55 | | Figure 12. | Typ I <sub>DD(RUN)</sub> vs. V <sub>DD</sub> HSE user external clock, f <sub>CPU</sub> = 16 MHz | 61 | | Figure 13. | Typ $I_{DD(RUN)}$ vs. $f_{CPU}$ HSE user external clock, $V_{DD}$ = 5 V | 61 | | Figure 14. | Typ $I_{DD(RUN)}$ vs. $V_{DD}$ HSI RC osc, $f_{CPU}$ = 16 MHz | 62 | | Figure 15. | Typ I <sub>DD(WFI)</sub> vs. V <sub>DD</sub> HSE external clock, f <sub>CPU</sub> = 16 MHz | 62 | | Figure 16. | Typ I <sub>DD(WEI)</sub> vs. f <sub>CPU</sub> HSE external clock, V <sub>DD</sub> = 5 V | 63 | | Figure 17. | Typ $I_{DD(WFI)}$ vs. $V_{DD}$ HSI RC osc., $f_{CPU}$ = 16 MHz | 63 | | Figure 18. | HSE external clock source | 64 | | Figure 19. | HSE oscillator circuit diagram | 66 | | Figure 20. | Typical HSI frequency variation vs V <sub>DD</sub> @ 4 temperatures | 67 | | Figure 21. | Typical LSI frequency variation vs V <sub>DD</sub> @ 4 temperatures | 68 | | Figure 22. | Typical V <sub>IL</sub> and V <sub>IH</sub> vs V <sub>DD</sub> @ 4 temperatures | 71 | | Figure 23. | Typical pull-up current vs V <sub>DD</sub> @ 4 temperatures | 71 | | Figure 24. | Typical pull-up resistance vs VDD @ 4 temperatures | 71 | | Figure 25. | Typ. $V_{OL}$ @ $V_{DD}$ = 3.3 V (standard ports) | 72 | | Figure 26. | Typ. V <sub>OL</sub> @ V <sub>DD</sub> = 5.0 V (standard ports) | 72 | | Figure 27. | Typ. $V_{OL}$ @ $V_{DD}$ = 3.3 V (true open drain ports) | | | Figure 28. | Typ. $V_{OL}$ @ $V_{DD}$ = 5.0 V (true open drain ports) | 73 | | Figure 29. | Typ. $V_{OL}$ @ $V_{DD}$ = 3.3 V (high sink ports) | 73 | | Figure 30. | Typ. $V_{OL}$ @ $V_{DD}$ = 5.0 V (high sink ports) | 73 | | Figure 31. | Typ. $V_{DD}$ - $V_{OH}$ @ $V_{DD}$ = 3.3 V (standard ports) | | | Figure 32. | Typ. $V_{DD}$ - $V_{OH}$ @ $V_{DD}$ = 5.0 V (standard ports) | 74 | | Figure 33. | Typ. $V_{DD}$ - $V_{OH}$ @ $V_{DD}$ = 3.3 V (high sink ports) | 74 | | Figure 34. | Typ. $V_{DD}$ - $V_{OH}$ @ $V_{DD}$ = 5.0 V (high sink ports) | 74 | | Figure 35. | Typical NRST V <sub>IL</sub> and V <sub>IH</sub> vs V <sub>DD</sub> @ 4 temperatures | | | Figure 36. | Typical NRST pull-up resistance R <sub>PU</sub> vs V <sub>DD</sub> @ 4 temperatures | | | Figure 37. | Typical NRST pull-up current I <sub>pu</sub> vs V <sub>DD</sub> @ 4 temperatures | 76 | | Figure 38. | Recommended reset pin protection | | | Figure 39. | SPI timing diagram where slave mode and CPHA = 0 | | | Figure 40. | SPI timing diagram where slave mode and CPHA = 1 | 79 | | Figure 41. | SPI timing diagram - master mode | | | Figure 42. | Typical application with I <sup>2</sup> C bus and timing diagram | 81 | | Figure 43. | ADC accuracy characteristics | | | Figure 44. | Typical application with ADC | | | Figure 45. | LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package outline | | | Figure 46. | LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package recommended footprint | | | Figure 47. | LQFP32 marking example (package top view) | 91 | | Figure 48. | UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat | | | | package outline | 92 | |------------|---------------------------------------------------------------------------|-----| | Figure 49. | UFQFPN32 - 32-pin, 5 x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat | | | _ | package recommended footprint | 93 | | Figure 50. | UFQFPN32 marking example (package top view) | 94 | | Figure 51. | UFQFPN20 - 20-lead, 3x3 mm, 0.5 mm pitch, ultra thin fine pitch quad flat | | | _ | package outline | 95 | | Figure 52. | UFQFPN20 - 20-lead, 3x3 mm, 0.5 mm pitch, ultra thin fine pitch quad flat | | | _ | package recommended footprint | 96 | | Figure 53. | UFQFPN20 marking example (package top view) | | | Figure 54. | SDIP32 package outline | | | Figure 55. | SDIP32 marking example (package top view) | | | Figure 56. | TSSOP20 package outline | | | Figure 57. | TSSOP20 recommended package footprint | | | Figure 58. | TSSOP20 marking example (package top view) | | | Figure 59. | SO20 package outline | | | Figure 60. | SO20 marking example (package top view) | 104 | | Figure 61. | UFQFPN recommended footprint for on-board emulation | 104 | | Figure 62. | UFQFPN recommended footprint without on-board emulation | 105 | | Figure 63 | STM8S103F2/x3 access line ordering information scheme <sup>(1)</sup> | 108 | ### 1 Introduction This datasheet contains the description of the device features, pinout, electrical characteristics, mechanical data and ordering information. - For complete information on the STM8S microcontroller memory, registers and peripherals, please refer to the STM8S microcontroller family reference manual (RM0016). - For information on programming, erasing and protection of the internal Flash memory please refer to the STM8S Flash programming manual (PM0051). - For information on the debug and SWIM (single wire interface module) refer to the STM8 SWIM communication protocol and debug module user manual (UM0470). - For information on the STM8 core, please refer to the STM8 CPU programming manual (PM0044). ### 2 Description The STM8S103F2/x3 access line 8-bit microcontrollers offer 8 Kbyte Flash program memory, plus integrated true data EEPROM. The STM8S microcontroller family reference manual (RM0016) refers to devices in this family as low-density. They provide the following benefits: performance, robustness, and reduced system cost. Device performance and robustness are ensured by advanced core and peripherals made in a state-of-the art technology, a 16 MHz clock frequency, robust I/Os, independent watchdogs with separate clock source, and a clock security system. The system cost is reduced thanks to an integrated true data EEPROM for up to 300 k write/erase cycles and a high system integration level with internal clock oscillators, watchdog and brown-out reset. Full documentation is offered as well as a wide choice of development tools. STM8S103K3 STM8S103F2 **Device** STM8S103F3 Pin count 32 20 20 Maximum number of 28 16 16 GPIOs (I/Os) Ext. interrupt pins 27 16 16 Timer CAPCOM 7 7 7 channels Timer complementary 3 2 2 outputs A/D converter channels 4 5 5 High sink I/Os 12 12 21 Low density Flash program memory 8K 8K 4K (bytes) Data EEPROM (bytes) 640(1) $640^{(1)}$ 640<sup>(1)</sup> RAM (bytes) 1K 1K 1K Multipurpose timer (TIM1), SPI, I2C, UART window WDG, independent Peripheral set WDG, ADC, PWM timer (TIM2), 8-bit timer (TIM4) Table 1. STM8S103F2/x3 access line features <sup>1.</sup> No read-while-write (RWW) capability. ## 3 Block diagram Figure 1. STM8S103F2/x3 block diagram ### 4 Product overview The following section provides an overview of the basic features of the device functional modules and peripherals. For more detailed information please refer to the corresponding family reference manual (RM0016). ### 4.1 Central processing unit STM8 The 8-bit STM8 core is designed for code efficiency and performance. It contains 6 internal registers which are directly addressable in each execution context, 20 addressing modes including indexed indirect and relative addressing and 80 instructions. ### Architecture and registers - Harvard architecture, - 3-stage pipeline, - 32-bit wide program memory bus single cycle fetching for most instructions, - X and Y 16-bit index registers enabling indexed addressing modes with or without offset and read-modify-write type data manipulations, - 8-bit accumulator, - 24-bit program counter 16-Mbyte linear memory space, - 16-bit stack pointer access to a 64 K-level stack, - 8-bit condition code register 7 condition flags for the result of the last instruction. ### Addressing - 20 addressing modes, - Indexed indirect addressing mode for look-up tables located anywhere in the address space - Stack pointer relative addressing mode for local variables and parameter passing. ### Instruction set - 80 instructions with 2-byte average instruction size, - Standard data movement and logic/arithmetic functions. - 8-bit by 8-bit multiplication, - 16-bit by 8-bit and 16-bit by 16-bit division, - Bit manipulation, - Data transfer between stack and accumulator (push/pop) with direct stack access, - Data transfer using the X and Y registers or direct memory-to-memory transfers. ### 4.2 Single wire interface module (SWIM) and debug module (DM) The single wire interface module and debug module permits non-intrusive, real-time incircuit debugging and fast memory programming. #### **SWIM** Single wire interface module for direct access to the debug module and memory programming. The interface can be activated in all device operation modes. The maximum data transmission speed is 145 bytes/ms. ### **Debug module** The non-intrusive debugging module features a performance close to a full-featured emulator. Beside memory and peripherals, also CPU operation can be monitored in real-time by means of shadow registers. - R/W to RAM and peripheral registers in real-time - R/W access to all resources by stalling the CPU - Breakpoints on all program-memory instructions (software breakpoints) - Two advanced breakpoints, 23 predefined configurations ### 4.3 Interrupt controller - Nested interrupts with three software priority levels, - 32 interrupt vectors with hardware priority, - Up to 27 external interrupts on 6 vectors including TLI, - Trap and reset interrupts ### 4.4 Flash program and data EEPROM memory - 8 Kbyte of Flash program single voltage Flash memory, - 640 byte true data EEPROM, - User option byte area. ### Write protection (WP) Write protection of Flash program memory and data EEPROM is provided to avoid unintentional overwriting of memory that could result from a user software malfunction. There are two levels of write protection. The first level is known as MASS (memory access security system). MASS is always enabled and protects the main Flash program memory, data EEPROM and option bytes. To perform in-application programming (IAP), this write protection can be removed by writing a MASS key sequence in a control register. This allows the application to write to data EEPROM, modify the contents of main program memory or the device option bytes. A second level of write protection, can be enabled to further protect a specific area of memory known as UBC (user boot code). Refer to the figure below. The size of the UBC is programmable through the UBC option byte, in increments of 1 page (64-byte block) by programming the UBC option byte in ICP mode. This divides the program memory into two areas: - Main program memory: up to 8 Kbyte minus UBC - User-specific boot code (UBC): Configurable up to 8 Kbyte The UBC area remains write-protected during in-application programming. This means that the MASS keys do not unlock the UBC area. It protects the memory used to store the boot program, specific code libraries, reset and interrupt vectors, the reset routine and usually the IAP and communication routines. Data memory area (640 bytes) Data EEPROM memory Option bytes Programmable area from 64 bytes **UBC** area (1 page) up to 8 Kbytes Remains write protected during IAP (in 1 page steps) Low density Flash program memory (8 Kbytes) Program memory area Write access possible for IAP MSv36479V1 Figure 2. Flash memory organization ### Read-out protection (ROP) The read-out protection blocks reading and writing the Flash program memory and data EEPROM memory in ICP mode (and debug mode). Once the read-out protection is activated, any attempt to toggle its status triggers a global erase of the program and data memory. Even if no protection can be considered as totally unbreakable, the feature provides a very high level of protection for a general purpose microcontroller. ### 4.5 Clock controller The clock controller distributes the system clock (fMASTER) coming from different oscillators to the core and the peripherals. It also manages clock gating for low power modes and ensures clock robustness. #### **Features** - Clock prescaler: to get the best compromise between speed and current consumption the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler. - **Safe clock switching:** clock sources can be changed safely on the fly in run mode through a configuration register. The clock signal is not switched until the new clock source is ready. The design guarantees glitch-free switching. - **Clock management:** to reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory. - Master clock sources: four different clock sources can be used to drive the master clock: - 1-16 MHz high-speed external crystal (HSE) - Up to 16 MHz high-speed user-external clock (HSE user-ext) - 16 MHz high-speed internal RC oscillator (HSI) - 128 kHz low-speed internal RC (LSI) - **Startup clock:** After reset, the microcontroller restarts by default with an internal 2 MHz clock (HSI/8). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts. - Clock security system (CSS): This feature can be enabled by software. If an HSE clock failure occurs, the internal RC (16 MHz/8) is automatically selected by the CSS and an interrupt can optionally be generated. - Configurable main clock output (CCO): This outputs an external clock for use by the application. Table 2. Peripheral clock gating bit assignments in CLK PCKENR1/2 registers | Bit | Peripheral<br>clock | Bit | Peripheral<br>clock | Bit | Peripheral<br>clock | Bit | Peripheral<br>clock | |---------|---------------------|---------|---------------------|---------|---------------------|---------|---------------------| | PCKEN17 | TIM1 | PCKEN13 | UART1 | PCKEN27 | Reserved | PCKEN23 | ADC | | PCKEN16 | Reserved | PCKEN12 | Reserved | PCKEN26 | Reserved | PCKEN22 | AWU | | PCKEN15 | TIM2 | PCKEN11 | SPI | PCKEN25 | Reserved | PCKEN21 | Reserved | | PCKEN14 | TIM4 | PCKEN10 | I2C | PCKEN24 | Reserved | PCKEN20 | Reserved | ### 4.6 Power management For efficient power management, the application can be put in one of four different low-power modes. You can configure each mode to obtain the best compromise between lowest power consumption, fastest start-up time and available wakeup sources. - **Wait mode:** In this mode, the CPU is stopped, but peripherals are kept running. The wakeup is performed by an internal or external interrupt or reset. - Active halt mode with regulator on: In this mode, the CPU and peripheral clocks are stopped. An internal wakeup is generated at programmable intervals by the auto wake up unit (AWU). The main voltage regulator is kept powered on, so current consumption is higher than in active halt mode with regulator off, but the wakeup time is faster. Wakeup is triggered by the internal AWU interrupt, external interrupt or reset. - Active halt mode with regulator off: This mode is the same as active halt with regulator on, except that the main voltage regulator is powered off, so the wake up time is slower. - Halt mode: In this mode the microcontroller uses the least power. The CPU and peripheral clocks are stopped, the main voltage regulator is powered off. Wakeup is triggered by external event or reset. ### 4.7 Watchdog timers The watchdog system is based on two independent timers providing maximum security to the applications. Activation of the watchdog timers is controlled by option bytes or by software. Once activated, the watchdogs cannot be disabled by the user program without performing a reset. ### Window watchdog timer The window watchdog is used to detect the occurrence of a software fault, usually generated by external interferences or by unexpected logical conditions, which cause the application program to abandon its normal sequence. The window function can be used to trim the watchdog behavior to match the application perfectly. The application software must refresh the counter before time-out and during a limited time window. A reset is generated in two situations: - Timeout: At 16 MHz CPU clock the time-out period can be adjusted between 75 μs up to 64 ms. - 2. Refresh out of window: The downcounter is refreshed before its value is lower than the one stored in the window register. ### Independent watchdog timer The independent watchdog peripheral can be used to resolve processor malfunctions due to hardware or software failures. It is clocked by the 128 kHz LSI internal RC clock source, and thus stays active even in case of a CPU clock failure The IWDG time base spans from 60 µs to 1 s. ### 4.8 Auto wakeup counter - Used for auto wakeup from active halt mode, - Clock source: Internal 128 kHz internal low frequency RC oscillator or external clock, - LSI clock can be internally connected to TIM1 input capture channel 1 for calibration. ### 4.9 Beeper The beeper function outputs a signal on the BEEP pin for sound generation. The signal is in the range of 1, 2 or 4 kHz. The beeper output port is only available through the alternate function remap option bit AFR7. ### 4.10 TIM1 - 16-bit advanced control timer This is a high-end timer designed for a wide range of control applications. With its complementary outputs, dead-time control and center-aligned PWM capability, the field of applications is extended to motor control, lighting and half-bridge driver - 16-bit up, down and up/down autoreload counter with 16-bit prescaler - Four independent capture/compare channels (CAPCOM) configurable as input capture, output compare, PWM generation (edge and center aligned mode) and single pulse mode output - Synchronization module to control the timer with external signals - Break input to force the timer outputs into a defined state - Three complementary outputs with adjustable dead time - Encoder mode - Interrupt sources: 3 x input capture/output compare, 1 x overflow/update, 1 x break ### 4.11 TIM2 - 16-bit general purpose timer - 16-bit auto reload (AR) up-counter - 15-bit prescaler adjustable to fixed power of 2 ratios 1...32768 - 3 individually configurable capture/compare channels - PWM mode - Interrupt sources: 3 x input capture/output compare, 1 x overflow/update ### 4.12 TIM4 - 8-bit basic timer 8-bit auto reload, adjustable prescaler ratio to any power of 2 from 1 to 128 Clock source: CPU clock • Interrupt source: 1 x overflow/update Table 3. TIM timer features | Timer | Counter size (bits) | Prescaler | Counting mode | CAPCOM channels | Complementary outputs | Ext.<br>trigger | Timer<br>synchronization/<br>chaining | |-------|---------------------|--------------------------------------|---------------|-----------------|-----------------------|-----------------|---------------------------------------| | TIM1 | 16 | Any integer<br>from 1 to<br>65536 | Up/down | 4 | 3 | Yes | | | TIM2 | 16 | Any power<br>of 2 from 1<br>to 32768 | Up | 3 | 0 | No | No | | TIM4 | 8 | Any power<br>of 2 from 1<br>to 128 | Up | 0 | 0 | No | 1 INO | ### 4.13 Analog-to-digital converter (ADC1) The STM8S103F2/x3 family products contain a 10-bit successive approximation A/D converter (ADC1) with up to 5 external multiplexed input channels and the following main features: Input voltage range: 0 to VDD Conversion time: 14 clock cycles - Single and continuous and buffered continuous conversion modes - Buffer size (n x 10 bits) where n = number of input channels - Scan mode for single and continuous conversion of a sequence of channels - Analog watchdog capability with programmable upper and lower thresholds - Analog watchdog interrupt - External trigger input - Trigger from TIM1 TRGO - End of conversion (EOC) interrupt ### 4.14 Communication interfaces The following communication interfaces are implemented: - UART1: Full feature UART, synchronous mode, SPI master mode, Smartcard mode, IrDA mode, single wire mode, LIN2.1 master capability - SPI: Full and half-duplex, 8 Mbit/s - I2C: Up to 400 kbit/s #### 4.14.1 UART1 #### **Main features** - 1 Mbit/s full duplex SCI - SPI emulation - High precision baud rate generator - Smartcard emulation - IrDA SIR encoder decoder - LIN master mode - Single wire half duplex mode ### Asynchronous communication (UART mode) - Full duplex communication NRZ standard format (mark/space) - Programmable transmit and receive baud rates up to 1 Mbit/s (fCPU/16) and capable of following any standard baud rate regardless of the input frequency - Separate enable bits for transmitter and receiver - Two receiver wakeup modes: - Address bit (MSB) - Idle line (interrupt) - Transmission error detection with interrupt generation - Parity control ### Synchronous communication - Full duplex synchronous transfers - SPI master operation - 8-bit data communication - Maximum speed: 1 Mbit/s at 16 MHz (fCPU/16) #### LIN master mode - Emission: Generates 13-bit synch. break frame - Reception: Detects 11-bit break frame ### 4.14.2 SPI - Maximum speed: 8 Mbit/s (fMASTER/2) both for master and slave - Full duplex synchronous transfers - Simplex synchronous transfers on two lines with a possible bidirectional data line - Master or slave operation selectable by hardware or software - CRC calculation - 1 byte Tx and Rx buffer - Slave/master selection input pin ### 4.14.3 I<sup>2</sup>C - I2C master features: - Clock generation - Start and stop generation - I<sup>2</sup>C slave features: - Programmable I2C address detection - Stop bit detection - Generation and detection of 7-bit/10-bit addressing and general call - Supports different communication speeds: - Standard speed (up to 100 kHz) - Fast speed (up to 400 kHz) ## 5 Pinout and pin description Table 4. Legend/abbreviations for pin description tables | Туре | I= Input, O = Output, S = | I= Input, O = Output, S = Power supply | | | | | | | |--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Type Level Output speed | Input | Input CM = CMOS | | | | | | | | | Output | HS = High sink | | | | | | | | Output speed | O2 = Fast (up to 10 MHz<br>O3 = Fast/slow programm | O1 = Slow (up to 2 MHz) O2 = Fast (up to 10 MHz) O3 = Fast/slow programmability with slow as default state after reset O4 = Fast/slow programmability with fast as default state after reset | | | | | | | | Bank and a subset | Input | float = floating,<br>wpu = weak pull-up | | | | | | | | Port and control configuration | Output | T = True open drain, OD = Open drain, PP = Push pull | | | | | | | | Reset state | Bold <b>X</b> (pin state after internal reset release). Unless otherwise specified, the pin state is the same during the resphase and after the internal reset release. | | | | | | | | # 5.1 STM8S103K3 UFQFPN32/LQFP32/SDIP32 pinout and pin description Figure 3. STM8S103K3 UFQFPN32/LQFP32 pinout - 1. (HS) high sink capability. - 2. (T) True open drain (P-buffer and protection diode to V<sub>DD</sub> not implemented). - 3. [] alternate function remapping option (if the same alternate function is shown twice, it indicates an exclusive choice not a duplication of the function). 577 [TIM2\_CH2] ADC\_ETR/(HS) PD3 1 32 PD2 (HS) [TIM2\_CH3] 31 | PD1 (HS)/SWIM BEEP/TIM2\_CH1/(HS) PD4 2 UART1\_TX(/HS) PD5 3 30 PD0 (HS)/TIM1\_BKIN [CLK\_CCO] 29 PC7 (HS)/SPI\_MISO UART1\_RX/(HS) PD6 28 PC6 (HS)/SPI\_MOSI [TIM1\_CH4] TLI/(HS) PD7 [] 5 27 | PC5 (HS)/SPI\_SCK NRST [ OSCIN/PA1 26 PC4( HS)/TIM1\_CH4/CLK\_CCO 25 PC3 (HS)/TIM1\_CH3 OSCOUT/PA2 38 24 PC2( HS)/TIM1\_CH2 vss **∏** 9 23 Pc1 (HS)/TIM1\_CH1/UART1\_CK VCAP 22 PE5/SPI\_NSS VDD 11 [SPI\_NSS] TIM2\_CH3/(HS) PA3 21 PB0 (HS)/TIM1\_CH1N/AIN0 20 PB1 (HS)/TIM1\_CH2N/AIN1 PF4 13 PB7 14 19 PB2 (HS)/TIM1\_CH3N/AIN2 15 18 PB3 (HS)/TIM1\_ETR/AIN3 PB6 12C\_SDA/(T) PB5 [ 16 17 PB4 (T)/I2C\_SCL MSv36416V1 Figure 4. STM8S103K3 SDIP32 pinout - 1. (HS) high sink capability. - 2. (T) True open drain (P-buffer and protection diode to $V_{\mbox{\scriptsize DD}}$ not implemented). - 3. [] alternate function remapping option (if the same alternate function is shown twice, it indicates an exclusive choice not a duplication of the function). Table 5. STM8S103K3 pin descriptions | | 32 | | | | Input | | | Out | put | | <b>c</b> | ate . | ion | |--------|---------------|-------------------------------|------|----------|-------|----------------|--------------------------|-------|-----|----|--------------------------------|-------------------------------|---------------------------------------------------| | SDIP32 | LQFP/ UFQFP32 | Pin name | Туре | floating | ndw | Ext. interrupt | High sink <sup>(1)</sup> | Speed | Ф | ЬР | Main function<br>(after reset) | Default alternate<br>function | Alternate function<br>after remap<br>[option bit] | | 6 | 1 | NRST | I/O | - | Х | - | - | - | - | - | Re | eset | - | | 7 | 2 | PA1/<br>OSCIN <sup>(2)</sup> | I/O | Х | Х | Х | - | 01 | Х | Х | Port A1 | Resonator/<br>crystal in | - | | 8 | 3 | PA2/<br>OSCOUT | I/O | Х | Х | Х | - | 01 | Х | Х | Port A2 | Resonator/<br>crystal out | - | | 9 | 4 | VSS | S | - | - | - | - | - | - | - | Digita | l ground | - | | 10 | 5 | VCAP | S | - | - | - | - | - | - | | 1.8 V regulator capacitor | | - | | 11 | 6 | VDD | S | - | - | - | - | - | - | - | Digital power supply | | - | | 12 | 7 | PA3/<br>TIM2_CH3<br>[SPI_NSS] | I/O | х | х | х | HS | О3 | х | х | Port A3 | Timer 2<br>channel 3 | SPI master/<br>slave select<br>[AFR1] | | 13 | 8 | PF4 | I/O | X | Х | - | - | 01 | Х | Х | Port F4 | - | | | 14 | 9 | PB7 | I/O | X | Χ | Х | - | 01 | Χ | Х | Port B7 | - | - | Table 5. STM8S103K3 pin descriptions (continued) | | 22 | | | | Input | | | | tput | • | is (continue | | uo | |--------|---------------|-------------------------------|------|----------|-------|----------------|--------------------------|-------|------------------|----|--------------------------------|---------------------------------------------------------|---------------------------------------------------| | SDIP32 | LQFP/ UFQFP32 | Pin name | Туре | floating | ndw | Ext. interrupt | High sink <sup>(1)</sup> | peedS | ОО | dd | Main function<br>(after reset) | Default alternate<br>function | Alternate function<br>after remap<br>[option bit] | | 15 | 10 | PB6 | I/O | X | Х | Χ | - | 01 | Х | Χ | Port B6 | - | - | | 16 | 11 | PB5/<br>I2C_SDA | I/O | х | - | Х | - | 01 | T <sup>(3)</sup> | - | Port B5 | I2C data | - | | 17 | 12 | PB4/<br>I2C_SCL | I/O | Х | - | Х | - | 01 | Т | - | Port B4 | I2C clock | - | | 18 | 13 | PB3/AIN3/<br>TIM1_ETR | I/O | Х | x | Х | HS | О3 | х | Х | Port B3 | Analog input<br>3/ Timer 1<br>external<br>trigger | - | | 19 | 14 | PB2/AIN2/<br>TIM1_CH3N | I/O | X | X | X | HS | О3 | Х | X | Port B2 | Analog input<br>2/ Timer 1 -<br>inverted<br>channel 3 | - | | 20 | 15 | PB1/AIN1/<br>TIM1_CH2N | I/O | x | X | X | HS | О3 | X | X | Port B1 | Analog input<br>1/ Timer 1 -<br>inverted<br>channel 2 | - | | 21 | 16 | PB0/AIN0/<br>TIM1_CH1N | I/O | x | x | x | HS | О3 | x | x | Port B0 | Analog input<br>0/ Timer 1 -<br>inverted<br>channel 1 | - | | 22 | 17 | PE5/SPI_N<br>SS | I/O | X | Х | Х | HS | О3 | Х | Х | Port E5 | SPI<br>master/slave<br>select | - | | 23 | 18 | PC1/<br>TIM1_CH1/<br>UART1_CK | I/O | x | Х | X | HS | О3 | Х | X | Port C1 | Timer 1 -<br>channel 1<br>UART1 clock | - | | 24 | 19 | PC2/<br>TIM1_CH2 | I/O | X | Х | Х | HS | О3 | Х | X | Port C2 | Timer 1 -<br>channel 2 | - | | 25 | 20 | PC3/<br>TIM1_CH3 | I/O | Х | Х | Х | HS | О3 | Х | Х | Port C3 | Timer 1 -<br>channel 3 | - | | 26 | 21 | PC4/<br>TIM1_CH4/<br>CLK_CCO | I/O | Х | х | Х | HS | О3 | х | Х | Port C4 | Timer 1 -<br>channel 4<br>/configurable<br>clock output | - | | 27 | 22 | PC5/<br>SPI_SCK | I/O | X | Х | Х | HS | О3 | Х | Х | Port C5 | SPI clock | - | | 28 | 23 | PC6/<br>SPI_MOSI | I/O | х | Х | Х | HS | О3 | х | Х | Port C6 | SPI master out/slave in | - | Table 5. STM8S103K3 pin descriptions (continued) | | LQFP/ UFQFP32 | Pin name | Туре | Input | | | Output | | | | - | te | ion | |--------|---------------|--------------------------------|------|----------|-----|----------------|--------------------------|-------|----|----|--------------------------------|------------------------------------------------------|---------------------------------------------------| | SDIP32 | | | | floating | ndw | Ext. interrupt | High sink <sup>(1)</sup> | Speed | ОО | ЬР | Main function<br>(after reset) | Default alternate<br>function | Alternate function<br>after remap<br>[option bit] | | 29 | 24 | PC7/<br>SPI_MISO | I/O | X | Х | Х | HS | О3 | Х | Х | Port C7 | SPI master in/<br>slave out | - | | 30 | 25 | PD0/<br>TIM1_BKIN<br>[CLK_CCO] | I/O | x | x | x | HS | О3 | x | x | Port D0 | Timer 1 -<br>break input | Configurabl<br>e clock<br>output<br>[AFR5] | | 31 | 26 | PD1/<br>SWIM <sup>(4)</sup> | I/O | х | Х | Х | HS | 04 | Х | Х | Port D1 | SWIM data interface | - | | 32 | 27 | PD2<br>[TIM2_CH3] | I/O | x | Х | Х | HS | О3 | Х | х | Port D2 | - | Timer 2 -<br>channel<br>3[AFR1] | | 1 | 28 | PD3/<br>TIM2_CH2/<br>ADC_ETR | I/O | x | х | х | HS | О3 | х | х | Port D3 | Timer 2 -<br>channel<br>2/ADC<br>external<br>trigger | - | | 2 | 29 | PD4/BEEP/<br>TIM2_CH1 | I/O | x | x | x | HS | О3 | x | х | Port D4 | Timer 2 -<br>channel<br>1/BEEP<br>output | - | | 3 | 30 | PD5/<br>UART1_TX | I/O | X | Х | Х | HS | О3 | Х | Х | Port D5 | UART1 data transmit | - | | 4 | 31 | PD6/<br>UART1_RX | I/O | X | Х | Х | HS | О3 | Х | Х | Port D6 | UART1 data receive | - | | 5 | 32 | PD7/ TLI<br>[TIM1_CH4] | I/O | х | Х | Х | HS | О3 | Х | х | Port D7 | Top level interrupt | Timer 1 -<br>channel 4<br>[AFR6] | <sup>1.</sup> I/O pins used simultaneously for high current source/sink must be uniformly spaced around the package. In addition, the total driven current must respect the absolute maximum ratings (see Section 10: Electrical characteristics). <sup>2.</sup> When the MCU is in Halt/Active-halt mode, PA1 is automatically configured in input weak pull-up and cannot be used for waking up the device. In this mode, the output state of PA1 is not driven. It is recommended to use PA1 only in input mode if Halt/Active-halt is used in the application. <sup>3.</sup> In the open-drain output column, "T" defines a true open-drain I/O (P-buffer, weak pull-up, and protection diode to V<sub>DD</sub> are not implemented). <sup>4.</sup> The PD1 pin is in input pull-up during the reset phase and after internal reset release.