# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# STPM11, STPM12 STPM13, STPM14

# Single phase energy metering IC with pulsed output and digital calibration

# Features

- Ripple free active energy pulsed output
- Direct stepper counter drivers
- Shunt, current transformer, Rogowsky coil sensors
- Live and neutral monitoring (STPM13/14)
- Easy and fast digital calibration at only one load point
- No-load, negative power and tamper indicators
- Integrated linear VREGs
- RC (STPM11/13) or crystal oscillator (STPM12/14)
- Support 50 ÷ 60 Hz IEC62052-11, IEC62053-2X specification
- Less than 0.1% error

# Description

The STPM1x family is designed for effective measurement of active energy in a power line system using a Rogowski Coil, current transformer and shunt sensors. This device is specifically designed to provide all the necessary features to implement a single phase energy meter without any other active component. The STPM1x device family consists, essentially, of two parts: the analog part and the digital part. The former, is composed of a preamplifier and first order  $\sum \Delta A/D$  converter blocks, band gap voltage reference, low drop voltage regulator. The digital part is composed of a system control, oscillator, hard wired DSP and interface for calibration and



configuration. The calibration and configuration are done by OTP cells, that can be programmed through a serial interface. The configured bits are used for testing, configuration and calibration purposes. From two  $\sum \Delta$  output signals coming from the analog section, a DSP unit computes the amount of consumed active energy. The active energy is available as a pulse frequency output and directly driven by a stepper counter. In the STPM1x an output signal with pulse frequency proportional to energy is generated. This signal is used in the calibration phase of the energy meter application allowing a very easy approach. When the device is fully configured and calibrated, a dedicated bit of OTP block can be written permanently in order to prevent accidental entry into test mode or changing any configuration bit.

| -           |                         |                     |
|-------------|-------------------------|---------------------|
| Order codes | Package                 | Packaging           |
| STPM11ATR   | TSSOP20 (tape and reel) | 2500 parts per reel |
| STPM12ATR   | TSSOP20 (tape and reel) | 2500 parts per reel |
| STPM13ATR   | TSSOP20 (tape and reel) | 2500 parts per reel |
| STPM14ATR   | TSSOP20 (tape and reel) | 2500 parts per reel |

#### Table 1. Device summary

Doc ID 13167 Rev 8

# Contents

| 1 | Scher                      | matic diagram                                                   |  |  |  |  |  |
|---|----------------------------|-----------------------------------------------------------------|--|--|--|--|--|
| 2 | Pin co                     | onfiguration                                                    |  |  |  |  |  |
| 3 | Maxin                      | num ratings                                                     |  |  |  |  |  |
| 4 | Electrical characteristics |                                                                 |  |  |  |  |  |
| 5 | Termi                      | nology                                                          |  |  |  |  |  |
|   | 5.1                        | Measurement error 12                                            |  |  |  |  |  |
|   | 5.2                        | ADC offset error 12                                             |  |  |  |  |  |
|   | 5.3                        | Gain error                                                      |  |  |  |  |  |
|   | 5.4                        | Power supply DC and AC rejection                                |  |  |  |  |  |
|   | 5.5                        | Conventions 12                                                  |  |  |  |  |  |
| 6 | Туріс                      | al performance characteristics                                  |  |  |  |  |  |
| 7 | Theor                      | ry of operation                                                 |  |  |  |  |  |
|   | 7.1                        | General operation                                               |  |  |  |  |  |
|   | 7.2                        | Analog inputs                                                   |  |  |  |  |  |
|   | 7.3                        | $\Sigma\Delta$ A/D Converters                                   |  |  |  |  |  |
|   | 7.4                        | Period and line voltage measurement 17                          |  |  |  |  |  |
|   | 7.5                        | Single wire meter mode (STPM13/14 with Rogowsky coil sensor) 18 |  |  |  |  |  |
|   | 7.6                        | Power supply                                                    |  |  |  |  |  |
|   | 7.7                        | Load monitoring                                                 |  |  |  |  |  |
|   | 7.8                        | Error detection                                                 |  |  |  |  |  |
|   | 7.9                        | Tamper detection module (STPM13/14 only)    21                  |  |  |  |  |  |
|   | 7.10                       | Phase compensation                                              |  |  |  |  |  |
|   | 7.11                       | Clock generator                                                 |  |  |  |  |  |
|   | 7.12                       | Resetting the STPM1x 24                                         |  |  |  |  |  |
|   | 7.13                       | Energy to frequency conversion 24                               |  |  |  |  |  |
|   | 7.14                       | Driving a stepper motor                                         |  |  |  |  |  |
|   | 7.15                       | Configuring the STPM1x 26                                       |  |  |  |  |  |



|    | 7.16 Mode signals 30               |
|----|------------------------------------|
|    | 7.17 CFGI: configuration interface |
| 8  | Energy calculation algorithm       |
| 9  | STPM1x calibration                 |
| 10 | Schematic                          |
| 11 | Package mechanical data 42         |
| 12 | Revision history                   |



# List of tables

| Device summary                               |
|----------------------------------------------|
| Pin description                              |
| Absolute maximum ratings (see <i>Note:</i> ) |
| Thermal data                                 |
| Electrical characteristics                   |
| Typical external components                  |
| Voltage channel                              |
| Configuration of current sensors             |
| Configuration of current sensors             |
| RMS voltage check                            |
| Nominal voltage values                       |
| No load detection thresholds                 |
| Different settings for led signal 25         |
| Configuration of MOP and MON pins 25         |
| Configuration bits map                       |
| Mode signals description                     |
| Calibration entries                          |
| Device calculation constants                 |
| Calibration results                          |
| Document revision history                    |
|                                              |



# List of figures

| Figure 1.  | Block diagram                                                                     | 6  |
|------------|-----------------------------------------------------------------------------------|----|
| Figure 2.  | Pin connections (top view)                                                        | 7  |
| Figure 3.  | Supply current vs. supply voltage, T <sub>A</sub> = 25 °C                         | 13 |
| Figure 4.  | RC oscillator frequency vs. $V_{CC}$ , R = 12 k $\Omega$ , T <sub>A</sub> = 25 °C | 13 |
| Figure 5.  | RC oscillator: frequency jitter vs. temperature                                   | 13 |
| Figure 6.  | Analog voltage regulator: line - load regulation                                  | 13 |
| Figure 7.  | Digital voltage regulator: line - load regulation                                 | 13 |
| Figure 8.  | Voltage channel linearity at different V <sub>CC</sub> voltages                   | 13 |
| Figure 9.  | Power supply AC rejection vs. V <sub>CC</sub>                                     | 14 |
| Figure 10. | Power supply DC rejection vs. V <sub>CC</sub>                                     | 14 |
| Figure 11. | Error over dynamic range gain dependence                                          | 14 |
| Figure 12. | Primary current channel linearity at different V <sub>CC</sub>                    | 14 |
| Figure 13. | Gain response of $\Delta\Sigma$ AD Converters.                                    | 14 |
| Figure 14. | Clock frequency vs. external resistor                                             | 14 |
| Figure 15. | First order $\sum \Delta A/D$ converter                                           | 17 |
| Figure 16. | Bandgap temperature variation                                                     | 20 |
| Figure 17. | Tamper conditions                                                                 | 22 |
| Figure 18. | Different oscillator circuits (a); (b); (c)                                       | 24 |
| Figure 19. | Positive energy stepper driving signals                                           | 26 |
| Figure 20. | Negative energy stepper driving signals                                           | 26 |
| Figure 21. | Timing for writing configuration and mode bits                                    | 32 |
| Figure 22. | Active energy computation diagram                                                 | 34 |
| Figure 23. | Charge pump schematic                                                             | 40 |
| Figure 24. | Application schematic                                                             | 41 |



# 1 Schematic diagram



#### Figure 1. Block diagram



# 2 Pin configuration

|                     |         |                    | _                  |           | 1  |                  |
|---------------------|---------|--------------------|--------------------|-----------|----|------------------|
| MON 1               | F       | 20 LED             | MON 1              |           | 20 | LED              |
| MOP 2               | F       | 19 SDA/TD          | MOP 2              |           | 19 | SDA/TD           |
| SCS 3               | F       | 18 SCL/NLC         | SCS 3              |           | 18 | SCL/NLC          |
| V <sub>DDD</sub> 4  | F       | 17 CLKOUT          | V <sub>DDD</sub> 4 |           | 17 | CLKOUT           |
| V <sub>SS</sub> 5   |         | 16 CLKIN           | V <sub>SS</sub> 5  |           | 16 | CLKIN            |
| V <sub>cc</sub> e   |         | 15 SYN-NP          | V <sub>CC</sub> 6  | STEM13/14 | 15 | SYN-NP           |
| V <sub>OTP</sub> 7  | F       | 14 V <sub>IN</sub> | V <sub>OTP</sub> 7 |           | 14 | V <sub>IN</sub>  |
| V <sub>DDA</sub> 8  | F       | 13 V <sub>IP</sub> | V <sub>DDA</sub> 8 |           | 13 | V <sub>IP</sub>  |
| l <sub>IP1</sub> 9  | F       | 12 NC              | <sub>IP1</sub> 9   |           | 12 | I <sub>IN2</sub> |
| I <sub>IN1</sub> 10 | F       | 11 NC              | <sub>IN1</sub> 10  |           | 11 | I <sub>IP2</sub> |
|                     | CS25040 |                    |                    | CS25050   | 1  |                  |

#### Figure 2. Pin connections (top view)

#### Table 2. Pin description

| Pin n° | Symbol           | Type <sup>(1)</sup> | Name and function                                                            |
|--------|------------------|---------------------|------------------------------------------------------------------------------|
| 1      | MON              | ΡO                  | Output for Stepper's node                                                    |
| 2      | MOP              | ΡO                  | Output for Stepper's node                                                    |
| 3      | SCS              | D IN                | Enable or disable configuration interface for device configuration.          |
| 4      | V <sub>DDD</sub> | A OUT               | 1.5 V Output of internal low drop regulator which supplies the digital core. |
| 5      | V <sub>SS</sub>  | GND                 | Ground.                                                                      |
| 6      | V <sub>CC</sub>  | P IN                | Supply voltage.                                                              |
| 7      | V <sub>OTP</sub> | P INr               | Supply voltage for OTP cells.                                                |
| 8      | V <sub>DDA</sub> | A OUT               | 3 V output of internal low drop regulator which supplies the analog part.    |
| 9      | I <sub>IP1</sub> | A IN                | Positive input of primary current channel                                    |
| 10     | I <sub>IN1</sub> | A IN                | Negative input of primary current channel                                    |
| 11     | I <sub>IP2</sub> | A IN                | Positive input of secondary current channel (STPM13/14 only)                 |
| 12     | I <sub>IN2</sub> | A IN                | Negative input of secondary current channel (STPM13/14 only)                 |
| 13     | V <sub>IP</sub>  | A IN                | Positive input of voltage channel                                            |
| 14     | V <sub>IN</sub>  | A IN                | Negative input of voltage channel                                            |
| 15     | SYN-NP           | D I/O               | Negative power indicator. (Configuration interface)                          |
| 16     | CLKIN            | A IN                | Crystal oscillator input or resistor connection if RC oscillator is selected |
| 17     | CLKOUT           | A OUT               | Oscillator output (RC or crystal)                                            |
| 18     | SCL/NLC          | D I/O               | No-load condition indicator. (Configuration interface)                       |
| 19     | SDATD            | D I/O               | Tamper detection indicator. (Configuration interface)                        |
| 20     | LED              | DO                  | Pulsed output proportional to active energy                                  |

1. A: Analog, D: Digital, P: Power



# 3 Maximum ratings

| Symbol           | Parameter                                                                                                                                     | Value                        | Unit |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------|
| V <sub>CC</sub>  | DC input voltage                                                                                                                              | -0.3 to 6                    | V    |
| I <sub>PIN</sub> | Current on any pin (sink/source)                                                                                                              | ± 150                        | mA   |
| V <sub>ID</sub>  | Input voltage at digital pins (SCS, MOP, MON, SYN, SDATD, SCLNLC, LED)                                                                        | -0.3 to V <sub>CC</sub> +0.3 | V    |
| V <sub>IA</sub>  | Input voltage at analog pins (I <sub>IP1</sub> , I <sub>IN1</sub> , I <sub>IP2</sub> , I <sub>IN2</sub> , V <sub>IP</sub> , V <sub>IN</sub> ) | -0.7 to 0.7                  | V    |
| V <sub>OTP</sub> | Input voltage at OTP pin                                                                                                                      | -0.3 to 25                   | V    |
| ESD              | Human body model (all pins)                                                                                                                   | ± 3.5                        | kV   |
| Т <sub>ОР</sub>  | Operating ambient temperature                                                                                                                 | -40 to 85                    | °C   |
| TJ               | Junction temperature                                                                                                                          | -40 to 150                   | °C   |
| T <sub>STG</sub> | Storage temperature range                                                                                                                     | -55 to 150                   | °C   |

#### Table 3. Absolute maximum ratings (see *Note:*)

*Note:* Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these condition is not implied.

| Table 4. | Thermal | data |
|----------|---------|------|
|----------|---------|------|

| Symbol            | Parameter                           | Value                | Unit |
|-------------------|-------------------------------------|----------------------|------|
| R <sub>thJA</sub> | Thermal resistance junction-ambient | 114.5 <sup>(1)</sup> | °C/W |

1. This value is referred to single-layer PCB, JEDEC standard test board.



# 4 Electrical characteristics

 $V_{CC}$  = 5 V,  $T_A$  = 25°C, 2.2  $\mu F$  between  $V_{DDA}$  and  $V_{SS}$ , 2.2  $\mu F$  between  $V_{DDD}$  and  $V_{SS}$ , 2.2  $\mu F$  between  $V_{CC}$  and  $V_{SS}$  unless otherwise specified.

| Symbol                      | Parameter                                                                      | Test conditions                                                                                                                                                                                                             | Min.  | Тур. | Max.  | Unit     |  |  |
|-----------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|----------|--|--|
| Energy measurement accuracy |                                                                                |                                                                                                                                                                                                                             |       |      |       |          |  |  |
| f <sub>BW</sub>             | Effective bandwidth                                                            | Limited by digital filtering                                                                                                                                                                                                | 5     |      | 400   | Hz       |  |  |
| e <sub>AW</sub>             | Accuracy of active power                                                       | Over 1 to 1000 of dynamic range                                                                                                                                                                                             |       | 0.1  |       | %        |  |  |
| SNR                         | Signal to noise ratio                                                          | Over the entire bandwidth                                                                                                                                                                                                   |       | 52   |       | db       |  |  |
| PSRR <sub>DC</sub>          | Power supply DC rejection                                                      | /oltage signal: 200mV <sub>rms</sub> /50Hz<br>Current signal: 10mV <sub>rms</sub> /50 Hz<br><sub>CLK</sub> = 4.194 MHz V <sub>CC</sub> =3.3V±10%,<br>5 V±10%                                                                |       |      | 0.2   | %        |  |  |
| PSRR <sub>AC</sub>          | Power supply AC rejection                                                      | Voltage signal:<br>200 mV <sub>rms</sub> /50 Hz<br>Current signal:<br>10 mV <sub>rms</sub> /50 Hz<br>$f_{CLK} = 4.194$ MHz,<br>$V_{CC}=3.3$ V+0.2 V <sub>rms</sub> 1@100 Hz<br>$V_{CC}=5.0$ V+0.2 V <sub>rms</sub> 1@100 Hz |       |      | 0.1   | %        |  |  |
| General s                   | General section                                                                |                                                                                                                                                                                                                             |       |      |       |          |  |  |
| V <sub>CC</sub>             | Operating supply voltage                                                       |                                                                                                                                                                                                                             | 3.0   |      | 5.5   | V        |  |  |
|                             | Supply current configuration<br>registers cleared or device<br>locked (TSTD=1) | 4 MHz, V <sub>CC</sub> = 5 V                                                                                                                                                                                                |       | 3.5  | 4     |          |  |  |
| Icc                         |                                                                                | 8 MHz, V <sub>CC</sub> = 5 V                                                                                                                                                                                                |       | 4.7  | 6     | mA       |  |  |
|                             | Increase of supply current<br>per configuration bit, during<br>programming     | 4 MHz, V <sub>CC</sub> = 5 V                                                                                                                                                                                                |       | 120  |       | A //     |  |  |
| ΔICC                        | Increase of supply current<br>per configuration bit with<br>device locked      | 4 MHz, V <sub>CC</sub> = 5 V                                                                                                                                                                                                |       | 2    |       | - μA/bit |  |  |
| POR                         | Power on reset on V <sub>CC</sub>                                              |                                                                                                                                                                                                                             |       | 2.5  |       | V        |  |  |
| V <sub>DDA</sub>            | Analog supply voltage                                                          |                                                                                                                                                                                                                             | 2.85  | 3.0  | 3.15  | V        |  |  |
| V <sub>DDD</sub>            | Digital supply voltage                                                         |                                                                                                                                                                                                                             | 1.425 | 1.50 | 1.575 | V        |  |  |
| f                           | Occillator clock fraguancy                                                     | MDIV bit = 0                                                                                                                                                                                                                | 4.000 |      | 4.194 | MHz      |  |  |
| 'CLK                        | Oscillator clock frequency                                                     | MDIV bit = 1                                                                                                                                                                                                                | 8.000 |      | 8.192 | MHz      |  |  |
| f <sub>LINE</sub>           | Nominal line frequency                                                         |                                                                                                                                                                                                                             | 45    |      | 65    | Hz       |  |  |
| V <sub>OTP</sub>            | OTP programming voltage                                                        |                                                                                                                                                                                                                             | 14    |      | 20    | V        |  |  |
| I <sub>OTP</sub>            | OTP programming current per bit                                                |                                                                                                                                                                                                                             |       | 2.5  |       | mA       |  |  |
| t <sub>OTP</sub>            | OTP programming time per bit                                                   |                                                                                                                                                                                                                             | 100   |      | 300   | μs       |  |  |
| 57                          |                                                                                | Doc ID 13167 Rev 8                                                                                                                                                                                                          |       |      |       | 9/46     |  |  |

#### Table 5. Electrical characteristics

| Symbol                                                                                                                         | Parameter                                                                              | Test co                    | onditions               | Min.                    | Тур.                | Max.         | Unit |  |
|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------|-------------------------|-------------------------|---------------------|--------------|------|--|
| ILATCH                                                                                                                         | Current injection latch-up immunity                                                    |                            |                         |                         |                     | 300          | mA   |  |
| Analog Inputs (I <sub>IP1</sub> , I <sub>IN1</sub> , I <sub>IP2</sub> , I <sub>IN2</sub> , V <sub>IP</sub> , V <sub>IN</sub> ) |                                                                                        |                            |                         |                         |                     |              |      |  |
|                                                                                                                                |                                                                                        | Voltage channel            |                         | -0.3                    |                     | 0.3          | V    |  |
|                                                                                                                                |                                                                                        |                            | Gain 8X                 | -0.15                   |                     | 0.15         |      |  |
| V <sub>MAX</sub>                                                                                                               | Maximum input signal levels                                                            | Current                    | Gain 16X                | -0.075                  |                     | 0.075        | V    |  |
|                                                                                                                                |                                                                                        | channels                   | Gain 24X                | -0.05                   |                     | 0.05         | v    |  |
|                                                                                                                                |                                                                                        |                            | Gain 32X                | -0.035                  |                     | 0.035        |      |  |
| f <sub>ADC</sub>                                                                                                               | A/D Converter bandwidth                                                                |                            |                         |                         | 10                  |              | kHz  |  |
| f <sub>SPL</sub>                                                                                                               | A/D Sampling frequency                                                                 |                            |                         |                         | F <sub>CLK</sub> /4 |              | Hz   |  |
| V <sub>OFF</sub>                                                                                                               | Amplifier offset                                                                       |                            |                         |                         |                     | ±20          | mV   |  |
| Z <sub>IP</sub>                                                                                                                | V <sub>IP</sub> , V <sub>IN</sub> Impedance                                            | Over the total op range    | erating voltage         | 100                     |                     | 400          | kΩ   |  |
| Z <sub>IN</sub>                                                                                                                | V <sub>IP1</sub> , V <sub>IN1</sub> , V <sub>IP2</sub> , V <sub>IN2</sub><br>Impedance | Over the total op range    | erating voltage         |                         | 100                 |              | kΩ   |  |
| G <sub>ERR</sub>                                                                                                               | Current channels gain error                                                            |                            |                         |                         | ±10                 |              | %    |  |
| I <sub>ILV</sub>                                                                                                               | Voltage channel leakage current                                                        |                            |                         |                         |                     | 1            | μA   |  |
|                                                                                                                                | Current channel leakage                                                                | Input disabled             |                         | -1                      |                     | 1            | μA   |  |
| LEAK                                                                                                                           | current                                                                                | Input enabled              |                         | -10                     |                     | 10           |      |  |
| Digital I/C                                                                                                                    | O Characteristics (SDA-TD, C                                                           | LKIN, CLKOUT, S            | SCS, SYN-NP, LE         | D)                      |                     |              |      |  |
| VIH                                                                                                                            | Input high voltage                                                                     | SDA-TD, SCS, SYN-NP, LED   |                         | 0.75V <sub>C</sub><br>c |                     |              | V    |  |
|                                                                                                                                |                                                                                        | CLKIN                      |                         | 1.5                     |                     |              |      |  |
| V                                                                                                                              | Input low voltage                                                                      | SDA-TD, SCS, S             | SYN-NP, LED             |                         |                     | $0.25V_{CC}$ | V    |  |
| ۷IL                                                                                                                            | Input low voltage                                                                      | CLKIN                      |                         |                         |                     | 0.8          | v    |  |
| V <sub>OH</sub>                                                                                                                | Output high voltage                                                                    | I <sub>O</sub> = -2 mA     |                         | V <sub>CC</sub> -0.4    |                     |              | V    |  |
| V <sub>OL</sub>                                                                                                                | Output low voltage                                                                     | I <sub>O</sub> = +2 mA     |                         |                         |                     | 0.4          | V    |  |
| I <sub>UP</sub>                                                                                                                | Pull up current                                                                        |                            |                         |                         | 15                  |              | μA   |  |
| t <sub>TR</sub>                                                                                                                | Transition time                                                                        | C <sub>LOAD</sub> = 50 pF  |                         |                         | 10                  |              | ns   |  |
| Power I/C                                                                                                                      | O Characteristics (MOP, MON                                                            | )                          |                         |                         |                     |              |      |  |
| V <sub>OH</sub>                                                                                                                | Output high voltage                                                                    | I <sub>O</sub> = -14 mA    |                         | V <sub>CC</sub> -0.5    |                     |              | V    |  |
| V <sub>OL</sub>                                                                                                                | Output low voltage                                                                     | I <sub>O</sub> = +14 mA    | I <sub>O</sub> = +14 mA |                         |                     | 0.5          | V    |  |
| t <sub>TR</sub>                                                                                                                | Transition time                                                                        | $C_{LOAD} = 50 \text{ pF}$ |                         | 5                       | 10                  |              | ns   |  |
| Crystal o                                                                                                                      | scillator (STPM12/14)                                                                  |                            |                         |                         |                     |              |      |  |
| II.                                                                                                                            | Input current on CLKIN                                                                 |                            |                         |                         |                     | ±1           | μA   |  |
|                                                                                                                                |                                                                                        |                            |                         |                         |                     |              |      |  |

### Table 5. Electrical characteristics (continued)



#### STPM11, STPM12, STPM13, STPM14

| Symbol             | Parameter                | Test conditions          | Min.               | Тур.  | Max. | Unit   |
|--------------------|--------------------------|--------------------------|--------------------|-------|------|--------|
| R <sub>P</sub>     | External resistor        |                          | 1                  |       | 4    | MΩ     |
| CP                 | External capacitors      |                          |                    | 22    |      | pF     |
| f                  | Nominal output fraguanay |                          | 4                  | 4.194 |      |        |
| <sup>I</sup> CLK   | Nominal output frequency |                          | 8                  | 8.192 |      |        |
| RC Oscil           | ator (STPM11/13)         |                          |                    |       |      |        |
| I <sub>CLKIN</sub> | Settling current         |                          | 40                 |       | 60   | μA     |
| R <sub>SET</sub>   | Settling resistor        | f <sub>CLK</sub> = 4 MHz |                    | 12    |      | kΩ     |
| t <sub>JIT</sub>   | Frequency jitter         |                          |                    | 1     |      | ns     |
| On chip r          | eference voltage         |                          |                    |       |      |        |
| V                  | Reference voltage        |                          |                    | 1.23  |      | V      |
| * REF              | Reference accuracy       |                          |                    | ±1    |      | %      |
| Т <sub>С</sub>     | Temperature coefficient  | After calibration        |                    | 30    | 50   | ppm/°C |
| Configura          | ation interface timing   |                          |                    |       |      |        |
| F <sub>SCLKw</sub> | Data write speed         |                          |                    |       | 100  | kHz    |
| t <sub>DS</sub>    | Data setup time          |                          | 20                 |       |      | ns     |
| t <sub>DH</sub>    | Data hold time           |                          | 0                  |       |      | ns     |
| t <sub>SYN</sub>   | SYN-NP active width      |                          | 2/f <sub>CLK</sub> |       |      | S      |

#### Table 5. Electrical characteristics (continued)

#### Table 6. Typical external components

| Function     | Component           | Parameter                             | Value | Tolerance | Unit |  |
|--------------|---------------------|---------------------------------------|-------|-----------|------|--|
| Line voltage | Posistor dividor    | R to R ratio V <sub>RMS</sub> = 230 V | 1650  | ±1%       |      |  |
| interface    |                     | R to R ratio V <sub>RMS</sub> = 110 V | 830   | ±1%       | V/V  |  |
|              | Current shunt       |                                       | 0.2   | ±5%       |      |  |
| Line current | Current transformer | Current to voltage conversion ratio   | 30    | ±12%      | mV/A |  |
|              | Rogowsky coil       |                                       | 3     | ±12%      |      |  |



# 5 Terminology

### 5.1 Measurement error

The error associated with the energy measured by STPM1X is defined as: Percentage Error = [STPM1X (reading) - True Energy] / True Energy

# 5.2 ADC offset error

This is the error due to the DC component associated with the analog inputs of the A/D converters. Due to the internal automatic DC offset cancellation, the STPM1X measurement is not affected by DC components in voltage and current channel. The DC offset cancellation is implemented in the DSP.

### 5.3 Gain error

The gain error is gain due to the signal channel gain amplifiers. This is the difference between the measured ADC code and the ideal output code. The difference is expressed as a percentage of the ideal code.

## 5.4 Power supply DC and AC rejection

This parameter quantifies the STPM1X measurement error as a percentage of the reading when the power supplies are varied. For the  $PSRR_{AC}$  measurement, a reading at two nominal supply voltages (3.3 and 5 V) is taken. A second reading is obtained with the same input signal levels when an ac (200 mV<sub>RMS</sub>/100 Hz) signal is introduced onto the supply voltages. Any error introduced by this ac signal is expressed as a percentage of reading.

For the  $PSRR_{DC}$  measurement, a reading at two nominal supply voltages (3.3 and 5 V) is taken. A second reading is obtained with the same input signal levels when the supplies are varied  $\pm 10\%$ . Any error introduced is again expressed as a percentage of the reading.

### 5.5 Conventions

The lowest analog and digital power supply voltage is named  $V_{SS}$  which represents the system Ground (GND). All voltage specifications for digital input/output pins are referred to GND.

Positive currents flow into a pin. Sinking current means that the current is flowing into the pin and is positive. Sourcing current means that the current is flowing out of the pin and is negative.

The timing specifications of the signal treated by digital control are relative to CLKOUT. This signal is provided by from the crystal oscillator of 4.194 MHz nominal frequency or by the internal RC oscillator. An external source of 4.194 MHz or 8.192 MHz can be used.

The timing specifications of signals of the CFGI interface are relative to the SCL-NLC, there is no direct relationship between the clock (SCL-NLC) of the CFGI interface and the clock of the DSP block.

A positive logic convention is used in all equations.

Doc ID 13167 Rev 8



12/46

# **6** Typical performance characteristics

Figure 3.Supply current vs. supply voltage,<br/> $T_A = 25 \ ^{\circ}C$ Figure 4.RC oscillator frequency vs. V<sub>CC</sub>,<br/>R = 12 kΩ, T\_A = 25 \ ^{\circ}C



Figure 5. RC oscillator: frequency jitter vs. temperature



Figure 7. Digital voltage regulator: line - load Figure 8. regulation



Figure 6. Analog voltage regulator: line - load regulation









Figure 9. Power supply AC rejection vs.  $V_{CC}$  Figure 10. Power supply DC rejection vs.  $V_{CC}$ 



Figure 12. Primary current channel linearity at different V<sub>CC</sub>



Figure 13. Gain response of  $\Delta\Sigma$  AD Converters Figure 14. Clock frequency vs. external resistor





# 7 Theory of operation

## 7.1 General operation

The STPM1X is able to perform active energy measurement (wide band or fundamental) in single-phase energy meter systems.

Due to the proprietary energy computation algorithm, STPM1X active energy is not affected by any ripple at twice the line frequency. The calibration is very easy and fast allowing calibration in only one point over the whole current range which allows saving time during the calibration phase of the meter. The calibration parameters are permanently stored in the OTP (one time programmable) cells, preventing calibration tampering.

Several functions are programmable using internal configuration bits accessible through the configuration interface. The most important configuration bits are two configuration bits called PST that allow the selection of the sensor and the gain of the input amplifiers.

The STPM1X is able to directly drive a stepper motor with the MOP and MON pins, and provides information on tamper, no-load and negative power.

Two kinds of active energy can be selected to be brought to the LED pin: the total active energy that includes all harmonic content in bandwidth or the active energy limited to the 1<sup>st</sup> harmonic only. This last energy value is obtained by filtering the wide band active energy.

# 7.2 Analog inputs

#### Input amplifiers

The STPM1X has one fully differential voltage input channel and one (STPM11/12) or two (STPM13/14) fully differential current input channels.

The voltage channel consists of a differential amplifier with a gain of 4. The maximum differential input voltage for the voltage channel is  $\pm$  0.3 V.

In STPM13/14, the two current channels are multiplexed (see tamper section for details) to provide a single input to a preamplifier with a gain of 4. The output of this preamplifier is connected to the input of a programmable gain amplifier (PGA) with possible gain selections of 2, 4, 6, 8. The total gain of the current channels will be then 8, 16, 24, 32. The gain selections are made by writing to the gain configuration bits PST and it can be different for the two current channels. The maximum differential input voltage is dependent on the selected gain according to the *Table 7*:

| Voltage channels           |       | Current channels |                       |  |
|----------------------------|-------|------------------|-----------------------|--|
| Gain Max input voltage (V) |       | Gain             | Max input voltage (V) |  |
|                            | ±0.30 | 8X               | ±0.15                 |  |
| 4                          |       | 16X              | ±0.075                |  |
|                            |       | 24X              | ±0.05                 |  |
|                            |       | 32X              | ±0.035                |  |

Table 7.Voltage channel



The *Table 8* and *Table 9* below show the gain values according to the configuration bits:

| Table 8. | Configuration | of current sensor | s |
|----------|---------------|-------------------|---|
|----------|---------------|-------------------|---|

| STPM11/12   |                 |                    |              |  |  |
|-------------|-----------------|--------------------|--------------|--|--|
| Current     | t channel       | Configuration Bits |              |  |  |
| Gain Sensor |                 | PST (2bits)        | ADDG (1 bit) |  |  |
| 8           |                 | 0                  | 0            |  |  |
| 16          | Rogowsky Coil – | 0                  | 1            |  |  |
| 24          |                 | 1                  | 0            |  |  |
| 32          |                 | 1                  | 1            |  |  |
| 8           | СТ              | 2                  | x            |  |  |
| 32          | Shunt           | 3                  | х            |  |  |

#### Table 9.Configuration of current sensors

| STPM13/14 |                 |             |               |                    |              |  |
|-----------|-----------------|-------------|---------------|--------------------|--------------|--|
| Primary   |                 | Secondary   |               | Configuration Bits |              |  |
| Gain      | Sensor          | Gain Sensor |               | PST (2bits)        | ADDG (1 bit) |  |
| 8         | - Rogowsky Coil | 8           | Rogowsky Coil | 0                  | 0            |  |
| 16        |                 | 16          |               | 0                  | 1            |  |
| 24        |                 | 24          |               | 1                  | 0            |  |
| 32        |                 | 32          |               | 1                  | 1            |  |
| 8         | СТ              | 8           | СТ            | 2                  | х            |  |
| 8         |                 | 32          | Shunt         | 3                  | х            |  |

Both the voltage and current channels implement an active offset correction architecture which has the benefit of avoiding any offset compensation.

The analog voltage and current signals are processed by the  $\sum \Delta$  Analog to digital converters that feed the hardwired DSP. The DSP implements an automatic digital offset cancellation that makes possible avoiding any manual offset calibration on the analog inputs.

# 7.3 $\Sigma \Delta$ A/D Converters

The analog to digital conversion in the STPM1X is carried out using two first order  $\sum \Delta$  converters. The device performs A/D conversions of analog signals on two independent channels in parallel. In STPM13/14, the current channel is multiplexed as primary or secondary current channel in order to be able to perform a tamper function. The converted  $\sum \Delta$  signals are supplied to the internal hardwired DSP unit, which filters and integrates those signals in order to boost the resolution and to yield all the necessary signals for computations.



A  $\sum \Delta$  modulator converts the input signal into a continuous serial stream of 1s and 0s at a rate determined by the sampling clock. In the STPM1X, the sampling clock is equal to  $f_{CLK}/4$ . The 1-bit DAC in the feedback loop is driven by the serial data stream. The DAC output is subtracted from the input signal. If the loop gain is high enough, the average value of the DAC output (and therefore the bit stream) can approach that of the input signal level. When a large number of samples are averaged, a very precise value of the analog signal is obtained. This averaging is carried out in the DSP section which implements decimation, integration and DC offset cancellation of the supplied  $\sum \Delta$  signals. The gain of the decimation filters is 1.004 for the voltage channel and 0.502 for the current channel. The resulting signal has a resolution of 11bits for voltage channel and 16 bits for current channel.

Figure 15. First order  $\sum \Delta A/D$  converter



### 7.4 Period and line voltage measurement

The period module measures the period of base frequency of voltage channel and checks if the voltage signal frequency is in the band from  $f_{CLK}/2^{17}$  to  $f_{CLK}/2^{15}$ . An internal signal is produced at every positive peak of the line voltage. If the counted number of pulses between two trailing edges of this signal is higher than the  $f_{CLK}/2^{17}$  Hz equivalent pulses or if the counting is stopped (internal signal is not available), it means that the base frequency is lower than  $f_{CLK}/2^{17}$  Hz and an internal error flag BFR (base frequency range) is set.

If the counted number of pulses within one line period is higher than the  $f_{CLK}/2^{15}$  equivalent pulses, the base frequency exceeds the limit. In this case, such error must be repeated three times in a row, in order to set the error flag BFR.

The BFR flag is also set if the value of the RMS voltage drops below a certain value (BFRon) and it is cleared when the RMS voltage goes above BFR-off threshold. The table below shows the equivalent RMS voltage on the  $V_{IP}/V_{IN}$  pins according to the value of the voltage channel calibrator.

The BFR flag is also set if the RMS voltage across  $V_{IP}$ - $V_{IN}$  drops below a threshold value calculated with the following formula:



#### **Equation 1**

 $V_{IRMS-BFR} = \frac{64}{6703 \cdot K_V}$ 

(CT/Shunt)

#### **Equation 2**

 $V_{IRMS-BFR} = \frac{64}{6687 \cdot K_V}$ 

(Rogowsky)

Where  $K_V$  is the voltage calibrator value ranging from 0.875 to 1.000.

The BFR flag is cleared when the  $V_{\rm IRMS}$  value goes above twice  $V_{\rm IRMS-BFR}.$  When the BFR error is set, the computation of power is suspended and MOP, MON and LED will be held low.

#### Table 10.RMS voltage check

|          | BFR-on      | BFR-off     |
|----------|-------------|-------------|
| Rogowsky | 0.009571/Kv | 0.019142/Kv |
| CT-Shunt | 0.0078/Kv   | 0.0156/Kv   |

# 7.5 Single wire meter mode (STPM13/14 with Rogowsky coil sensor)

STPM1X supports the single wire meter (SWM) operation when working with Rogowsky Coil current sensors. In SWM mode there is no available voltage information in the voltage channel. It is possible that someone has disconnected one wire (live or neutral) of the meter for tampering purposes or in case the line voltage is very stable, it is possible to use a predefined value for computing the energy without sensing it.

In order to enable the SWM mode, the STPM1X must be configured with PST values of 0 or 1. In this way, if the BFR error is detected, STPM1X enters in SWM. If BFR is cleared, the energy calculation is performed normally. When BFR is set (no voltage information is available), the energy computation is carried out using a nominal voltage value according to the NOM configuration bits.

Since there is no information on the phase shift between voltage and current, the apparent rather than active power is used for tamper and energy computation. The calculated apparent energy will be the product between  $I_{RMS}$  (effectively measured) and an equivalent  $V_{RMS}$  that can be calculated as follows:

 $V_{RMS}$ =VPK\*K<sub>NOM</sub>, where VPK represents the maximum line voltage reading of the STPM1X and K<sub>NOM</sub> is a coefficient that changes according to *Table 11*:



| Table 11. Nomin | al voltage values |
|-----------------|-------------------|
|-----------------|-------------------|

| NOM | К <sub>NOM</sub> |
|-----|------------------|
| 0   | 0.3594           |
| 1   | 0.3906           |
| 2   | 0.4219           |
| 3   | 0.4531           |

For example, if R1 =  $783k\Omega$  and R2 =  $475\Omega$  are used as resistor divider when the line voltage is present, the positive voltage present at the input of the voltage channel of STPM1x is:

#### **Equation 3**

$$VI = \frac{R_2}{R_1 + R_2} \cdot V_{RMS} \sqrt{2}$$

since the maximum voltage value applicable to the voltage channel input of STPM1x is +0.3V, the equivalent maximum line voltage applicable is:

#### Equation 4

 $V_{PK} = R_1 + R_2 / R_2 \bullet 0.3 = 494.82$ 

considering the case of NOM=2, the correspondent RMS values used for energy computation is:

#### **Equation 5**

 $V_{\text{RMS}} = V_{\text{PK}} \bullet 0.4219 = 208.76 \text{ [V]}$ 

Usually the supply voltage for the electronic meter is taken from the line voltage. In SWM, since the line voltage is no longer present, another power source must be used in order to provide the necessary supply to STPM1x and the other electronic components of the meter.

# 7.6 Power supply

The main STPM1X supply pin is the V<sub>CC</sub> pin. From the V<sub>CC</sub> pin two linear regulators provide the necessary voltage for the analog part V<sub>DDA</sub> (3 V) and for the digital part V<sub>DDD</sub> (1.5 V). The V<sub>SS</sub> pin represents the reference point for all the internal signals. The 100nF capacitor should be connected between V<sub>CC</sub> and V<sub>SS</sub>, V<sub>DDA</sub> and V<sub>SS</sub>, V<sub>DDD</sub> and V<sub>SS</sub>. All these capacitors must be located very close to the device.

The STPM1X contains a power-on-reset (POR) detection circuit. If the  $V_{CC}$  supply is less than 2.5 V, then the STPM1X goes into an inactive state, all the functions are blocked asserting and a reset condition is set. This is useful to ensure that the correct device operation at power-up and during power-down. The power supply monitor has built-in hysteresis and filtering, which give a high degree of immunity to false triggering due to noisy supply voltages.

A bandgap voltage reference (VBG) of 1.23 V  $\pm$ 1% is used as reference voltage level source for the two linear regulators and for the A/D converters. Also, this module produces several



bias currents and voltages for all other analog modules and for the OTP module. The bandgap voltage temperature behavior can be changed in order to better compensate the variation of sensor sensitivity with temperature. This task is performed with the BGTC configuration bits.



Figure 16. Bandgap temperature variation

# 7.7 Load monitoring

The STPM1X include a no-load condition detection circuit with adjustable threshold. This circuit monitors the voltage and the current channels and, when the measured power is below the set threshold, the internal signal BIL becomes high. The information about this signal is also available in the status bit BIL.

The no load condition occurs when the product between V<sub>RMS</sub> and I<sub>RMS</sub> input values is below a given value. This value can be set with the LTCH configuration bits, and it is also dependent on the selected current gain (Ai) and the calibration registers constant Kp=Kv\*Ki.

Four different no-load threshold values can be chosen according to the two configurations bits LTCH (see *Table 12*).

| ТСН  | V <sub>RMS</sub> * I <sub>RMS</sub> (input channel voltages) | V <sub>RMS</sub> * I <sub>RMS</sub> (input channel voltages) |  |
|------|--------------------------------------------------------------|--------------------------------------------------------------|--|
| LIGH | Rogowski coil (PST<2)                                        | Ct or Shunt (PST>1)                                          |  |
| 0    | 0.004488 / (Ai*Kp)                                           | 0.003648 / (Ai*Kp)                                           |  |
| 1    | 0.008976 / (Ai*Kp)                                           | 0.007296 / (Ai*Kp)                                           |  |
| 2    | 0.017952 / (Ai*Kp)                                           | 0.014592 / (Ai*Kp)                                           |  |
| 3    | 0.035904 / (Ai*Kp)                                           | 0.029184 / (Ai*Kp)                                           |  |

Table 12. No load detection thresholds

When a no-load condition occurs (BIL=1), the integration of power is suspended and the tamper module is disabled.

If a no-load condition is detected, the BIL signal blocks generation of pulses for stepper and forces the SCLNLC pin to be low.

Doc ID 13167 Rev 8



## 7.8 Error detection

In addition to the no-load condition and the line frequency band, the integration of power can be suspended also due to detected error on the source signals.

There are two kinds of error detection circuits involved. The first checks all the  $\sum \Delta$  signals from the analog part if any are stacked at 1 or 0 within the 1/128 of f<sub>CLK</sub> period of observation. In case of detected error the corresponding  $\sum \Delta$  signal is replaced with an idle  $\sum \Delta$  signal, which represents a constant value 0.

Another error, condition occurs if the MOP, MON and LED pin outputs signals are different from the internal signals that drive them. This can occur if some of this pin is forced to GND or to some other imposed voltage value.

# 7.9 Tamper detection module (STPM13/14 only)

The STPM13/14 is able to measure the current in both live and neutral wires to implement an anti-tamper function. When a difference between the two measurements is detected, the STPM13/14 enters the tamper state. When there is a very small difference between the two channels, the STPM13/14 is in normal state.

In particular, both channels are not constantly observed. A time multiplex mechanism is used. During the observation time of the selected channel, its active energy is calculated. The detection of a tamper condition occurs when the absolute value of the difference between the two active energy values is greater than a certain percentage of the averaged energy during the activated tamper module. This percentage value can be selected between two different values (12.5% and 6.25%) according to the value of the configuration bit CRIT.

The tamper condition will be detected when the following formula is satisfied:

#### **Equation 6**

EnergyCH1 - EnergyCH2 >  $K_{CRIT}$  (EnergyCH1 + EnergyCH2)/2; where  $K_{CRIT}$  can be 12.5% or 6.25%.

The detection threshold is much higher than the accuracy difference of the current channels, which should be less than 0.1%. Some margin should be left for a possible transition effect, due to accidental synchronism between the actual load current change and the rhythm of taking the energy samples.

The tamper circuit works if the energies associated with the two current channels will be both positive or both negative. If the two energies have different signs, the tamper remains on constantly. However, the channel with the associated higher power is selected for the final computation of energy.

In single wire mode, the apparent energy rather than active is used for tamper detection.

#### **Detailed operational description**

#### Normal state

The meter is initially set to normal state, i.e. tamper not detected. In such state, we expect that the values of both load currents should not differ more than the accuracy difference of the channels. For this reason, we can use an average value of currents of both channels for the active energy calculation. The average is implemented with the multiplex ratio of 32:32 periods of line per channel. This means that for 32 periods of line voltage, i.e. 640 ms at 50 Hz, the current of the primary channel is used for the calculation followed by another 32



periods of line voltage when the current of secondary channel is used instead. Four periods before the primary to secondary switching point, a tamper detection module is activated. It is deactivated after eight periods of line have elapsed. This means that energy of four periods of primary channel immediately followed by energy of four periods of secondary channel is sampled within the tamper module. We shall call those samples A and B respectively. From these two samples the criteria of tamper detection is calculated. If four consecutive new results of criteria happen, i.e. after elapsed 5.12s at 50 Hz, the meter will enter into tamper state.

#### Tamper state

Within this state the multiplex ratio will change either to 60:4, when primary current is higher than secondary, or to 4:60 otherwise. Thus, the channel with the higher current is used in the energy calculation. The energy is not averaged by the mentioned ratio, rather the last measured higher current is used also during 4 line period gap. The gap is still needed in order to monitor the samples of the non-selected channel, which should check when the tamper detected state is changed to either normal or another tamper detected state.

Several cases of transition of the state are shown in the *Figure 17* - below

|                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                     |                                                              | Max Ratio    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------|
|                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                     |                                                              | Tamper activ |
| ∏                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                     |                                                              | Sample A     |
|                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                  | 7                                                                                                                   |                                                              | Sample B     |
| normal, A>>B detected                                                                                                                                                                                                                                                                                       | normal, A>>B detected                                                                                                                                                                                                                       | normal, A>>B detected                                                                                                                                                            | normal, A>>B detected                                                                                               | tamper A>>B, A>>B detected                                   | 1            |
| are 2: transition from normal to co                                                                                                                                                                                                                                                                         | condany greater than primany tar                                                                                                                                                                                                            | mon detected                                                                                                                                                                     |                                                                                                                     |                                                              |              |
|                                                                                                                                                                                                                                                                                                             | condary greater than phinary tai                                                                                                                                                                                                            |                                                                                                                                                                                  |                                                                                                                     | _                                                            | May Datis    |
|                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                     |                                                              | INIAX NALIO  |
|                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                     |                                                              | Tamper actr  |
|                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                     |                                                              | Sample A     |
|                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                     |                                                              | Sample B     |
| normal, A << B detected                                                                                                                                                                                                                                                                                     | normal, A << 8 detected                                                                                                                                                                                                                     | normal, A << 8 detected                                                                                                                                                          | normal, A << 8 detected                                                                                             | tamper AKKB, AKKB detected                                   | I            |
| ase 3: transition from primary gre                                                                                                                                                                                                                                                                          | ater than secondary tamper det                                                                                                                                                                                                              | ected to normal state                                                                                                                                                            |                                                                                                                     |                                                              |              |
|                                                                                                                                                                                                                                                                                                             | ,                                                                                                                                                                                                                                           |                                                                                                                                                                                  | [                                                                                                                   |                                                              | Max Batio    |
|                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                     |                                                              | Tamper act   |
|                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                     |                                                              | Sample A     |
|                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                     |                                                              | Sample R     |
|                                                                                                                                                                                                                                                                                                             | tampor ALLE normal detected                                                                                                                                                                                                                 | L tampor A\\R normal detected                                                                                                                                                    | Litempor ALLE pormed datastad                                                                                       |                                                              |              |
| tamper 2070, normal detected                                                                                                                                                                                                                                                                                | tamper 7070, normal detected                                                                                                                                                                                                                | Tramper 707 b, normal detected                                                                                                                                                   | Tramper XXXD, normal detected                                                                                       | nonnai, nonnai detected                                      | I            |
| ase 4: transition from primary gre                                                                                                                                                                                                                                                                          | ater than secondary tamper dete                                                                                                                                                                                                             | ected to secondary greater than                                                                                                                                                  | primary tamper state                                                                                                |                                                              |              |
|                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                     | · · ·                                                        | Max Ratio    |
|                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                     |                                                              | Tamperact    |
|                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                     | П                                                            | Sample A     |
|                                                                                                                                                                                                                                                                                                             | <u></u>                                                                                                                                                                                                                                     | <br>                                                                                                                                                                             | <u></u>                                                                                                             | <u>_</u>                                                     | Sample B     |
| tamper A>>B. A< <b 1<="" detected="" td=""><td>tamper A&gt;&gt;B. A&lt;<b detected<="" td=""><td>L tamper A&gt;&gt;B. A&lt;<b detected<="" td=""><td>L tamper A&gt;&gt;B. A&lt;<b detected<="" td=""><td>L tamper A&lt;<b. a<<b="" detecte<="" td=""><td>ed I</td></b.></td></b></td></b></td></b></td></b> | tamper A>>B. A< <b detected<="" td=""><td>L tamper A&gt;&gt;B. A&lt;<b detected<="" td=""><td>L tamper A&gt;&gt;B. A&lt;<b detected<="" td=""><td>L tamper A&lt;<b. a<<b="" detecte<="" td=""><td>ed I</td></b.></td></b></td></b></td></b> | L tamper A>>B. A< <b detected<="" td=""><td>L tamper A&gt;&gt;B. A&lt;<b detected<="" td=""><td>L tamper A&lt;<b. a<<b="" detecte<="" td=""><td>ed I</td></b.></td></b></td></b> | L tamper A>>B. A< <b detected<="" td=""><td>L tamper A&lt;<b. a<<b="" detecte<="" td=""><td>ed I</td></b.></td></b> | L tamper A< <b. a<<b="" detecte<="" td=""><td>ed I</td></b.> | ed I         |
|                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                     | 1                                                            | 1            |
| ase 5: transition from secondary                                                                                                                                                                                                                                                                            | greater than primary tamper det                                                                                                                                                                                                             | ected to primary greater than sec                                                                                                                                                | ondary tamper state                                                                                                 |                                                              |              |
| ∏                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                     | U                                                            | Max Ratio    |
|                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                     |                                                              | Tamper act   |
|                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                  |                                                                                                                     | П                                                            | Sample A     |
|                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                             |                                                                                                                                                                                  | ·                                                                                                                   |                                                              |              |

#### Figure 17. Tamper conditions

The detected tamper condition is stored in the BIT signal. This signal is connected to the SDA-TD pin. When this pin is low, a tamper condition has been detected.

Doc ID 13167 Rev 8



When internal signals are not good enough to perform the computation, i.e. line period is out or range or  $\sum \Delta$  signals from the analog part are stacked at high or low logic level, or no load condition is activated, the tamper module is disabled and its state is preset to normal.

### 7.10 Phase compensation

The STPM1X is does not introduce any phase shift between voltage and current channels.

However, the voltage and current signals come from transducers, which could have inherent phase errors. For example, a phase error of 0.1° to 0.3° is not uncommon for a current transformer (CT). These phase errors can vary from part to part, and they must be corrected in order to perform accurate power calculations. The errors associated with phase mismatch are particularly noticeable at low power factors. The STPM1x provide a means of digitally calibrating these small phase errors through a introducing delays on the voltage or current signal. The amount of phase compensation can be set using the 4 bits of the phase calibration register (CPH).

The default value of this register is at a value of 0 which gives  $0^{\circ}$  phase compensation. A CPH value of 15 (1111) introduces a phase compensation of +0.576°. This compensates the phase shift usually introduced by the current sensor, while the voltage sensor, normally a resistor divider, does not introduce any delay. The resolution step of the phase compensation is 0.038°.

# 7.11 Clock generator

All the internal timing of the STPM1X is based on the CLKOUT signal. This signal is generated by different circuits according to the STPM1x version.

- STPM11/13: Internal RC Oscillator. A resistor connected between CLKIN and Ground will set the RC current. For 4 MHz operation the suggested settling resistor is 12 kΩ; The oscillator frequency can be compensated using the CRC configuration bit (see *Table 15* and *Figure 14*)
- STPM12/14: Quartz Oscillator. The oscillator circuit is designed to support an external crystal. The suggested circuit is depicted in *Figure 18*. These versions support also an external oscillator signal source that must be connected to the CLKOUT pin.

The clock generator is powered from analog supply and is responsible for two tasks. The first one is to retard the turn-on of some function blocks after POR in order to help smooth start of external power supply circuitry by keeping all major loads off.

The second task of the clock generator is to provide all necessary clocks for analog and digital parts. Within this task, the MDIV configuration bit is used to inform the device about the nominal frequency value of CLKOUT. The suggested operation frequency range is from 4.000 MHz to 4.194 MHz.





#### Figure 18. Different oscillator circuits (a); (b); (c)

# 7.12 Resetting the STPM1x

The STPM1x has no reset pin. The device is automatically reset by the POR circuit when the  $V_{CC}$  crosses the 2.5 V value. When the reset occurs, all clocks and both DC buffers in the analog part are kept off for about 30 ms and all blocks of the digital part are held in a reset state for about 125 ms after a reset condition.

Resetting the STPM1x causes all the functional modules of STPM1x to be cleared including the OTP shadow latches (see 7.15 for OTP shadow latches description)

# 7.13 Energy to frequency conversion

The STPM1x provides energy to frequency conversion both for calibration and energy readout purposes. In fact, one convenient way to verify the meter calibration is to provide a pulse train signal with 50% duty cycle whose frequency signal is proportional to the active energy under steady load conditions. It is convenient to have high frequency pulses during calibration phase and low frequency for readout purposes; STPM1x supports both cases. Let's suppose to choose a certain number of pulses on the LED pin (high frequency) that will corresponds to 1 kWh. We will name this value as P.

The Active Energy frequency-based signal is available in the LED pin. The LED is driven from internal signal AW (Active Energy) whose frequency is proportional to the active energy. The desired P is achieved acting on the digital calibrators during the calibration procedure.

The APL configuration bit changes the internal divider that provides the signal on the LED pin according to *Table 13*, setting APL=1 the number of pulses are reduced in order to provide low frequency pulses for readout purposes. The division factor is set according to KMOT configuration bits. In this case the pulses will have a fixed width of 31.25 ms.



|   | APL=0  | APL=1  |  |  |  |
|---|--------|--------|--|--|--|
|   | Pulses | Pulses |  |  |  |
| 0 | P      | P/64   |  |  |  |
| 1 |        | P/128  |  |  |  |
| 2 |        | P/32   |  |  |  |
| 3 |        | P/256  |  |  |  |

#### Table 13. Different settings for led signal

Due to the innovative and proprietary power calculation algorithm, the frequency signal is not affected by any ripple at twice the line frequency. This feature strongly reduces the calibration time of the meter.

# 7.14 Driving a stepper motor

The STPM1x is able to directly drive a stepper motor. An internal divider (mono-flop and decoder) generates stepper driving signals MA and MB from signal AW. The MA and MB signals are brought to the MOP and MON pins that are able to drive the stepper motor. Several kinds of selections are possible for the driving signals according to the configuration bits LVS and KMOT.

The numbers of pulses per kWh (PM) in the MOP and MON outputs are linked with the number of pulses of the LED P (see previous paragraph - 7.13) pin with the following relationship.

| LVS (1 Bit) | KMOT (2 Bits) | Pulses length | РМ     |
|-------------|---------------|---------------|--------|
| 0           | 0             | 31.25 ms      | P/64   |
| 0           | 1             | 31.25 ms      | P/128  |
| 0           | 2             | 31.25 ms      | P/32   |
| 0           | 3             | 31.25 ms      | P/256  |
| 1           | 0             | 156.25 ms     | P/640  |
| 1           | 1             | 156.25 ms     | P/1280 |
| 1           | 2             | 156.25 ms     | P/320  |
| 1           | 3             | 156.25 ms     | P/2560 |

#### Table 14. Configuration of MOP and MON pins

The mono-flop limits the length of the pulses according to the LVS bit value.

The decoder distributes the pulses to MA and MB alternatively, which means that each of them has only one half of selected frequency.

Negative power is computed with its own sign, and the MOP and MON signals invert their logic state in order to make the backward rotation direction of the motor. See the diagram below.

