

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



### Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









### STS4C3F60L

# N-channel 60V - 0.045 $\Omega$ - 4A SO-8 Complementary pair STripFET<sup>TM</sup> Power MOSFET

#### **General features**

| Туре                  | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> |
|-----------------------|------------------|---------------------|----------------|
| STS4C3F60L(N-channel) | 60V              | <0.056Ω             | 4A             |
| STS4C3F60L(P-channel) | 60V              | <0.120Ω             | ЗА             |

- Standard outline for easy automated surface mount assembly
- Low threshold drive

#### **Description**

This Power MOSFET is the latest development of STMicroelectronics unique "Single Feature Size™" strip-based process. The resulting transistor shows extremely high packing density for low on-resistance, rugged avalanche characteristics and less critical alignment steps therefore a remarkable manufacturing reproducibility.

#### **Applications**

■ Switching application



#### Internal schematic diagram



#### **Order codes**

| Part number | Marking  | Package | Packaging   |
|-------------|----------|---------|-------------|
| STS4C3F60L  | S4C3F60L | SO-8    | Tape & reel |

Contents STS4C3F60L

### **Contents**

| 1 | Electrical ratings 3                    |
|---|-----------------------------------------|
| 2 | Electrical characteristics 4            |
|   | 2.1 Electrical characteristics (curves) |
| 3 | Test circuit                            |
| 4 | Package mechanical data11               |
| 5 | Revision history                        |

STS4C3F60L Electrical ratings

### 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                             | Parameter                                               | Val       | Unit      |   |
|------------------------------------|---------------------------------------------------------|-----------|-----------|---|
|                                    |                                                         | N-channel | P-channel |   |
| V <sub>DS</sub>                    | Drain-source voltage (v <sub>gs</sub> = 0)              | 60        | )         | V |
| V <sub>GS</sub>                    | Gate- source voltage                                    | ±16       |           | ٧ |
| I <sub>D</sub>                     | Drain current (continuous) at T <sub>C</sub> = 25°C     | 4         | 3         | Α |
| I <sub>D</sub>                     | Drain current (continuous) at T <sub>C</sub> = 100°C    | 2.5       | 1.9       | Α |
| I <sub>DM</sub> <sup>(1)</sup>     | Drain current (pulsed)                                  | 16        | 12        | Α |
| P <sub>TOT</sub>                   | Total dissipation at T <sub>C</sub> = 25°C              | 2         |           | W |
| T <sub>stg</sub><br>T <sub>j</sub> | Storage temperature Max. operating junction temperature | -55 to    | °C        |   |

<sup>1.</sup> Pulse width limited by safe operating area

Note: For the P-CHANNEL MOSFET actual polarity of voltages and current has to be reversed

Table 2. Thermal data

| thj-a <sup>(1)</sup> Thermal resistance junction-ambient | 62.5 | °C/W | I |
|----------------------------------------------------------|------|------|---|
|----------------------------------------------------------|------|------|---|

<sup>1.</sup> When mounted on 1 in 2 pad of 2 oz. copper,  $t \le 10$  sec.

Electrical characteristics STS4C3F60L

### 2 Electrical characteristics

( $T_{CASE}$ =25°C unless otherwise specified)

Table 3. On/off states

| Symbol              | Parameter                                                | Test conditions                                                                                                  |                              | Min.     | Тур.                             | Max.                             | Unit                     |
|---------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------|----------|----------------------------------|----------------------------------|--------------------------|
| V <sub>(BR)DS</sub> | Drain-source<br>Breakdown voltage                        | $I_D = 250 \mu A, V_{GS} = 0$                                                                                    | n-ch<br>p-ch                 | 60<br>60 |                                  |                                  | V<br>V                   |
| I <sub>DSS</sub>    | Zero gate voltage<br>Drain current (V <sub>GS</sub> = 0) | $V_{DS}$ = Max rating $V_{DS}$ =Max rating, $T_{C}$ =125°C                                                       | n-ch<br>p-ch                 |          |                                  | 1<br>10                          | μ <b>Α</b><br>μ <b>Α</b> |
| I <sub>GSS</sub>    | Gate-body leakage<br>current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ±16V                                                                                           | n-ch<br>p-ch                 |          |                                  | ±100<br>±100                     | nA                       |
| V <sub>GS(th)</sub> | Gate threshold voltage                                   | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                                                             | n-ch<br>p-ch                 | 1<br>1.5 |                                  |                                  | V<br>V                   |
| R <sub>DS(on)</sub> | Static drain-source on resistance                        | $V_{GS} = 10V, I_D = 2A$<br>$V_{GS} = 10V, I_D = 1.5A$<br>$V_{GS} = 10V, I_D = 2A$<br>$V_{GS} = 10V, I_D = 1.5A$ | n-ch<br>p-ch<br>n-ch<br>p-ch |          | 0.045<br>0.100<br>0.050<br>0.130 | 0.055<br>0.120<br>0.065<br>0.160 | Ω<br>Ω<br>Ω              |

Table 4. Dynamic

| Symbol                         | Parameter                    | Test conditions                                                            |              | Min. | Тур.        | Max.         | Unit     |
|--------------------------------|------------------------------|----------------------------------------------------------------------------|--------------|------|-------------|--------------|----------|
| g <sub>fs</sub> <sup>(1)</sup> | Forward transconductance     | $V_{DS} = 30 \text{ V}, I_{D} = 2A$<br>$V_{DS} = 10 \text{ V}, I_{D} = 3A$ | n-ch<br>p-ch |      | 7<br>7.2    |              | S<br>S   |
| C <sub>iss</sub>               | Input capacitance            |                                                                            | n-ch<br>p-ch |      | 1030<br>630 |              | pF<br>pF |
| C <sub>oss</sub>               | Output capacitance           | $V_{DS} = 25V, f = 1 \text{ MHz},$<br>$V_{GS} = 0$                         | n-ch<br>p-ch |      | 140<br>121  |              | pF<br>pF |
| C <sub>rss</sub>               | Reverse transfer capacitance |                                                                            | n-ch<br>p-ch |      | 40<br>49    |              | pF<br>pF |
| Qg                             | Total gate charge            | N-channel<br>V <sub>DD</sub> =48V I <sub>D</sub> 4A                        | n-ch<br>p-ch |      | 15<br>11.6  | 20.4<br>15.7 | nC<br>nC |
| Q <sub>gs</sub>                | Gate-source charge           | $V_{GS}$ =4.5V<br><b>P-channel</b><br>$V_{DD}$ = 48V I <sub>D</sub> = 3A   | n-ch<br>p-ch |      | 4<br>4.5    |              | nC<br>nC |
| $Q_{gd}$                       | Gate-drain charge            | V <sub>GS</sub> = 4.5V<br>(see Figure 26)                                  | n-ch<br>p-ch |      | 4<br>4.7    |              | nC<br>nC |

<sup>1.</sup> Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5.

Table 5. Switching times

| Symbol              | Parameter                        | Test conditions                                |      | Min. | Тур. | Max. | Unit |
|---------------------|----------------------------------|------------------------------------------------|------|------|------|------|------|
|                     |                                  | N-channel                                      |      |      |      |      |      |
|                     |                                  | $V_{DD} = 30 \text{ V}, I_{D} = 2\text{A}$     | n-ch |      | 15   |      | ns   |
|                     | Turn on dolou time               | $R_G=4.7 \Omega, V_{GS}=4.5V$                  | p-ch |      | 124  |      | ns   |
| t <sub>d(on)</sub>  | Turn-on delay time Rise time     | P-channel                                      |      |      |      |      |      |
| t <sub>r</sub>      | rise time                        | $V_{DD} = 30 \text{ V}, I_{D} = 1.5 \text{ A}$ | n-ch |      | 28   |      | ns   |
|                     |                                  | $R_G=4.7 \Omega, V_{GS}=4.5V$                  | p-ch |      | 54   |      | ns   |
|                     |                                  | (see Figure 25)                                |      |      |      |      |      |
|                     |                                  | N-channel                                      |      |      |      |      |      |
|                     |                                  | $V_{DD} = 30 \text{ V}, I_{D} = 2\text{A}$     | n-ch |      | 45   |      | ns   |
|                     |                                  | $R_G = 4.7 \Omega$ , $V_{GS} = 4.5 V$          | p-ch |      | 39   |      | ns   |
| t <sub>d(off)</sub> | Turn-off delay time<br>Fall time | P-channel                                      |      |      |      |      |      |
| t <sub>f</sub>      | i all time                       | $V_{DD} = 30 \text{ V}, I_{D} = 1.5 \text{ A}$ | n-ch |      | 10   |      | ns   |
|                     |                                  | $R_G=4.7 \Omega, V_{GS}=4.5V$                  | p-ch |      | 14.5 |      | ns   |
|                     |                                  | (see Figure 25)                                |      |      |      |      |      |

Table 6. Source drain diode

| Symbol                                                 | Parameter                                                              | Test conditions                                                                                                                                                                               |                                              | Min. | Тур.                               | Max        | Unit                      |
|--------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------|------------------------------------|------------|---------------------------|
| I <sub>SD</sub>                                        | Source-drain current                                                   |                                                                                                                                                                                               | n-ch<br>p-ch                                 |      |                                    | 4<br>3     | A<br>A                    |
| I <sub>SDM</sub> <sup>(1)</sup>                        | Source-drain current (pulsed)                                          |                                                                                                                                                                                               | n-ch<br>p-ch                                 |      |                                    | 16<br>12   | A<br>A                    |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on voltage                                                     | $I_{SD} = 4A, V_{GS} = 0$<br>$I_{SD} = 3A, V_{GS} = 0$                                                                                                                                        | n-ch<br>p-ch                                 |      |                                    | 1.2<br>1.2 | V<br>V                    |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | N-channel $I_{SD} = 4A$ , di/dt = 100A/μs $V_{DD} = 20 \text{ V,T}_j = 150 \text{ °C}$ P-channel $I_{SD} = 3A$ , di/dt = 100A/μs $V_{DD} = 20 \text{ V,T}_j = 150 \text{ °C}$ (see Figure 27) | n-ch<br>p-ch<br>n-ch<br>p-ch<br>n-ch<br>p-ch |      | 85<br>44<br>85<br>68.2<br>2<br>3.1 |            | ns<br>ns<br>nC<br>nC<br>A |

<sup>1.</sup> Pulse width limited by safe operating area.

<sup>2.</sup> Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5%

Electrical characteristics STS4C3F60L

#### 2.1 Electrical characteristics (curves)

Figure 1. Safe operating n-ch

ID(A)

1018

100μs

100μs

100μs

100μs

100μs

100μs

100μs

100μs

Figure 2. Thermal impedance for complementary pair



Figure 3. Output characteristics n-ch

Figure 4. Transfer characteristics n-ch





Figure 5. Transconductance n-ch

Figure 6. Static drain-source on resistance n-





Figure 7. Gate charge vs. gate-source voltage Figure 8. Capacitance variations n-ch n-ch



Figure 9. Normalized gate threshold voltage vs. temperature n-ch

Figure 10. Normalized on resistance vs. temperature n-ch



Figure 11. Source-drain diode forward characteristics n-ch

Figure 12. Normalized breakdown voltage vs. temperature n-ch



Electrical characteristics STS4C3F60L

Figure 13. Safe operating p-ch

Figure 14. Thermal impedance p-ch



Figure 15. Output characteristics p-ch

Figure 16. Transfer characteristics p-ch





Figure 17. Transconductance p-ch

Figure 18. Static drain-source on resistance p-





Figure 19. Gate charge vs. gate-source voltage Figure 20. Capacitance variations p-ch p-ch



Figure 21. Normalized gate threshold voltage vs. temperature p-ch

Figure 22. Normalized on resistance vs. temperature p-ch



Figure 23. Source-drain diode forward characteristics p-ch

Figure 24. Normalized breakdown voltage vs. temperature p-ch



Test circuit STS4C3F60L

### 3 Test circuit

Figure 25. Switching times test circuit for resistive load

Figure 26. Gate charge test circuit



Figure 27. Test circuit for inductive load switching and diode recovery times

Figure 28. Unclamped Inductive load test circuit



Figure 29. Unclamped inductive waveform

Figure 30. Switching time waveform



### 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: <a href="https://www.st.com">www.st.com</a>

| SO-8 | <b>MECHANICAL</b> | $D\Delta T\Delta$ |
|------|-------------------|-------------------|
| 30-0 |                   | . レヘιヘ            |

| DIM.  |      | mm.  |      | inch   |       |       |
|-------|------|------|------|--------|-------|-------|
| DIWI. | MIN. | TYP  | MAX. | MIN.   | TYP.  | MAX.  |
| Α     |      |      | 1.75 |        |       | 0.068 |
| a1    | 0.1  |      | 0.25 | 0.003  |       | 0.009 |
| a2    |      |      | 1.65 |        |       | 0.064 |
| аЗ    | 0.65 |      | 0.85 | 0.025  |       | 0.033 |
| b     | 0.35 |      | 0.48 | 0.013  |       | 0.018 |
| b1    | 0.19 |      | 0.25 | 0.007  |       | 0.010 |
| С     | 0.25 |      | 0.5  | 0.010  |       | 0.019 |
| c1    |      |      | 45   | (typ.) |       |       |
| D     | 4.8  |      | 5.0  | 0.188  |       | 0.196 |
| Е     | 5.8  |      | 6.2  | 0.228  |       | 0.244 |
| е     |      | 1.27 |      |        | 0.050 |       |
| е3    |      | 3.81 |      |        | 0.150 |       |
| F     | 3.8  |      | 4.0  | 0.14   |       | 0.157 |
| L     | 0.4  |      | 1.27 | 0.015  |       | 0.050 |
| М     |      |      | 0.6  |        |       | 0.023 |
| S     |      |      | 8 (1 | nax.)  | •     | •     |



STS4C3F60L Revision history

## 5 Revision history

Table 7. Revision history

| Date        | Revision | Changes                           |
|-------------|----------|-----------------------------------|
| 28-Sep-2004 | 1        | First release                     |
| 13-Nov-2006 | 2        | The document has been reformatted |
| 26-Jan-2007 | 3        | Typo mistake on <i>Table 1</i> .  |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com