

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



### Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









### STS8DN6LF6AG

# Automotive-grade dual N-channel 60 V, 21 mΩ typ., 8 A STripFET™ F6 Power MOSFET in a SO-8 package

Datasheet - production data



Figure 1: Internal schematic diagram



#### **Features**

| Order code   | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | ΙD  | Ртот  |
|--------------|-----------------|--------------------------|-----|-------|
| STS8DN6LF6AG | 60 V            | 24 mΩ                    | 8 A | 3.2 W |



- AEC-Q101 qualified
- Very low on-resistance
- Very low gate charge
- High avalanche ruggedness
- Low gate drive power loss
- Logic level

#### **Applications**

• Switching applications

#### **Description**

This device is a dual N-channel Power MOSFET developed using the STripFET f6 technology with a new trench gate structure. The resulting Power MOSFET exhibits very low  $R_{DS(on)}$  in all packages.

Table 1: Device summary

| Order code   | Marking | Package | Packing       |
|--------------|---------|---------|---------------|
| STS8DN6LF6AG | 8DN6LF6 | SO-8    | Tape and reel |

STS8DN6LF6AG Contents

### Contents

| 1 | Electric | cal ratings                         | 3  |
|---|----------|-------------------------------------|----|
| 2 | Electric | cal characteristics                 | 4  |
|   | 2.1      | Electrical characteristics (curves) | 6  |
| 3 | Test cir | œuits                               | 8  |
| 4 | Packag   | e information                       | 9  |
|   | 4.1      | SO-8 package information            | 9  |
|   | 4.2      | SO-8 packing information            | 11 |
| 5 | Revisio  | n history                           | 12 |

STS8DN6LF6AG Electrical ratings

### 1 Electrical ratings

Table 2: Absolute maximum ratings

| Symbol                         | Parameter                                                          | Value     | Unit |
|--------------------------------|--------------------------------------------------------------------|-----------|------|
| V <sub>DS</sub>                | Drain-source voltage                                               | 60        | V    |
| V <sub>GS</sub>                | Gate-source voltage                                                | ±20       | V    |
| Ip <sup>(1)</sup>              | Drain current (continuous) at T <sub>amb</sub> = 25 °C             | 8         | ۸    |
| ID(*)                          | Drain current (continuous) at T <sub>amb</sub> = 100 °C            | 5.8       | Α    |
| I <sub>DM</sub> <sup>(2)</sup> | Drain current (pulsed)                                             | 32        | Α    |
| Ртот                           | Total dissipation at T <sub>amb</sub> = 25 °C (one channel active) | 3.2       | W    |
| T <sub>stg</sub>               | Storage temperature range                                          | EE to 17E | °C   |
| Tj                             | Operating junction temperature range                               |           | 10   |

#### Notes:

Table 3: Thermal data

| Symbol                              | Parameter                           | Value | Unit |
|-------------------------------------|-------------------------------------|-------|------|
| R <sub>thj-amb</sub> <sup>(1)</sup> | Thermal resistance junction-ambient | 47    | °C/W |

#### Notes:

**Table 4: Avalanche characteristics** 

| Symbol             | Parameter                         | Value | Unit |
|--------------------|-----------------------------------|-------|------|
| lav                | Avalanche current, not repetitive | 6     | Α    |
| Eas <sup>(1)</sup> | Single pulse avalanche energy     |       | mJ   |

#### Notes:

 $<sup>^{(1)}</sup>$  When mounted on a 1-inch² FR-4, 2 Oz copper board, t < 10 s.

<sup>(2)</sup> Pulse width is limited by safe operating area

 $<sup>^{(1)}</sup>$  When mounted on a 1-inch² FR-4, 2 Oz copper board, t < 10 s.

 $<sup>^{(1)}</sup>$  Starting  $T_j$  = 25 °C,  $I_D$  = IAV,  $V_{DD}$  = 43.5 V.

Electrical characteristics STS8DN6LF6AG

### 2 Electrical characteristics

(T<sub>case</sub> = 25 °C unless otherwise specified)

#### Table 5: Static

| Symbol              | Parameter                         | Test conditions                                   | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------|---------------------------------------------------|------|------|------|------|
| $V_{(BR)DSS}$       | Drain-source breakdown voltage    | $V_{GS} = 0 \text{ V}, I_{D} = 250 \mu\text{A}$   | 60   |      |      | V    |
| I <sub>DSS</sub>    | Zero gate voltage drain current   | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 60 V     |      |      | 1    | μΑ   |
| I <sub>GSS</sub>    | Gate-body leakage current         | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 20 \text{ V}$ |      |      | ±100 | nA   |
| V <sub>GS(th)</sub> | Gate threshold voltage            | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$             | 1    |      | 2.5  | V    |
| D ·                 | Static drain acures an registance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 4 A      |      | 21   | 24   | m0   |
| R <sub>DS(on)</sub> | Static drain-source on-resistance | $V_{GS} = 4.5 \text{ V}, I_D = 4 \text{ A}$       |      | 22   | 26   | mΩ   |

#### Table 6: Dynamic

| Symbol           | Parameter                    | Test conditions                                                | Min. | Тур. | Max. | Unit |
|------------------|------------------------------|----------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance            |                                                                | ı    | 1340 | -    |      |
| Coss             | Output capacitance           | V <sub>DS</sub> = 25 V, f = 1 MHz,<br>V <sub>GS</sub> = 0 V    | -    | 90   | -    | pF   |
| Crss             | Reverse transfer capacitance | V 43 - V V                                                     | ı    | 60   | -    |      |
| Qg               | Total gate charge            | $V_{DD} = 30 \text{ V}, I_D = 8 \text{ A},$                    | ı    | 27   | -    |      |
| Q <sub>gs</sub>  | Gate-source charge           | V <sub>GS</sub> = 10 V<br>(see <i>Figure 14: "Test circuit</i> | -    | 4.6  | -    | nC   |
| Q <sub>gd</sub>  | Gate-drain charge            | for gate charge behavior")                                     | -    | 4.3  | -    |      |

#### Table 7: Switching times

| 14210 11 011110111119 1111100 |                     |                                                                                                  |      |      |      |      |  |
|-------------------------------|---------------------|--------------------------------------------------------------------------------------------------|------|------|------|------|--|
| Symbol                        | Parameter           | Test conditions                                                                                  | Min. | Тур. | Max. | Unit |  |
| t <sub>d(on)</sub>            | Turn-on delay time  | $V_{DD} = 30 \text{ V}, I_D = 4 \text{ A},$                                                      | ı    | 9.6  | 1    |      |  |
| t <sub>r</sub>                | Rise time           | R <sub>G</sub> = 4.7 $\Omega$ , V <sub>GS</sub> = 10 V<br>(see <i>Figure 13: "Test circuit</i> " | -    | 20   | -    |      |  |
| t <sub>d(off)</sub>           | Turn-off delay time | for resistive load switching                                                                     | ı    | 56   | 1    | ns   |  |
| t <sub>f</sub>                | Fall time           | times" and Figure 18: "Switching time waveform")                                                 | -    | 7    | -    |      |  |

Table 8: Source-drain diode

| Symbol                          | Parameter                     | Test conditions                                                                   | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|-----------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                                   | -    |      | 8    | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                                   | -    |      | 32   | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 8 A                                      | -    |      | 1.3  | ٧    |
| t <sub>rr</sub>                 | Reverse recovery time         | $I_{SD} = 8 \text{ A}, \text{ di/dt} = 100 \text{ A/}\mu\text{s},$                | -    | 22.5 |      | ns   |
| Qrr                             | Reverse recovery charge       | $V_{DD} = 48 \text{ V}, T_j = 25 \text{ °C}$<br>(see Figure 15: "Test circuit for | -    | 22.2 |      | nC   |
| I <sub>RRM</sub>                | Reverse recovery current      | inductive load switching and diode recovery times")                               | -    | 2.0  |      | Α    |

#### Notes:

 $<sup>^{\</sup>left( 1\right) }$  Pulse width is limited by safe operating area.

 $<sup>^{(2)}</sup>$  Pulse test: pulse duration = 300  $\mu s,$  duty cycle 1.5%.

### 2.1 Electrical characteristics (curves)





Figure 4: Output characteristics

GADG3011201616200CH

(A)

VGS= 6, 7, 8, 9, 10 V

VGS= 3 V







Figure 8: Capacitance variations

C
GADG011220160832CVR

(pF)

103

C
CISS

CRSS

CRSS

CRSS

(V)









Test circuits STS8DN6LF6AG

### 3 Test circuits







STS8DN6LF6AG Package information

### 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.

### 4.1 SO-8 package information



Figure 19: SO-8 package outline

10/13

Table 9: SO-8 mechanical data

| Dim  | mm   |      |      |  |  |
|------|------|------|------|--|--|
| Dim. | Min. | Тур. | Max. |  |  |
| Α    |      |      | 1.75 |  |  |
| A1   | 0.10 |      | 0.25 |  |  |
| A2   | 1.25 |      |      |  |  |
| b    | 0.31 |      | 0.51 |  |  |
| b1   | 0.28 |      | 0.48 |  |  |
| С    | 0.10 |      | 0.25 |  |  |
| c1   | 0.10 |      | 0.23 |  |  |
| D    | 4.80 | 4.90 | 5.00 |  |  |
| Е    | 5.80 | 6.00 | 6.20 |  |  |
| E1   | 3.80 | 3.90 | 4.00 |  |  |
| е    |      | 1.27 |      |  |  |
| h    | 0.25 |      | 0.50 |  |  |
| L    | 0.40 |      | 1.27 |  |  |
| L1   |      | 1.04 |      |  |  |
| L2   |      | 0.25 |      |  |  |
| k    | 0°   |      | 8°   |  |  |
| ccc  |      |      | 0.10 |  |  |

Figure 20: SO-8 recommended footprint (dimensions are in mm)



STS8DN6LF6AG Package information

## 4.2 SO-8 packing information

Figure 21: SO-8 tape and reel dimensions



Table 10: SO-8 tape and reel mechanical data

| Dim  | mm   |      |      |  |
|------|------|------|------|--|
| Dim. | Min. | Тур. | Max. |  |
| Α    |      |      | 330  |  |
| С    | 12.8 |      | 13.2 |  |
| D    | 20.2 |      |      |  |
| N    | 60   |      |      |  |
| Т    |      |      | 22.4 |  |
| Ao   | 8.1  | -    | 8.5  |  |
| Во   | 5.5  |      | 5.9  |  |
| Ko   | 2.1  |      | 2.3  |  |
| Po   | 3.9  |      | 4.1  |  |
| Р    | 7.9  |      | 8.1  |  |

Revision history STS8DN6LF6AG

### 5 Revision history

**Table 11: Document revision history** 

| Date        | Revision | Changes       |
|-------------|----------|---------------|
| 06-Dec-2016 | 1        | First release |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

