# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# STW54NM65ND

#### Datasheet - production data

### Features

| Order code  | V <sub>DSS</sub><br>(@Tjmax) | R <sub>DS(on)</sub><br>max. | I <sub>D</sub> |
|-------------|------------------------------|-----------------------------|----------------|
| STW54NM65ND | 710 V                        | < 0.065 Ω                   | 49 A           |

- The worldwide best R<sub>DS(on)</sub> \* area amongst the fast recovery diode devices
- 100% avalanche tested
- Low input capacitance and gate charge
- Low gate input resistance
- Extremely high dv/dt and avalanche capabilities

### Application

Switching applications

### Description

The device is an N-channel FDmesh<sup>™</sup> II Power MOSFET that belongs to the second generation of MDmesh<sup>™</sup> technology. This revolutionary Power MOSFET associates a new vertical structure to the company's strip layout and associates all advantages of reduced onresistance and fast switching with an intrinsic fastrecovery body diode. It is therefore strongly recommended for bridge topologies, in particular ZVS phase-shift converters.

| Order code  | Marking  | Package | Packaging |
|-------------|----------|---------|-----------|
| STW54NM65ND | 54NM65ND | TO-247  | Tube      |





Figure 1. Internal schematic diagram



# Contents

| 1 | Electrical ratings                      | 3 |
|---|-----------------------------------------|---|
| 2 | Electrical characteristics              | 4 |
|   | 2.1 Electrical characteristics (curves) | 6 |
| 3 | Test circuits                           | 8 |
| 4 | Package mechanical data                 | 9 |
| 5 | Revision history1                       | 2 |



# 1 Electrical ratings

| Table 2. | Absolute | maximum | ratings |
|----------|----------|---------|---------|
|----------|----------|---------|---------|

| Symbol                         | Parameter                                             | Value       | Unit |
|--------------------------------|-------------------------------------------------------|-------------|------|
| V <sub>DS</sub>                | Drain-source voltage                                  | 650         | V    |
| V <sub>GS</sub>                | Gate- source voltage                                  | ± 25        | V    |
| ۱ <sub>D</sub>                 | Drain current (continuous) at $T_C = 25 \text{ °C}$   | 49          | А    |
| ۱ <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C | 31          | А    |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                | 196         | Α    |
| P <sub>TOT</sub>               | Total dissipation at $T_{C} = 25 \text{ °C}$          | 350         | W    |
| dv/dt <sup>(2)</sup>           | Peak diode recovery voltage slope                     | 40          | V/ns |
| T <sub>stg</sub>               | Storage temperature                                   | - 55 to 150 | °C   |
| Тj                             | Max. operating junction temperature                   | 150         | °C   |

1. Pulse width limited by safe operating area

2.  $I_{SD} \leq$  49 A, di/dt  $\leq$  600 A/ $\mu$ s, V<sub>DD</sub> = 80% V<sub>(BR)DSS</sub>

#### Table 3. Thermal data

| Symbol                | Parameter                                      | Value | Unit |
|-----------------------|------------------------------------------------|-------|------|
| R <sub>thj-case</sub> | Thermal resistance junction-case max           | 0.36  | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient max        | 50    | °C/W |
| т                     | Maximum lead temperature for soldering purpose | 300   | °C   |

#### Table 4. Avalanche characteristics

| Symbol          | Parameter                                                                                                     | Value | Unit |
|-----------------|---------------------------------------------------------------------------------------------------------------|-------|------|
| I <sub>AS</sub> | Avalanche current, repetitive or not-repetitive<br>(pulse width limited by T <sub>j</sub> max)                | 15    | A    |
| E <sub>AS</sub> | Single pulse avalanche energy<br>(starting $T_j = 25 \text{ °C}$ , $I_D = I_{AS}$ , $V_{DD} = 50 \text{ V}$ ) | 850   | mJ   |



## 2 Electrical characteristics

(T<sub>CASE</sub> = 25 °C unless otherwise specified)

| Symbol               | Parameter                                                | Test conditions                                                             | Min. | Тур.  | Max.      | Unit     |
|----------------------|----------------------------------------------------------|-----------------------------------------------------------------------------|------|-------|-----------|----------|
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage                        | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0                                  | 650  |       |           | v        |
| dv/dt <sup>(1)</sup> | Drain source voltage slope                               | V <sub>DD</sub> = 480 V, I <sub>D</sub> = 49 A,<br>V <sub>GS</sub> = 10 V   |      | 30    |           | V/ns     |
| I <sub>DSS</sub>     | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 650 V<br>V <sub>DS</sub> = 650 V, T <sub>C</sub> = 125 °C |      |       | 10<br>100 | μΑ<br>μΑ |
| I <sub>GSS</sub>     | Gate-body leakage<br>current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ± 20 V                                                    |      |       | ±100      | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS}, I_D = 250 \mu A$                                          | 3    | 4     | 5         | V        |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance                    | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 24.5 A                             |      | 0.055 | 0.065     | Ω        |

1. Characteristic value at turn off on inductive load.

|                                                                           | Dynamic                                                                    |                                                                                                                                   |      |                       |      |                      |
|---------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------|----------------------|
| Symbol                                                                    | Parameter                                                                  | Test conditions                                                                                                                   | Min. | Тур.                  | Max. | Unit                 |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub>                  | Input capacitance<br>Output capacitance<br>Reverse transfer<br>capacitance | V <sub>DS</sub> = 50 V, f = 1 MHz,<br>V <sub>GS</sub> = 0                                                                         | -    | 6200<br>218<br>10     | -    | pF<br>pF<br>pF       |
| C <sub>oss eq.</sub> <sup>(1)</sup>                                       | Output equivalent capacitance                                              | $V_{DS}$ =0 to 200 V $V_{GS}$ =0                                                                                                  | -    | 850                   | -    | pF                   |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>                      | Total gate charge<br>Gate-source charge<br>Gate-drain charge               | $V_{DD} = 520 \text{ V}, I_D = 49 \text{ A},$ $V_{GS} = 10 \text{ V},$ <i>(see Figure 14)</i>                                     | -    | 188<br>32<br>100      | -    | nC<br>nC<br>nC       |
| t <sub>c</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub><br>t <sub>f</sub> | Crossing time<br>Rise time<br>Turn-off delay time<br>Fall time             | $V_{DD} = 520 \text{ V}, I_D = 49 \text{ A},$<br>$R_G = 4.7 \Omega, V_{GS} = 10 \text{ V}$<br>(see Figure 17),<br>(see Figure 13) | -    | 33<br>59<br>152<br>98 | -    | ns<br>ns<br>ns<br>ns |
| R <sub>g</sub>                                                            | Gate input resistance                                                      | f=1 MHz gate DC bias=0<br>Test signal level = 20 mV<br>open drain                                                                 | -    | 1.9                   | -    | Ω                    |

#### Table 6. Dynamic

1.  $C_{oss eq.}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DS}$ .



| Symbol                                                 | Parameter                                                                    | Test conditions                                                                                                | Min | Тур.           | Max       | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|----------------|-----------|---------------|
| I <sub>SD</sub><br>I <sub>SDM</sub> <sup>(1)</sup>     | Source-drain current<br>Source-drain current (pulsed)                        |                                                                                                                | -   |                | 49<br>196 | A<br>A        |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on voltage                                                           | I <sub>SD</sub> = 49 A, V <sub>GS</sub> = 0                                                                    | -   |                | 1.3       | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>BBM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | $I_{SD} = 49$ A, di/dt = 100 A/ $\mu$ s<br>V <sub>DD</sub> = 60 V<br>Figure 15                                 | -   | 212<br>2<br>19 |           | ns<br>μC<br>Α |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | $I_{SD} = 49$ A, di/dt = 100 A/ $\mu$ s<br>V <sub>DD</sub> = 60 V, T <sub>j</sub> = 150 °C<br><i>Figure 15</i> | -   | 296<br>4<br>28 |           | ns<br>μC<br>Α |

 Table 7.
 Source drain diode

1. Pulse width limited by safe operating area

2. Pulsed: pulse duration =  $300 \,\mu$ s, duty cycle 1.5%



### 2.1 Electrical characteristics (curves)



0.046

0.044

0.042

0

10

20

30

40

 $I_D(A)$ 

150 T<sub>J</sub>(°C)



0.95

0.90

-50

0

50

100



Figure 8. Gate charge vs gate-source voltage Figure 9. Capacitance variations

Figure 10. Normalized gate threshold voltage Figure 11. vs temperature

Normalized on resistance vs temperature



Figure 12. Source-drain diode forward characteristics



### 3 Test circuits

Figure 13. Switching times test circuit for resistive load





Figure 14. Gate charge test circuit

Figure 15. Test circuit for inductive load switching and diode recovery times









Figure 18. Switching time waveform



Doc ID 018885 Rev 2



# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.



| Dim. | mm.   |       |       |
|------|-------|-------|-------|
|      | Min.  | Тур.  | Max.  |
| А    | 4.85  |       | 5.15  |
| A1   | 2.20  |       | 2.60  |
| b    | 1.0   |       | 1.40  |
| b1   | 2.0   |       | 2.40  |
| b2   | 3.0   |       | 3.40  |
| с    | 0.40  |       | 0.80  |
| D    | 19.85 |       | 20.15 |
| E    | 15.45 |       | 15.75 |
| е    | 5.30  | 5.45  | 5.60  |
| L    | 14.20 |       | 14.80 |
| L1   | 3.70  |       | 4.30  |
| L2   |       | 18.50 |       |
| ØP   | 3.55  |       | 3.65  |
| ØR   | 4.50  |       | 5.50  |
| S    | 5.30  | 5.50  | 5.70  |

Table 8. TO-247 mechanical data





Figure 19. TO-247 drawing



# 5 Revision history

#### Table 9.Document revision history

| Date        | Revision | Changes                                                                                                                                |  |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------|--|
| 03-Jun-2011 | 1        | Initial release                                                                                                                        |  |
| 19-Dec-2012 | 2        | Updated title on the cover page.<br>Inserted dv/dt parameter in <i>Table 5.</i><br>Updated <i>Section 4: Package mechanical data</i> . |  |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2012 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Doc ID 018885 Rev 2