# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# SX1504/SX1505/SX1506

# 4/8/16 Channel GPIO with NINT and NRESET

#### **GENERAL DESCRIPTION**

The SX1504, SX1505 and SX1506 are complete General Purpose parallel Input/Output (GPIO) expanders ideal for low power handheld battery powered equipment. They allow easy serial expansion of I/O through a standard I<sup>2</sup>C interface. GPIO devices can provide additional control and monitoring when the microcontroller or chipset has insufficient I/O ports, or in systems where serial communication and control from a remote location is advantageous.

These devices can also act as a level shifter to connect a microcontroller running at one voltage level to a component running at a different voltage level. The core is operating as low as 2.5V while the I/O banks can operate between 2.5V and 5.5V independent of the core voltage and each other.

Each GPIO is programmable via 8-bit configuration registers. Data registers, direction registers, pull-up/pull-down registers, interrupt mask registers and interrupt registers allow the system master to program and configure 4 or 8 or 16-GPIOs using a standard 400kHz I<sup>2</sup>C interface.

The SX1504, SX1505 and SX1506 offer a unique fully programmable logic functions like a PLD to give more flexibility and reduce external logic gates used for standard applications.

The SX1504, SX1505 and SX1506 have the ability to generate mask-programmable interrupts based on falling/rising edge of any of its GPIO lines. A dedicated pin indicates to a host controller that a state change occurred in one or more of the GPIO lines.

The SX1504, SX1505 and SX1506 each come in a small QFN-UT-20/28 package. All devices are rated from -40 $^{\circ}$  to +85 $^{\circ}$  temperature range.

#### ORDERING INFORMATION

| Part Number              | I/O Channels | Package        |
|--------------------------|--------------|----------------|
| SX1504I087TRT            | 4            | QFN-UT-20      |
| SX1505I087TRT            | 8            | QFN-UT-20      |
| SX1506I091TRT            | 16           | QFN-UT-28      |
| SX1502EVK <sup>(1)</sup> | 8            | Evaluation Kit |

<sup>(1)</sup>SX1502l087TRT based, unique evaluation kit for the three parts.

#### **KEY PRODUCT FEATURES**

- 4/8/16 channel of I/Os
  - True bi-directional style I/O
  - Programmable Pull-up/Pull-down
  - Push/Pull outputs
- 2.5V to 5.5V independent operating voltage for all supply rails (VDDM, VCC1, VCC2)
- 5.5V compatible I/Os, up to 24mA output sink (no total sink current limit)
- Fully programmable logic functions (PLD)
- 400kHz 2-wire I<sup>2</sup>C compatible slave interface
- Open drain active low interrupt output (NINT)
   Bit maskable
  - Programmable edge sensitivity
- Power-On Reset and reset input (NRESET)
- Ultra low current consumption of typ. 1uA
- -40℃ to +85℃ operating temperature range
- Ultra-Thin 3x3mm QFN-UT-20 package (SX1504/SX1505)
- Ultra-Thin 4x4mm QFN-UT-28 package (SX1506)
- Pb & Halogen Free, RoHS/WEEE compliant

#### **TYPICAL APPLICATIONS**

- Cell phones, PDAs, MP3 players
- Digital camera
- Portable multimedia player
- Notebooks
- GPS Units
- Industrial, ATE
- Any battery powered equipment





### **Table of Contents**

| GI | ENERAL                | DESCRIPTION                        | . 1             |  |  |  |  |
|----|-----------------------|------------------------------------|-----------------|--|--|--|--|
| OI | ORDERING INFORMATION1 |                                    |                 |  |  |  |  |
| K  | ey Pro                | DUCT FEATURES                      | . 1             |  |  |  |  |
| ΤY | PICAL                 | APPLICATIONS                       | . 1             |  |  |  |  |
| 1  | PIN                   | DESCRIPTION                        | . 4             |  |  |  |  |
|    | 1.1                   | SX1504 4-channel GPIO              | 4               |  |  |  |  |
|    | 1.2                   | SX1505 8-channel GPIO              | 5               |  |  |  |  |
|    | 1.3                   | SX1506 16-channel GPIO             | 6               |  |  |  |  |
| 2  | ELE                   | CTRICAL CHARACTERISTICS            | . 7             |  |  |  |  |
|    | 2.1                   | Absolute Maximum Ratings           | 7               |  |  |  |  |
|    | 2.2                   | Electrical Specifications          | 7               |  |  |  |  |
| 3  | TYP                   | PICAL OPERATING CHARACTERISTICS    | 10              |  |  |  |  |
|    | 3.1                   | IDDM vs. VDDM                      | 10              |  |  |  |  |
|    | 3.2                   | VOL vs. IOL                        | 10              |  |  |  |  |
|    | 3.3                   | VOH vs. IOH                        | 11              |  |  |  |  |
| 4  | BLC                   | OCK DETAILED DESCRIPTION           | 12              |  |  |  |  |
|    | 4.1                   | SX1504 4-channel GPIO              | 12              |  |  |  |  |
|    | 4.2                   | SX1505 8-channel GPIO              | 12              |  |  |  |  |
|    | 4.3                   |                                    | 13              |  |  |  |  |
|    | 4.4                   |                                    | 13              |  |  |  |  |
|    | <b>4.5</b>            |                                    | <b>14</b><br>14 |  |  |  |  |
|    | 4.5.                  |                                    | 15              |  |  |  |  |
|    | 4.5.3                 |                                    | 15              |  |  |  |  |
|    | 4.6                   |                                    | 16              |  |  |  |  |
|    | <b>4.7</b>            |                                    | <b>16</b><br>16 |  |  |  |  |
|    | 4.7.2                 |                                    | 17              |  |  |  |  |
|    |                       |                                    | 17              |  |  |  |  |
| _  | 4.7.4                 |                                    | 18              |  |  |  |  |
| 5  |                       |                                    | 19              |  |  |  |  |
|    | 5.1                   |                                    | 19              |  |  |  |  |
|    | 5.2                   |                                    | 20              |  |  |  |  |
| _  | 5.3                   |                                    | 22              |  |  |  |  |
| 6  | APF                   |                                    | 26              |  |  |  |  |
|    | 6.1                   |                                    | 26              |  |  |  |  |
|    | <b>6.2</b> 6.2.       |                                    | <b>26</b><br>26 |  |  |  |  |
|    | 6.2.                  |                                    | 20<br>27        |  |  |  |  |
|    | 6.3                   |                                    | 27              |  |  |  |  |
|    | 6.4                   | Level Shifter Implementation Hints | 27              |  |  |  |  |
| 7  | PAC                   | KAGING INFORMATION                 | 28              |  |  |  |  |



# SX1504/SX1505/SX1506 4/8/16 Channel GPIO

# WIRELESS & SENSING

|   | 7.1 | QFN-UT 20-pin Outline Drawing | 28 |
|---|-----|-------------------------------|----|
|   | 7.2 | QFN-UT 20-pin Land Pattern    | 28 |
|   | 7.3 | QFN-UT 28-pin Outline Drawing | 29 |
|   | 7.4 | QFN-UT 28-pin Land Pattern    | 29 |
| 8 |     | SOLDERING PROFILE             |    |



#### **PIN DESCRIPTION** 1

#### SX1504 4-channel GPIO 1.1

| Pin | Symbol | Туре                | Description                                                  |
|-----|--------|---------------------|--------------------------------------------------------------|
| 1   | NRESET | DIO                 | Active low reset                                             |
| 2   | SDA    | DIO                 | I <sup>2</sup> C serial data line                            |
| 3   | NC1    | -                   | Leave open, not connected                                    |
| 4   | SCL    | DI                  | I <sup>2</sup> C serial clock line                           |
| 5   | I/O[0] | DIO <sup>(*1)</sup> | I/O[0], at power-on configured as an input                   |
| 6   | I/O[1] | DIO (*1)            | I/O[1], at power-on configured as an input                   |
| 7   | VCC1   | Р                   | I/O supply voltage                                           |
| 8   | GND    | Р                   | Ground Pin                                                   |
| 9   | I/O[2] | DIO <sup>(*1)</sup> | I/O[2], at power-on configured as an input<br>High sink I/O. |
| 10  | I/O[3] | DIO <sup>(*1)</sup> | I/O[3], at power-on configured as an input<br>High sink I/O. |
| 11  | NINT   | DO                  | Active low interrupt output                                  |
| 12  | ADDR   | DI                  | Address input, connect to VDDM or GND                        |
| 13  | NC2    | -                   | Leave open, not connected                                    |
| 14  | VDDM   | Р                   | Main supply voltage                                          |
| 15  | NC3    | -                   | Leave open, not connected                                    |
| 16  | NC4    | -                   | Leave open, not connected                                    |
| 17  | NC7    | -                   | Connect to VCC1                                              |
| 18  | GND    | Р                   | Ground Pin                                                   |
| 19  | NC5    | -                   | Leave open, not connected                                    |
| 20  | NC6    | -                   | Leave open, not connected                                    |

A: Analog D: Digital I: Input O: Output

P: Power

(\*1) This pin is programmable through the I<sup>2</sup>C interface

#### Table 1 – SX1504 Pin Description



Figure 1 – SX1504 QFN-UT-20 Pinout



#### SX1505 8-channel GPIO 1.2

WIRELESS & SENSING

| Pin | Symbol | Туре                | Description                                                  |  |  |
|-----|--------|---------------------|--------------------------------------------------------------|--|--|
| 1   | NRESET | DIO                 | Active low reset                                             |  |  |
| 2   | SDA    | DIO                 | I <sup>2</sup> C serial data line                            |  |  |
| 3   | NC1    | -                   | Leave open, not connected                                    |  |  |
| 4   | SCL    | DI                  | I <sup>2</sup> C serial clock line                           |  |  |
| 5   | I/O[0] | DIO <sup>(*1)</sup> | I/O[0], at power-on configured as an input                   |  |  |
| 6   | I/O[1] | DIO (*1)            | I/O[1], at power-on configured as an input                   |  |  |
| 7   | VCC1   | Р                   | Supply voltage for Bank A I/O[0-3]                           |  |  |
| 8   | GND    | Р                   | Ground Pin                                                   |  |  |
| 9   | I/O[2] | DIO <sup>(*1)</sup> | I/O[2], at power-on configured as an input<br>High sink I/O. |  |  |
| 10  | I/O[3] | DIO <sup>(*1)</sup> | I/O[3], at power-on configured as an input<br>High sink I/O. |  |  |
| 11  | NINT   | DO                  | Active low interrupt output                                  |  |  |
| 12  | ADDR   | DI                  | Address input, connect to VDDM or GND                        |  |  |
| 13  | NC2    | -                   | Leave open, not connected                                    |  |  |
| 14  | VDDM   | Р                   | Main supply voltage                                          |  |  |
| 15  | I/O[4] | DIO (*1)            | I/O[4], at power-on configured as an input                   |  |  |
| 16  | I/O[5] | DIO <sup>(*1)</sup> | I/O[5], at power-on configured as an input                   |  |  |
| 17  | VCC2   | Р                   | Supply voltage for Bank B I/O[4-7]                           |  |  |
| 18  | GND    | Р                   | Ground Pin                                                   |  |  |
| 19  | I/O[6] | DIO <sup>(*1)</sup> | I/O[6], at power-on configured as an input                   |  |  |
| 20  | I/O[7] | DIO <sup>(*1)</sup> | I/O[7], at power-on configured as an input                   |  |  |

A: Analog D: Digital I: Input O: Output P: Power

(\*1) This pin is programmable through the I<sup>2</sup>C interface

Table 2 – SX1505 Pin Description



Figure 2 – SX1505 QFN-UT-20 Pinout



#### WIRELESS & SENSING SX1506 16-channel GPIO 1.3

| Pin | Symbol  | Туре                | Description                                                   |
|-----|---------|---------------------|---------------------------------------------------------------|
|     |         |                     |                                                               |
| 1   | GND     | Р                   | Ground Pin                                                    |
| 2   | I/O[2]  | DIO <sup>(*1)</sup> | I/O[2], at power-on configured as an input                    |
| 3   | I/O[3]  | DIO <sup>(*1)</sup> | I/O[3], at power-on configured as an input                    |
| 4   | VCC1    | Р                   | I/O supply voltage for Bank A I/O[0-7]                        |
| 5   | I/O[4]  | DIO <sup>(*1)</sup> | I/O[4], at power-on configured as an input                    |
| 6   | I/O[5]  | DIO <sup>(*1)</sup> | I/O[5], at power-on configured as an input                    |
| 7   | GND     | Р                   | Ground Pin                                                    |
| 8   | I/O[6]  | DIO <sup>(*1)</sup> | I/O[6], at power-on configured as an input<br>High sink I/O.  |
| 9   | I/O[7]  | DIO <sup>(*1)</sup> | I/O[7], at power-on configured as an input<br>High sink I/O.  |
| 10  | NINT    | DO                  | Active low interrupt output                                   |
| 11  | NC      | -                   | Leave open, not connected                                     |
| 12  | VDDM    | Р                   | Main supply voltage                                           |
| 13  | I/O[8]  | DIO <sup>(*1)</sup> | I/O[8], at power-on configured as an input                    |
| 14  | I/O[9]  | DIO <sup>(*1)</sup> | I/O[9], at power-on configured as an input                    |
| 15  | GND     | Р                   | Ground Pin                                                    |
| 16  | I/O[10] | DIO (*1)            | I/O[10], at power-on configured as an input                   |
| 17  | I/O[11] | DIO (*1)            | I/O[11], at power-on configured as an input                   |
| 18  | VCC2    | Р                   | I/O supply voltage for Bank B I/O[8-15]                       |
| 19  | I/O[12] | DIO (*1)            | I/O[12], at power-on configured as an input                   |
| 20  | I/O[13] | DIO (*1)            | I/O[13], at power-on configured as an input                   |
| 21  | GND     | Р                   | Ground Pin                                                    |
| 22  | I/O[14] | DIO <sup>(*1)</sup> | I/O[14], at power-on configured as an input<br>High sink I/O. |
| 23  | I/O[15] | DIO <sup>(*1)</sup> | I/O[15], at power-on configured as an input<br>High sink I/O. |
| 24  | NRESET  | DIO                 | Active low reset                                              |
| 25  | SDA     | DIO                 | I <sup>2</sup> C serial data line                             |
| 26  | SCL     | DI                  | I <sup>2</sup> C serial clock line                            |
| 27  | I/O[0]  | DIO <sup>(*1)</sup> | I/O[0], at power-on configured as an input                    |
| 28  | I/O[1]  | DIO <sup>(*1)</sup> | I/O[1], at power-on configured as an input                    |

A: Analog D: Digital I: Input O: Output

P: Power

(\*1) This pin is programmable through the  $I^2C$  interface



Figure 3 – SX1506 QFN-UT-28 Pinout



#### 2 ELECTRICAL CHARACTERISTICS

#### 2.1 Absolute Maximum Ratings

Stress above the limits listed in the following table may cause permanent failure. Exposure to absolute ratings for extended time periods may affect device reliability. The limiting values are in accordance with the Absolute Maximum Rating System (IEC 134). All voltages are referenced to ground (GND).

| Symbol                     | Description                                     | Min    | Max  | Unit |
|----------------------------|-------------------------------------------------|--------|------|------|
| <b>VDDM</b> <sub>max</sub> | Main supply voltage                             | - 0.4  | 6.0  | V    |
| VCC1,2 <sub>max</sub>      | I/O banks supply voltage                        | - 0.4  | 6.0  | V    |
| V <sub>ESD HBM</sub>       | Electrostatic handling HBM model <sup>(1)</sup> | -      | 1500 | V    |
| V <sub>ESD CDM</sub>       | Electrostatic handling CDM model                | -      | 300  | V    |
| V <sub>ESD MM</sub>        | Electrostatic handling MM model                 | -      | 200  | V    |
| T <sub>A</sub>             | Operating Ambient Temperature Range             | -40    | +85  | C    |
| T <sub>c</sub>             | Junction Temperature Range                      | -40    | +125 | C    |
| T <sub>STG</sub>           | Storage Temperature Range                       | -55    | +150 | C    |
| l <sub>lat</sub>           | Latchup-free input pin current <sup>(2)</sup>   | +/-100 | -    | mA   |

(1) Tested according to JESD22-A114A

(2) Static latch-up values are valid at maximum temperature according to JEDEC 78 specification

Table 4 - Absolute Maximum Ratings

#### 2.2 Electrical Specifications

Table below applies to default registers values, unless otherwise specified. Typical values are given for  $T_A = +25$ °C, VDDM=VCC1=VCC2=3.3V.

| Symbol          | Description                                          | Conditions                          | Min             | Тур            | Max            | Unit |
|-----------------|------------------------------------------------------|-------------------------------------|-----------------|----------------|----------------|------|
| Supply          | · · · · · ·                                          |                                     |                 |                |                |      |
| VDDM            | Main supply voltage                                  | -                                   | 2.5             | -              | 5.5            | V    |
| VCC1,2          | I/O banks supply voltage                             | -                                   | 2.5             | -              | 5.5            | V    |
| IDDM            | Main supply current (I <sup>2</sup> C inactive)      | -                                   | -               | 1              | 5              | μΑ   |
| ICC1,2          | I/O banks supply current <sup>(1)</sup>              | -                                   | -               | 1              | 2              | μA   |
| I/Os set a      | as Input                                             |                                     | -               | -              |                |      |
| VIH             | High level input voltage                             | -                                   | 0.7*<br>VCC1,2  | -              | VCC1,2<br>+0.3 | V    |
| VIL             | Low level input voltage                              | -                                   | -0.4            | -              | 0.3*<br>VCC1,2 | V    |
| VHYS            | Hysteresis of Schmitt trigger                        | -                                   | -               | 0.1*<br>VCC1,2 | -              | V    |
| ILEAK           | Input leakage current                                | Assuming no active<br>pull-up/down  | -1.5            | -              | 1.5            | μA   |
| CI              | Input capacitance                                    | -                                   | -               | -              | 10             | pF   |
| I/Os set a      | s Output                                             |                                     |                 |                |                |      |
| VOH             | High level output voltage                            | -                                   | VCC1,2<br>- 0.3 | -              | VCC1,2         | V    |
| VOL             | Low level output voltage                             | -                                   | -0.4            | -              | 0.3            | V    |
| IOH             | High level output source<br>current                  | -                                   | -               | -              | 8              | mA   |
| IOL             | Low level output sink current for the high sink I/Os | -                                   | -               | -              | 24             | mA   |
| IOL             | Low level output sink current for the other I/Os.    | -                                   | -               | -              | 12             | mA   |
| t <sub>PV</sub> | Output data valid timing                             | Cf. Figure 9                        | -               | -              | 1.5            | μs   |
| NINT (Ou        | tput)                                                |                                     |                 |                |                |      |
| VOL             | Low level output voltage                             | -                                   | -               | -              | 0.3            | V    |
| IOLM            | Low level output sink current                        | -                                   | -               | -              | 12             | mA   |
| t <sub>IV</sub> | Interrupt valid timing                               | From input data change              | -               | -              | 1              | μs   |
| t <sub>IR</sub> | Interrupt reset timing                               | From RegInterruptSource<br>clearing | -               | -              | 2              | μs   |



| Symbol                | Description                               | Conditions                                  | Min                                 | Turn         | Max                | Unit        |
|-----------------------|-------------------------------------------|---------------------------------------------|-------------------------------------|--------------|--------------------|-------------|
|                       | (Input/Output)                            | Conditions                                  |                                     | Тур          | INIAX              | μοπιτ       |
| VOL                   | Low level output voltage                  | _                                           | - 1                                 |              | 0.3                | V           |
| IOLM                  | Low level output sink current             |                                             |                                     | -            | 12                 | mA          |
|                       | High level input voltage                  |                                             | 0.7*                                | -            | 5.5                | V           |
|                       |                                           |                                             | VDDM                                |              | 0.3*               |             |
| VIL <sub>M</sub>      | Low level input voltage                   | -                                           | -0.4                                | -            | VDDM               | V           |
| $VHYS_M$              | Hysteresis of Schmitt trigger             | -                                           | -                                   | 0.1*<br>VDDM | -                  | ۷           |
| ILEAK                 | Input leakage current                     | -                                           | -1.5                                | -            | 1.5                | μΑ          |
| CI                    | Input capacitance                         | -                                           | -                                   | -            | 10                 | pF          |
| VPOR                  | Power-On-Reset voltage                    | Cf. Figure 7                                | 0.7                                 | -            | 0.9                | V           |
| VDROPH                |                                           | Cf. Figure 7                                | -                                   | VDDM-1       | -                  | V           |
| VDROPL                | Low brown-out voltage                     | Cf. Figure 7                                | -                                   | 0.2          | -                  | V           |
| t <sub>RESET</sub>    | Reset time                                | Cf. Figure 7                                | -                                   | -            | 7                  | ms          |
| t <sub>PULSE</sub>    | Reset pulse from host uC                  | Cf. Figure 7                                | 300                                 | -            | -                  | ns          |
| ADDR (In              |                                           | <u> </u>                                    |                                     |              |                    |             |
|                       |                                           |                                             | 0.7*                                |              | VDDM               | V           |
| $VIH_MA$              | High level input voltage                  | -                                           | VDDM                                | -            | +0.3               | v           |
| VII                   | Low lovel input veltage                   |                                             | -0.4                                |              | 0.3*               | V           |
| VIL <sub>M</sub>      | Low level input voltage                   | -                                           | -0.4                                | -            | VDDM               | v           |
| $VHYS_M$              | Hysteresis of Schmitt trigger             | -                                           | -                                   | 0.1*<br>VDDM | -                  | V           |
| ILEAK                 | Input leakage current                     | -                                           | -1.5                                | -            | 1.5                | μA          |
| CI                    | Input capacitance                         |                                             | -                                   | -            | 10                 | pF          |
|                       | ut) and SDA (Input/Output) <sup>(2)</sup> |                                             |                                     |              | 10                 |             |
|                       | complies with slave F/S mode              | 1 <sup>2</sup> C interface as described by  | $\frac{12}{12}$                     | spocificati  | on vorsion         | 21          |
| dated Jan             | uary, 2000. Please refer to that c        | document for more detailed I <sup>2</sup> C | specificatio                        | ons.         |                    | 2.1         |
| SDA<br>t <sub>f</sub> |                                           |                                             |                                     |              |                    | -           |
| SCL                   | stHD;STA                                  |                                             |                                     |              | s                  | -           |
| VOL                   | Low level output voltage                  | -                                           | -                                   | -            | 0.3                | V           |
| IOLM                  | Low level output sink current             | -                                           | -                                   | -            | 12                 | mA          |
| VIH <sub>MR</sub>     | High level input voltage                  | -                                           | 0.7*<br>VDDM                        | -            | 5.5                | V           |
| VIL <sub>M</sub>      | Low level input voltage                   | -                                           | -0.4                                | -            | 0.3*<br>VDDM       | V           |
| f <sub>SCL</sub>      | SCL clock frequency                       | -                                           | 0                                   | -            | 400                | kHz         |
| t <sub>HD;STA</sub>   | Hold time (repeated) START condition      | -                                           | 0.6                                 | -            | -                  | μs          |
| t <sub>LOW</sub>      | LOW period of the SCL clock               | -                                           | 1.3                                 | -            | -                  | μs          |
| t <sub>HIGH</sub>     | HIGH period of the SCL clock              | -                                           | 0.6                                 | -            | -                  | μs          |
|                       | Set-up time for a repeated                |                                             |                                     |              |                    |             |
| t <sub>su;sta</sub>   | START condition                           | -                                           | 0.6<br>0 <sup>(3)</sup>             | -            | -                  | μs          |
| t <sub>HD:DAT</sub>   | Data hold time                            | -                                           | 100 <sup>(5)</sup>                  | -            | 0.9 <sup>(4)</sup> | μs          |
| t <sub>SU;DAT</sub>   | Data set-up time                          | -                                           |                                     | -            | -                  | $\parallel$ |
| tr                    | Rise time of both SDA and SCL signals     | -                                           | 20+0.1C <sub>b</sub> <sup>(6)</sup> | -            | 300                | ns          |
| t <sub>f</sub>        | Fall time of both SDA and SCL signals     | -                                           | 20+0.1C <sub>b</sub> <sup>(6)</sup> | -            | 300                | ns          |
| t <sub>su;sто</sub>   | Set-up time for STOP condition            | -                                           | 0.6                                 | -            | -                  | μs          |
| •                     | •                                         |                                             |                                     |              |                    | •           |



| Symbol           | Description                                                                           | Conditions         | Min      | Тур | Max | Unit |
|------------------|---------------------------------------------------------------------------------------|--------------------|----------|-----|-----|------|
| t <sub>BUF</sub> | Bus free time between a<br>STOP and START condition                                   | -                  | 1.3      | -   | -   | μs   |
| Cb               | Capacitive load for each bus line                                                     | -                  | -        | -   | 400 | pF   |
| V <sub>nL</sub>  | Noise margin at the LOW<br>level for each connected<br>device (including hysteresis)  | -                  | 0.1*VDDM | -   | -   | v    |
| V <sub>nH</sub>  | Noise margin at the HIGH<br>level for each connected<br>device (including hysteresis) | -                  | 0.2*VDDM | -   | -   | v    |
| Miscellar        | neous                                                                                 |                    |          |     |     |      |
| RPULL            | Programmable pull-up/down resistors for IO[0-7]                                       | -                  | -        | 60  | -   | kΩ   |
| t <sub>PLD</sub> | PLD propagation delay                                                                 | VCC1,2 & VDDM = 5V | -        | -   | 25  | ns   |

(1) Assuming no load connected to outputs and inputs fixed to VCC1,2 or GND.

(2) All values referred to VIH<sub>MR min</sub> and VIL<sub>M max</sub> levels.

(3) A device must internally provide a hold time of at least 300ns for the SDA signal (referred to VIH<sub>MR min</sub>) to bridge the undefined region of the falling edge of SCL.

(4) The maximum t<sub>HD:DAT</sub> has only to be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal.

(5) A Fast-mode  $l^2C$ -bus device can be used in a Standard-mode  $l^2C$ -bus system, but the requirement  $t_{SU;DAT} \ge 250$  ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal.

If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r max}$ +  $t_{SU;DAT}$  = 1000 + 250 = 1250 ns (according to the Standard-mode I2C-bus specification) before the SCL line is released.

(6) C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with Hs-mode devices, faster fall-times are allowed.

Table 5 – Electrical Specifications



#### **3 TYPICAL OPERATING CHARACTERISTICS**

Figures below apply to default registers values, Tamb, unless otherwise specified.

3.1 IDDM vs. VDDM



3.2 VOL vs. IOL





#### 3.3 VOH vs. IOH





4.1

#### 4 BLOCK DETAILED DESCRIPTION

SX1504 4-channel GPIO



Figure 4 – SX1504 Block Diagram





Figure 5 – SX1505 Block Diagram



#### 4.3 SX1506 16-channel GPIO



Figure 6 – SX1506 Block Diagram

#### 4.4 Reset (NRESET)

The SX1504, SX1505 and SX1506 generate their own power on reset signal after a power supply is connected to the VDDM pin. The reset signal is made available for the user at the pin NRESET. The rising edge of the NRESET indicates that the startup sequence of the SX1504, SX1505 or SX1506 has finished. NRESET must be connected to VDDM (or greater) either directly, or via a resistor.



Figure 7 – Power-On / Brown-out Reset Conditions

- 1. Device behavior is undefined until VDDM rises above VPOR, at which point NRESET is driven to GND by the SX1504, SX1505 or SX1506.
- After t<sub>RESET</sub>, NRESET is released (high-impedance) by the SX1504, SX1505 or SX1506 to allow it to be pulled high by an external resistor.
- 3. In operation, the SX1504, SX1505 and SX1506 may be reset at anytime by an external device driving NRESET low during t<sub>PULSE</sub>. Chip can be accessed normally again after NRESET rising edge.



- 4. During a brown-out event, if VDDM drops above VDROPH a reset will not occur.
- 5. During a brown-out event, if VDDM drops between VDROPH and VDROPL a reset may occur.
- 6. During a brown-out event, if VDDM drops below VDROPL a reset will occur next time VPOR is crossed.

Please note that a brown-out event is defined as a transient event on VDDM. If VDDM is attached to a battery, then the gradual decay of the battery voltage will not be interpreted as a brown-out event. Please also note that a sharp rise in VDDM (> 1V/us) may induce a circuit reset.

#### 4.5 2-Wire Interface (I<sup>2</sup>C)

The SX1504, SX1505 and SX1506 2-wire interface (I<sup>2</sup>C compliant) operates only in slave mode. In this configuration, the device has one or two device addresses defined by ADDR pin.

| Device            | ADDR Pin | I <sup>2</sup> C Address Description        |                                        |  |  |  |  |
|-------------------|----------|---------------------------------------------|----------------------------------------|--|--|--|--|
| SX1504 & <b>0</b> |          | 0 0x20 (010000) First address of the 2-wire |                                        |  |  |  |  |
| SX1505            | 1        | 0x21 (0100001)                              | Second address of the 2-wire interface |  |  |  |  |
| SX1506            |          | 0x20 (0100000)                              | Fixed address of the 2-wire interface  |  |  |  |  |
|                   |          |                                             |                                        |  |  |  |  |

Table 6 - 2-Wire Interface Address

2 lines are used to exchange data between an external master host and the slave device:

- SCL : Serial CLock
- SDA : Serial DAta

The SX1504, SX1505 and SX1506 are read-write slave-mode  $I^2C$  devices and comply with the Philips  $I^2C$  standard Version 2.1 dated January, 2000. The SX1504, SX1505 and SX1506 have respectively 12, 16, and 31 user-accessible internal 8-bit registers. The  $I^2C$  interface has been designed for program flexibility, in that once the slave address has been sent to the SX1504, SX1505 or SX1506 enabling it to be a slave transmitter/receiver, any register can be written or read independently of each other. While there is no auto increment/decrement capability in the SX1504 and SX1505  $I^2C$  logic, a tight software loop can be designed to access the next register independent of which register you begin accessing. SX1506 implements auto increment capability. The start and stop commands frame the data-packet and the repeat start condition is allowed if necessary.

Seven bit addressing is used and ten bit addressing is not allowed. Any general call address will be ignored by the SX1504, SX1505 and SX1506. The SX1504, SX1505 and SX1506 are not CBUS compatible and can operate in standard mode (100kbit/s) or fast mode (400kbit/s).

#### <u>4.5.1</u> WRITE

The simplest format for an  $I^2C$  write is given below. After the start condition [S], the slave address is sent, followed by an eighth bit indicating a write. The  $I^2C$  then acknowledges that it is being addressed, and the master responds with an 8 bit data byte consisting of the register address. The slave acknowledges and the master sends the appropriate 8 bit data byte. Once again the slave acknowledges and the master terminates the transfer with the stop condition [P].



Master operations

SX1504, SX1505 or SX1506 operations (Slave)

S: Start Condition

W: Write = '0'

A: Acknowledge (sent by slave) P: Stop condition Slave Address: 7 bit Register Address: 8 bit Data: 8 bit

Figure 8 - 2-Wire Serial Interface, Write Register Operation





Figure 9 – Write RegData Register

Please note that SX1506 implements register address auto-increment i.e. after the Data ACK from Slave the master can write further bytes and the interface will handle the register address increment automatically. Finally the master terminates the transfer normally the stop condition [P].

#### 4.5.2 READ

After the start condition [S], the slave address is sent, followed by an eighth bit indicating a write. The I<sup>2</sup>C then acknowledges that it is being addressed, and the master responds with an 8 bit data byte consisting of the register address. The slave acknowledges and the master sends the repeated start condition [Sr]. Once again, the slave address is sent, followed by an eighth bit indicating a read. The slave responds with an acknowledge and the previously addressed 8 bit data byte; the master then sends a non-acknowledge (NACK). Finally, the master terminates the transfer with the stop condition [P].

| S Slave Address                                                                                                                                                                                                                                                                                                                     | WA         | Register Address   | A Sr | Slave Address | R | A | Data | NACK P |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------|------|---------------|---|---|------|--------|
| Master operations                                                                                                                                                                                                                                                                                                                   |            |                    |      |               |   |   |      |        |
| SX1504, SX1505 o                                                                                                                                                                                                                                                                                                                    | r SX1506 ( | operations (Slave) |      |               |   |   |      |        |
| S: Start Condition Slave Address: 7 bit<br>W: Write = '0' Register Address: 8 bit<br>R: Read = '1' Data: 8 bit<br>A: Acknowledge (sent by slave)<br>NACK: Non-Acknowledge (sent by master)<br>Sr: Repeated Start Condition<br>P: Stop condition<br>Figure 10 - 2-Wire Serial Interface, Read Register Operation                     |            |                    |      |               |   |   |      |        |
| Please note that SX1506 implements register address auto-increment i.e. after the Data byte from Slave the master can acknowledge (ACK) to indicate that it wants to read the next byte and the interface will handle the register address increment automatically. Finally the master terminates the transfer normally with a NACK |            |                    |      |               |   |   |      |        |

#### 4.5.3 READ - STOP separated format (SX1504 and SX1505 only)

When operating SX1504 or SX1505, stop-separated reads can also be used. This format allows a master to set up the register address pointer for a read and return to that slave at a later time to read the data. In this format the slave address followed by a write command are sent after a start [S] condition. The slave then acknowledges it is being addressed, and the master responds with the 8-bit register address. The master sends a Stop or Restart condition and may then address another slave. After performing other tasks, the master can send a start or restart condition to the slave with a read command. The slave acknowledges this request and returns the data from the register location that had previously been set up.

followed by the stop condition [P].





NACK: Non-Acknowledge (sent by master)

Sr: Repeated Start Condition

P: Stop condition

#### Figure 11 - 2-Wire Serial Interface, Read – Stop Separated Mode Operation

#### 4.6 Interrupt (NINT)

At start-up, the transition detection logic is reset, and NINT is released to a high-impedance state. The interrupt mask register is set to 0xFF, disabling the interrupt output for transitions on all I/O ports. The transition flags are cleared to indicate no data changes.

An interrupt NINT can be generated on any programmed combination of I/Os rising and/or falling edges through the RegInterruptMask and RegSense registers.

If needed, the I/Os which triggered the interrupt can then be identified by reading RegInterruptSource register.

When NINT is low (i.e. interrupt occurred), it can be reset back high (i.e. cleared) by writing 0xFF in RegInterruptSource (this will also clear corresponding bits in RegEventStatus register). SX1506 also allows the interrupt to be cleared automatically when reading RegData register (Cf. RegAdvanced)

Example: We want to detect rising edge of I/O[1] on SX1505 (NINT will go low).

- 1. We enable interrupt on I/O[1] in RegInterruptMask
- 2. We set edge sense for I/O[1] in RegSense
- ⇒ RegSenseLow = "XXXX**01**XX"

#### 4.7 **Programmable Logic Functions (PLD)**

The SX1504, SX1505 and SX1506 offer a unique fully programmable logic functions like a PLD to give more flexibility and reduce external logic gates used for standard applications.

Since the whole truth table is fully programmable, the SX1504, SX1505, and SX1506 can implement combinatory functions ranging from the basic AND/OR gates to the most complicated ones with up to four 3-to1 PLDs or two 3-to-2 PLDs which can also be externally cascaded if needed.

In all cases, any IO not configured for PLD functionality retains its GPIO functionality while I/Os used by the PLD have their direction automatically set accordingly.

Please note that while RegDir corresponding bits are ignored for PLD operation they may still be set to input to access unused PLD inputs as normal GPI (PLD truth table can define some inputs to have no effect on PLD output) and/or generate interrupt based on any of the PLD inputs or outputs bits.

#### <u>4.7.1</u> SX1504

The SX1504 I/Os can be configured to provide any combinational 2-to-1 logic function using I/O[0-2] whilst retaining GPIO capability on I/O[3] OR provide a combinational 3-to-1 decode function using all 4 I/O ports.

| RegPLDMode | SX1504 I/Os |         |        |        |  |  |  |  |
|------------|-------------|---------|--------|--------|--|--|--|--|
| 1:0        | 3           | 2       | 1      | 0      |  |  |  |  |
| 00         | GPIO        | GPIO    | GPIO   | GPIO   |  |  |  |  |
| 01         | GPIO        | PLD OUT | PLD IN | PLD IN |  |  |  |  |
| 10         | PLD OUT     | PLD IN  | PLD IN | PLD IN |  |  |  |  |

Table 7 – SX1504 PLD Modes Settings



### <u>4.7.2</u> SX1505

The SX1505 I/Os can be configured as per the SX1504, and can additionally be configured to provide a 2-to-1 logic function on I/O[4-6], 3-to-1 logic function on I/O[4-7], or 3-to-2 logic decode on I/O[0-4].

| RegPL | DMode | SX1505 I/Os |         |        |         |         |         |        |        |
|-------|-------|-------------|---------|--------|---------|---------|---------|--------|--------|
| 5:4   | 1:0   | 7           | 6       | 5      | 4       | 3       | 2       | 1      | 0      |
| 00    | 00    | GPIO        | GPIO    | GPIO   | GPIO    | GPIO    | GPIO    | GPIO   | GPIO   |
| 00    | 01    | GPIO        | GPIO    | GPIO   | GPIO    | GPIO    | PLD OUT | PLD IN | PLD IN |
| 00    | 10    | GPIO        | GPIO    | GPIO   | GPIO    | PLD OUT | PLD IN  | PLD IN | PLD IN |
| 00    | 11    | GPIO        | GPIO    | GPIO   | PLD OUT | PLD OUT | PLD IN  | PLD IN | PLD IN |
| 01    | 00    | GPIO        | PLD OUT | PLD IN | PLD IN  | GPIO    | GPIO    | GPIO   | GPIO   |
| 01    | 01    | GPIO        | PLD OUT | PLD IN | PLD IN  | GPIO    | PLD OUT | PLD IN | PLD IN |
| 01    | 10    | GPIO        | PLD OUT | PLD IN | PLD IN  | PLD OUT | PLD IN  | PLD IN | PLD IN |
| 01    | 11    | GPIO        | GPIO    | GPIO   | PLD OUT | PLD OUT | PLD IN  | PLD IN | PLD IN |
| 10    | 00    | PLD OUT     | PLD IN  | PLD IN | PLD IN  | GPIO    | GPIO    | GPIO   | GPIO   |
| 10    | 01    | PLD OUT     | PLD IN  | PLD IN | PLD IN  | GPIO    | PLD OUT | PLD IN | PLD IN |
| 10    | 10    | PLD OUT     | PLD IN  | PLD IN | PLD IN  | PLD OUT | PLD IN  | PLD IN | PLD IN |
| 10    | 11    | GPIO        | GPIO    | GPIO   | PLD OUT | PLD OUT | PLD IN  | PLD IN | PLD IN |

Table 8 – SX1505 PLD Modes Settings

#### 4.7.3 SX1506

Each of the two I/O banks of the SX1506 I/Os can be configured as per the SX1505.

| RegPLD | ModeB | SX1506 I/Os |         |        |         |         |         |        |        |
|--------|-------|-------------|---------|--------|---------|---------|---------|--------|--------|
| 5:4    | 1:0   | 15          | 14      | 13     | 12      | 11      | 10      | 9      | 8      |
| 00     | 00    | GPIO        | GPIO    | GPIO   | GPIO    | GPIO    | GPIO    | GPIO   | GPIO   |
| 00     | 01    | GPIO        | GPIO    | GPIO   | GPIO    | GPIO    | PLD OUT | PLD IN | PLD IN |
| 00     | 10    | GPIO        | GPIO    | GPIO   | GPIO    | PLD OUT | PLD IN  | PLD IN | PLD IN |
| 00     | 11    | GPIO        | GPIO    | GPIO   | PLD OUT | PLD OUT | PLD IN  | PLD IN | PLD IN |
| 01     | 00    | GPIO        | PLD OUT | PLD IN | PLD IN  | GPIO    | GPIO    | GPIO   | GPIO   |
| 01     | 01    | GPIO        | PLD OUT | PLD IN | PLD IN  | GPIO    | PLD OUT | PLD IN | PLD IN |
| 01     | 10    | GPIO        | PLD OUT | PLD IN | PLD IN  | PLD OUT | PLD IN  | PLD IN | PLD IN |
| 01     | 11    | GPIO        | GPIO    | GPIO   | PLD OUT | PLD OUT | PLD IN  | PLD IN | PLD IN |
| 10     | 00    | PLD OUT     | PLD IN  | PLD IN | PLD IN  | GPIO    | GPIO    | GPIO   | GPIO   |
| 10     | 01    | PLD OUT     | PLD IN  | PLD IN | PLD IN  | GPIO    | PLD OUT | PLD IN | PLD IN |
| 10     | 10    | PLD OUT     | PLD IN  | PLD IN | PLD IN  | PLD OUT | PLD IN  | PLD IN | PLD IN |
| 10     | 11    | GPIO        | GPIO    | GPIO   | PLD OUT | PLD OUT | PLD IN  | PLD IN | PLD IN |

Table 9 – SX1506 PLD Modes Settings (Bank B)

| RegPLD | OModeA | SX1506 I/Os |         |        |         |         |         |        |        |
|--------|--------|-------------|---------|--------|---------|---------|---------|--------|--------|
| 5:4    | 1:0    | 7           | 6       | 5      | 4       | 3       | 2       | 1      | 0      |
| 00     | 00     | GPIO        | GPIO    | GPIO   | GPIO    | GPIO    | GPIO    | GPIO   | GPIO   |
| 00     | 01     | GPIO        | GPIO    | GPIO   | GPIO    | GPIO    | PLD OUT | PLD IN | PLD IN |
| 00     | 10     | GPIO        | GPIO    | GPIO   | GPIO    | PLD OUT | PLD IN  | PLD IN | PLD IN |
| 00     | 11     | GPIO        | GPIO    | GPIO   | PLD OUT | PLD OUT | PLD IN  | PLD IN | PLD IN |
| 01     | 00     | GPIO        | PLD OUT | PLD IN | PLD IN  | GPIO    | GPIO    | GPIO   | GPIO   |
| 01     | 01     | GPIO        | PLD OUT | PLD IN | PLD IN  | GPIO    | PLD OUT | PLD IN | PLD IN |
| 01     | 10     | GPIO        | PLD OUT | PLD IN | PLD IN  | PLD OUT | PLD IN  | PLD IN | PLD IN |
| 01     | 11     | GPIO        | GPIO    | GPIO   | PLD OUT | PLD OUT | PLD IN  | PLD IN | PLD IN |
| 10     | 00     | PLD OUT     | PLD IN  | PLD IN | PLD IN  | GPIO    | GPIO    | GPIO   | GPIO   |
| 10     | 01     | PLD OUT     | PLD IN  | PLD IN | PLD IN  | GPIO    | PLD OUT | PLD IN | PLD IN |
| 10     | 10     | PLD OUT     | PLD IN  | PLD IN | PLD IN  | PLD OUT | PLD IN  | PLD IN | PLD IN |
| 10     | 11     | GPIO        | GPIO    | GPIO   | PLD OUT | PLD OUT | PLD IN  | PLD IN | PLD IN |

Table 10 – SX1506 PLD Modes Settings (Bank B)



#### 4.7.4 Tutorial

The generic method described in this paragraph can be applied to any of the SX1504, SX1505 or SX1506. *Example: We want to implement an AND gate between I/O[0] and IO[1] on SX1505* 

- 1. Identify in the tables above the RegPLDMode setting to be programmed.
- What we need corresponds to the second line of the SX1505 PLD Table => RegPLDMode = "xx00xx01" 2. Fill corresponding RegPLDTableX with the wanted truth table.
- As mentioned in RegPLDMode description, using PLD 2-to-1 mode on I/0[0-2] implies to fill the truth table located in RegPLDTable0(3:0)

| I/O[1] | I/O[0] | I/O[2] |
|--------|--------|--------|
| 0      | 0      | (0)    |
| 0      | 1      | 0      |
| 1      | 0      | 0      |
| 1      | 1      | 1/     |

=> RegPLDTable0 = "xxxx**1000**"



#### 5 CONFIGURATION REGISTERS

#### 5.1 SX1504 4-channel GPIO

| Address | Name               | Description               | Default   |
|---------|--------------------|---------------------------|-----------|
| 0x00    | RegData            | Data register             | 1111 1111 |
| 0x01    | RegDir             | Direction register        | 1111 1111 |
| 0x02    | RegPullUp          | Pull-up register          | 0000 0000 |
| 0x03    | RegPullDown        | Pull-down register        | 0000 0000 |
| 0x04    | Reserved           | Unused                    | XXXX XXXX |
| 0x05    | RegInterruptMask   | Interrupt mask register   | 1111 1111 |
| 0x06    | RegSenseHigh       | Unused                    | XXXX XXXX |
| 0x07    | RegSenseLow        | Sense register            | 0000 0000 |
| 0x08    | RegInterruptSource | Interrupt source register | 0000 0000 |
| 0x09    | RegEventStatus     | Event status register     | 0000 0000 |
| 0x10    | RegPLDMode         | PLD mode register         | 0000 0000 |
| 0x11    | RegPLDTable0       | PLD truth table 0         | 0000 0000 |
| 0x12    | RegPLDTable1       | Unused                    | XXXX XXXX |
| 0x13    | RegPLDTable2       | PLD truth table 2         | 0000 0000 |
| 0x14    | RegPLDTable3       | Unused                    | XXXX XXXX |
| 0x15    | RegPLDTable4       | Unused                    | XXXX XXXX |

#### Table 11 – SX1504 Configuration Registers Overview

| Addr | Name                      | Default                                        | Bits | Description                                                                                                                                                                                                                |                     |  |  |  |  |
|------|---------------------------|------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--|--|--|--|
|      |                           |                                                | 7:4  | Reserved. Must be set to 1 (default value)                                                                                                                                                                                 |                     |  |  |  |  |
| 0x00 | RegData                   | 0xFF                                           | 3:0  | Write: Data to be output to the output-configured IOs<br>Read: Data seen at the IOs, independent of the direction configured.                                                                                              |                     |  |  |  |  |
|      |                           |                                                | 7:4  | Reserved. Must be set to 1 (default value)                                                                                                                                                                                 |                     |  |  |  |  |
| 0x01 | RegDir                    | 0xFF                                           | 3:0  | Configures direction for each IO.<br>0 : IO is configured as an output<br>1 : IO is configured as an input                                                                                                                 |                     |  |  |  |  |
|      |                           |                                                | 7:4  | Reserved. Must be set to 0 (default value)                                                                                                                                                                                 |                     |  |  |  |  |
| 0x02 | RegPullUp                 | 0x00                                           | 3:0  | Enables the pull-up for each IO<br>0 : Pull-up is disabled<br>1 : Pull-up is enabled                                                                                                                                       |                     |  |  |  |  |
|      |                           |                                                | 7:4  | Reserved. Must be set to 0 (default value)                                                                                                                                                                                 |                     |  |  |  |  |
| 0x03 | RegPullDown               | 0x00                                           | 3:0  | Enables the pull-down for each IO<br>0 : Pull-down is disabled<br>1 : Pull-down is enabled                                                                                                                                 |                     |  |  |  |  |
| 0x04 | Reserved                  | 0xXX                                           | 7:0  | Unused                                                                                                                                                                                                                     |                     |  |  |  |  |
|      |                           | 7:4 Reserved. Must be set to 1 (default value) |      |                                                                                                                                                                                                                            |                     |  |  |  |  |
| 0x05 | RegInterruptMask          | 0xFF                                           | 3:0  | Configures which [input-configured] IO will trigger an ir<br>0 : An event on this IO will trigger an interrupt<br>1 : An event on this IO will NOT trigger an interrupt                                                    | terrupt on NINT pin |  |  |  |  |
| 0x06 | RegSenseHigh              | 0xXX                                           | 7:0  | Unused                                                                                                                                                                                                                     |                     |  |  |  |  |
|      |                           |                                                | 7:6  | Edge sensitivity of I/O[3]                                                                                                                                                                                                 | 00 : None           |  |  |  |  |
| 0x07 | RegSenseLow               | 0x00                                           | 5:4  | Edge sensitivity of I/O[2]                                                                                                                                                                                                 | 01 : Rising         |  |  |  |  |
| 0.07 | Reguensezow               | 0,00                                           | 3:2  | Edge sensitivity of I/O[1]                                                                                                                                                                                                 | 10 : Falling        |  |  |  |  |
|      |                           |                                                | 1:0  | Edge sensitivity of I/O[0]                                                                                                                                                                                                 | 11 : Both           |  |  |  |  |
|      |                           |                                                | 7:4  | Reserved. Must be set to 0 (default value)                                                                                                                                                                                 |                     |  |  |  |  |
| 0x08 | 0x08 RegInterruptSource 0 |                                                | 3:0  | Interrupt source (from IOs set in RegInterruptMask)<br>0 : No interrupt has been triggered by this IO<br>1 : An interrupt has been triggered by this IO (an event as configured in relevant<br>RegSense register occured). |                     |  |  |  |  |
|      |                           |                                                |      | Writing '1' clears the bit in RegInterruptSource and in RegEventStatus.<br>When all bits are cleared, NINT signal goes back high.                                                                                          |                     |  |  |  |  |
| 0x09 |                           | 0x00                                           | 7:4  | Reserved. Must be set to 0 (default value)                                                                                                                                                                                 |                     |  |  |  |  |



| Addr | Name           | Default | Bits | Description                                                                                                                                                                                                                                                             |                              |
|------|----------------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
|      | RegEventStatus |         | 3:0  | Event status of all IOs.<br>0 : No event has occured on this IO<br>1 : An event has occured on this IO (an edge as configuregister occured).<br>Writing '1' clears the bit in RegEventStatus and in RegI<br>If the edge sensitivity of the IO is changed, the bit(s) wi | nterruptSource if relevant.  |
|      |                |         | 7:2  | Reserved. Must be set to 0 (default value)                                                                                                                                                                                                                              |                              |
| 0x10 | RegPLDMode     | 0x00    | 1:0  | PLDMode<br>00 : PLD disabled – Normal GPIO mode for I/O[3:0]<br>01 : PLD 2-to-1 mode – I/O[2] is a decode of I/O[1:0] as<br>10 : PLD 3-to-1 mode – I/O[3] is a decode of I/O[2:0] as<br>11 : Not used                                                                   |                              |
|      |                |         | 7:4  | Reserved. Must be set to 0 (default value)                                                                                                                                                                                                                              |                              |
|      |                |         | 3    | Value to be output on I/O[2] when I/O[1:0] = 11                                                                                                                                                                                                                         |                              |
| 0x11 | RegPLDTable0   | 0x00    | 2    | Value to be output on I/O[2] when I/O[1:0] = 10                                                                                                                                                                                                                         | Applies only when PLDMode is |
|      |                |         | 1    | Value to be output on I/O[2] when I/O[1:0] = 01                                                                                                                                                                                                                         | set to PLD 2-to-1 mode       |
|      |                |         | 0    | Value to be output on I/O[2] when I/O[1:0] = 00                                                                                                                                                                                                                         |                              |
| 0x12 | RegPLDTable1   | 0xXX    | 7:0  | Unused                                                                                                                                                                                                                                                                  |                              |
|      |                |         | 7    | Value to be output on I/O[3] when I/O[2:0] = 111                                                                                                                                                                                                                        | _                            |
|      |                |         | 6    | Value to be output on I/O[3] when I/O[2:0] = 110                                                                                                                                                                                                                        | _                            |
|      |                |         | 5    | Value to be output on $I/O[3]$ when $I/O[2:0] = 101$                                                                                                                                                                                                                    |                              |
| 0x13 | RegPLDTable2   | 0x00    | 4    | Value to be output on $I/O[3]$ when $I/O[2:0] = 100$                                                                                                                                                                                                                    | Applies only when PLDMode is |
|      |                |         | 3    | Value to be output on I/O[3] when I/O[2:0] = 011                                                                                                                                                                                                                        | set to PLD 3-to-1 mode       |
|      |                |         | 2    | Value to be output on $I/O[3]$ when $I/O[2:0] = 010$                                                                                                                                                                                                                    | -                            |
|      |                |         | 1    | Value to be output on $I/O[3]$ when $I/O[2:0] = 001$                                                                                                                                                                                                                    | -                            |
|      |                |         | 0    | Value to be output on I/O[3] when I/O[2:0] = 000                                                                                                                                                                                                                        |                              |
| 0x14 | RegPLDTable3   | 0xXX    | 7:0  | Unused                                                                                                                                                                                                                                                                  |                              |
| 0x15 | RegPLDTable4   | 0xXX    | 7:0  | Unused                                                                                                                                                                                                                                                                  |                              |

Table 12 – SX1504 Configuration Registers Description

#### 5.2 SX1505 8-channel GPIO

| Address | Name               | Description                 | Default   |
|---------|--------------------|-----------------------------|-----------|
| 0x00    | RegData            | Data register               | 1111 1111 |
| 0x01    | RegDir             | Direction register          | 1111 1111 |
| 0x02    | RegPullUp          | Pull-up register            | 0000 0000 |
| 0x03    | RegPullDown        | Pull-down register          | 0000 0000 |
| 0x04    | Reserved           | Unused                      | XXXX XXXX |
| 0x05    | RegInterruptMask   | Interrupt mask register     | 1111 1111 |
| 0x06    | RegSenseHigh       | Sense register for I/O[7:4] | 0000 0000 |
| 0x07    | RegSenseLow        | Sense register for I/O[3:0] | 0000 0000 |
| 0x08    | RegInterruptSource | Interrupt source register   | 0000 0000 |
| 0x09    | RegEventStatus     | Event status register       | 0000 0000 |
| 0x10    | RegPLDMode         | PLD mode register           | 0000 0000 |
| 0x11    | RegPLDTable0       | PLD truth table 0           | 0000 0000 |
| 0x12    | RegPLDTable1       | PLD truth table 1           | 0000 0000 |
| 0x13    | RegPLDTable2       | PLD truth table 2           | 0000 0000 |
| 0x14    | RegPLDTable3       | PLD truth table 3           | 0000 0000 |
| 0x15    | RegPLDTable4       | PLD truth table 4           | 0000 0000 |

| Table 13 – SX1505 | Configuration | Reaisters  | Overview  |
|-------------------|---------------|------------|-----------|
| 10010 10 0/11000  | Conniguration | riogioloro | 010111011 |

| Addr | Name        | Default | Bits | Description                                                                                                                   |
|------|-------------|---------|------|-------------------------------------------------------------------------------------------------------------------------------|
| 0x00 | RegData     | 0xFF    | 7:0  | Write: Data to be output to the output-configured IOs<br>Read: Data seen at the IOs, independent of the direction configured. |
| 0x01 | RegDir      | 0xFF    | 7:0  | Configures direction for each IO.<br>0 : IO is configured as an output<br>1 : IO is configured as an input                    |
| 0x02 | RegPullUp   | 0x00    | 7:0  | Enables the pull-up for each IO<br>0 : Pull-up is disabled<br>1 : Pull-up is enabled                                          |
| 0x03 | RegPullDown | 0x00    | 7:0  | Enables the pull-down for each IO<br>0 : Pull-down is disabled<br>1 : Pull-down is enabled                                    |



| Addr  | Name                                | Default                                              | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                             |  |  |  |
|-------|-------------------------------------|------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--|--|
| 0x04  | Reserved                            | 0xXX                                                 | 7:0  | Unused                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                             |  |  |  |
| 0x05  | RegInterruptMask                    | 0xFF                                                 | 7:0  | Configures which [input-configured] IO will trigger an ir<br>0 : An event on this IO will trigger an interrupt<br>1 : An event on this IO will NOT trigger an interrupt                                                                                                                                                                                                                                                                   | nterrupt on NINT pin                                                        |  |  |  |
|       |                                     |                                                      | 7:6  | Edge sensitivity of I/O[7]                                                                                                                                                                                                                                                                                                                                                                                                                | 00 : None                                                                   |  |  |  |
| 0,000 | DegConcelligh                       | 0,400                                                | 5:4  | Edge sensitivity of I/O[6]                                                                                                                                                                                                                                                                                                                                                                                                                | 01 : Rising                                                                 |  |  |  |
| 0x06  | RegSenseHigh                        | 0x00                                                 | 3:2  | Edge sensitivity of I/O[5]                                                                                                                                                                                                                                                                                                                                                                                                                | 10 : Falling                                                                |  |  |  |
|       |                                     |                                                      | 1:0  | Edge sensitivity of I/O[4]                                                                                                                                                                                                                                                                                                                                                                                                                | 11 : Both                                                                   |  |  |  |
|       |                                     |                                                      | 7:6  | Edge sensitivity of I/O[3]                                                                                                                                                                                                                                                                                                                                                                                                                | 00 : None                                                                   |  |  |  |
| 0x07  | RegSenseLow                         | 0x00                                                 | 5:4  | Edge sensitivity of I/O[2]                                                                                                                                                                                                                                                                                                                                                                                                                | 01 : Rising                                                                 |  |  |  |
| 0,01  | nogoonoozon                         | 0,000                                                | 3:2  | Edge sensitivity of I/O[1]                                                                                                                                                                                                                                                                                                                                                                                                                | 10 : Falling<br>11 : Both                                                   |  |  |  |
|       |                                     | _                                                    | 1:0  | Edge sensitivity of I/O[0]                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                             |  |  |  |
| 0×08  | RegInterruptSource                  | 0x00                                                 | 7:0  | Interrupt source (from IOs set in RegInterruptMask)<br>0 : No interrupt has been triggered by this IO<br>1 : An interrupt has been triggered by this IO (an event<br>RegSense register occured).<br>Writing '1' clears the bit in RegInterruptSource and in F<br>When all bits are cleared, NINT signal goes back high.                                                                                                                   | RegEventStatus                                                              |  |  |  |
| 0x09  | RegEventStatus                      | 0x00                                                 | 7:0  | When all bits are cleared, NINT signal goes back high.         Event status of all IOs.         0 : No event has occured on this IO         1 : An event has occured on this IO (an edge as configured in relevant RegSense register occured).         Writing '1' clears the bit in RegEventStatus and in RegInterruptSource if relevant.         If the edge sensitivity of the IO is changed, the bit(s) will be cleared automatically |                                                                             |  |  |  |
|       |                                     |                                                      | 7:6  | Reserved. Must be set to 0 (default value)                                                                                                                                                                                                                                                                                                                                                                                                |                                                                             |  |  |  |
| 0.40  |                                     | 5:4                                                  |      | PLDModeHigh (applies to I/O[7:4])<br>00 : PLD disabled – Normal GPIO mode for I/O[7:4]<br>01 : PLD 2-to-1 mode – I/O[6] is a decode of I/O[5:4] as defined in RegPLDTable0<br>10 : PLD 3-to-1 mode – I/O[7] is a decode of I/O[6:4] as defined in RegPLDTable1<br>11 : Reserved                                                                                                                                                           |                                                                             |  |  |  |
| 0x10  | 0x10 RegPLDMode                     | 0x00                                                 | 3:2  | Reserved. Must be set to 0 (default value)                                                                                                                                                                                                                                                                                                                                                                                                |                                                                             |  |  |  |
|       |                                     |                                                      | 1:0  | PLDModeLow (applies to I/O[3:0])<br>00 : PLD disabled – Normal GPIO mode for I/O[3:0]<br>01 : PLD 2-to-1 mode – I/O[2] is a decode of I/O[1:0] as defined in RegPLDTable0<br>10 : PLD 3-to-1 mode – I/O[3] is a decode of I/O[2:0] as defined in RegPLDTable2<br>11 : PLD 3-to-2 mode – I/O[4:3] are decodes of I/O[2:0] as defined in RegPLDTable4                                                                                       |                                                                             |  |  |  |
|       |                                     |                                                      | 7    | Value to be output on I/O[6] when I/O[5:4] = 11                                                                                                                                                                                                                                                                                                                                                                                           | A secolities and a secole and                                               |  |  |  |
|       |                                     |                                                      | 6    | Value to be output on I/O[6] when I/O[5:4] = 10                                                                                                                                                                                                                                                                                                                                                                                           | Applies only when<br>PLDModeHigh is set to PLD 2-                           |  |  |  |
|       |                                     |                                                      | 5    | Value to be output on I/O[6] when I/O[5:4] = 01                                                                                                                                                                                                                                                                                                                                                                                           | to-1 mode                                                                   |  |  |  |
| 0x11  | RegPLDTable0                        | 0x00                                                 | 4    | Value to be output on I/O[6] when I/O[5:4] = 00                                                                                                                                                                                                                                                                                                                                                                                           |                                                                             |  |  |  |
|       |                                     |                                                      | 3    | Value to be output on $I/O[2]$ when $I/O[1:0] = 11$                                                                                                                                                                                                                                                                                                                                                                                       | Applies only when                                                           |  |  |  |
|       |                                     |                                                      | 2    | Value to be output on $I/O[2]$ when $I/O[1:0] = 10$                                                                                                                                                                                                                                                                                                                                                                                       | PLDModeLow is set to PLD 2-                                                 |  |  |  |
|       |                                     |                                                      | 0    | Value to be output on $I/O[2]$ when $I/O[1:0] = 01$<br>Value to be output on $I/O[2]$ when $I/O[1:0] = 00$                                                                                                                                                                                                                                                                                                                                | to-1 mode                                                                   |  |  |  |
|       |                                     |                                                      | 7    | Value to be output on $I/O[2]$ when $I/O[1.0] = 00$<br>Value to be output on $I/O[7]$ when $I/O[6:4] = 111$                                                                                                                                                                                                                                                                                                                               |                                                                             |  |  |  |
|       |                                     |                                                      | 6    | Value to be output on $I/O[7]$ when $I/O[6:4] = 110$                                                                                                                                                                                                                                                                                                                                                                                      |                                                                             |  |  |  |
|       |                                     |                                                      | 5    | Value to be output on $I/O[7]$ when $I/O[6:4] = 101$                                                                                                                                                                                                                                                                                                                                                                                      |                                                                             |  |  |  |
| 0x12  | RegPLDTable1                        | 0x00                                                 | 4    | Value to be output on I/O[7] when I/O[6:4] = 100                                                                                                                                                                                                                                                                                                                                                                                          | <ul> <li>Applies only when</li> <li>PLDModeHigh is set to PLD 3-</li> </ul> |  |  |  |
| 0712  | Regrediablei                        | 0,00                                                 | 3    | Value to be output on I/O[7] when I/O[6:4] = 011                                                                                                                                                                                                                                                                                                                                                                                          | to-1 mode                                                                   |  |  |  |
|       |                                     |                                                      | 2    | Value to be output on I/O[7] when I/O[6:4] = 010                                                                                                                                                                                                                                                                                                                                                                                          |                                                                             |  |  |  |
|       | 1 Value to be output on I/O[7] when | Value to be output on $I/O[7]$ when $I/O[6:4] = 001$ |      |                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                             |  |  |  |
|       |                                     |                                                      | 0    | Value to be output on $I/O[7]$ when $I/O[6:4] = 000$                                                                                                                                                                                                                                                                                                                                                                                      |                                                                             |  |  |  |
|       |                                     |                                                      | 7    | Value to be output on $I/O[3]$ when $I/O[2:0] = 111$                                                                                                                                                                                                                                                                                                                                                                                      |                                                                             |  |  |  |
|       |                                     |                                                      | 5    | Value to be output on $I/O[3]$ when $I/O[2:0] = 110$<br>Value to be output on $I/O[3]$ when $I/O[2:0] = 101$                                                                                                                                                                                                                                                                                                                              | -1                                                                          |  |  |  |
| 0.10  |                                     |                                                      | 4    | Value to be output on $I/O[3]$ when $I/O[2:0] = 100$                                                                                                                                                                                                                                                                                                                                                                                      | Applies only when                                                           |  |  |  |
| 0x13  | RegPLDTable2                        | 0x00                                                 | 3    | Value to be output on $I/O[3]$ when $I/O[2:0] = 0.01$                                                                                                                                                                                                                                                                                                                                                                                     | <ul> <li>PLDModeLow is set to PLD 3-<br/>to-1 mode</li> </ul>               |  |  |  |
|       |                                     |                                                      | 2    | Value to be output on $I/O[3]$ when $I/O[2:0] = 010$                                                                                                                                                                                                                                                                                                                                                                                      |                                                                             |  |  |  |
|       |                                     |                                                      | 1    | Value to be output on I/O[3] when I/O[2:0] = 001                                                                                                                                                                                                                                                                                                                                                                                          |                                                                             |  |  |  |
|       |                                     |                                                      | 0    | Value to be output on I/O[3] when I/O[2:0] = 000                                                                                                                                                                                                                                                                                                                                                                                          |                                                                             |  |  |  |
| 0x14  | RegPLDTable3                        | 0x00                                                 | 7    | Value to be output on $I/O[4]$ when $I/O[2:0] = 111$                                                                                                                                                                                                                                                                                                                                                                                      | Applies only when                                                           |  |  |  |
|       |                                     |                                                      | 6    | Value to be output on $I/O[4]$ when $I/O[2:0] = 110$                                                                                                                                                                                                                                                                                                                                                                                      | PLDModeLow is set to PLD 3-<br>to-2 mode                                    |  |  |  |
|       |                                     |                                                      | 5    | Value to be output on I/O[4] when I/O[2:0] = 101                                                                                                                                                                                                                                                                                                                                                                                          | .5 E 11000                                                                  |  |  |  |



## SX1504/SX1505/SX1506 4/8/16 Channel GPIO

# WIRELESS & SENSING

| Addr | Name         | Default | Bits | Description                                      |                                                               |
|------|--------------|---------|------|--------------------------------------------------|---------------------------------------------------------------|
|      |              |         | 4    | Value to be output on I/O[4] when I/O[2:0] = 100 |                                                               |
|      |              |         | 3    | Value to be output on I/O[4] when I/O[2:0] = 011 |                                                               |
|      |              |         | 2    | Value to be output on I/O[4] when I/O[2:0] = 010 |                                                               |
|      |              |         | 1    | Value to be output on I/O[4] when I/O[2:0] = 001 |                                                               |
|      |              |         | 0    | Value to be output on I/O[4] when I/O[2:0] = 000 |                                                               |
|      | RegPLDTable4 | 0×00    | 7    | Value to be output on I/O[3] when I/O[2:0] = 111 | Applies only when<br>PLDModeLow is set to PLD 3-<br>to-2 mode |
|      |              |         | 6    | Value to be output on I/O[3] when I/O[2:0] = 110 |                                                               |
|      |              |         | 5    | Value to be output on I/O[3] when I/O[2:0] = 101 |                                                               |
| 0x15 |              |         | 4    | Value to be output on I/O[3] when I/O[2:0] = 100 |                                                               |
| 0.15 |              |         | 3    | Value to be output on I/O[3] when I/O[2:0] = 011 |                                                               |
|      |              |         | 2    | Value to be output on I/O[3] when I/O[2:0] = 010 |                                                               |
|      |              |         | 1    | Value to be output on I/O[3] when I/O[2:0] = 001 | ]                                                             |
|      |              |         | 0    | Value to be output on I/O[3] when I/O[2:0] = 000 |                                                               |

Table 14 – SX1505 Configuration Registers Description

#### 5.3 SX1506 16-channel GPIO

| Address | Name                | Description                                    | Default   |
|---------|---------------------|------------------------------------------------|-----------|
| 0x00    | RegDataB            | Data register for Bank B I/O[15:8]             | 1111 1111 |
| 0x01    | RegDataA            | Data register for Bank A I/O[7:0]              | 1111 1111 |
| 0x02    | RegDirB             | Direction register for Bank B I/O[15:8]        | 1111 1111 |
| 0x03    | RegDirA             | Direction register for Bank A I/O[7:0]         | 1111 1111 |
| 0x04    | RegPullUpB          | Pull-up register for Bank B I/O[15:8]          | 0000 0000 |
| 0x05    | RegPullUpA          | Pull-up register for Bank A I/O[7:0]           | 0000 0000 |
| 0x06    | RegPullDownB        | Pull-down register for Bank B I/O[15:8]        | 0000 0000 |
| 0x07    | RegPullDownA        | Pull-down register for Bank A I/O[7:0]         | 0000 0000 |
| 0x08    | RegInterruptMaskB   | Interrupt mask register for Bank B I/O[15:8]   | 1111 1111 |
| 0x09    | RegInterruptMaskA   | Interrupt mask register for Bank A I/O[7:0]    | 1111 1111 |
| 0x0A    | RegSenseHighB       | Sense register for I/O[15:12]                  | 0000 0000 |
| 0x0B    | RegSenseHighA       | Sense register for I/O[7:4]                    | 0000 0000 |
| 0x0C    | RegSenseLowB        | Sense register for I/O[11:8]                   | 0000 0000 |
| 0x0D    | RegSenseLowA        | Sense register for I/O[3:0]                    | 0000 0000 |
| 0x0E    | RegInterruptSourceB | Interrupt source register for Bank B I/O[15:8] | 0000 0000 |
| 0x0F    | RegInterruptSourceA | Interrupt source register for Bank A I/O[7:0]  | 0000 0000 |
| 0x10    | RegEventStatusB     | Event status register for Bank B I/O[15:8]     | 0000 0000 |
| 0x11    | RegEventStatusA     | Event status register for Bank A I/O[7:0]      | 0000 0000 |
| 0x20    | RegPLDModeB         | PLD mode register for Bank B I/O[15:8]         | 0000 0000 |
| 0x21    | RegPLDModeA         | PLD mode register for Bank A I/O[7:0]          | 0000 0000 |
| 0x22    | RegPLDTable0B       | PLD truth table 0 for Bank B I/O[15:8]         | 0000 0000 |
| 0x23    | RegPLDTable0A       | PLD truth table 0 for Bank A I/O[7:0]          | 0000 0000 |
| 0x24    | RegPLDTable1B       | PLD truth table 1 for Bank B I/O[15:8]         | 0000 0000 |
| 0x25    | RegPLDTable1A       | PLD truth table 1 for Bank A I/O[7:0]          | 0000 0000 |
| 0x26    | RegPLDTable2B       | PLD truth table 2 for Bank B I/O[15:8]         | 0000 0000 |
| 0x27    | RegPLDTable2A       | PLD truth table 2 for Bank A I/O[7:0]          | 0000 0000 |
| 0x28    | RegPLDTable3B       | PLD truth table 3 for Bank B I/O[15:8]         | 0000 0000 |
| 0x29    | RegPLDTable3A       | PLD truth table 3 for Bank A I/O[7:0]          | 0000 0000 |
| 0x2A    | RegPLDTable4B       | PLD truth table 4 for Bank B I/O[15:8]         | 0000 0000 |
| 0x2B    | RegPLDTable4A       | PLD truth table 4 for Bank A I/O[7:0]          | 0000 0000 |
| 0xAD    | RegAdvanced         | Advanced settings register                     | 0000 0000 |

#### Table 15 – SX1506 Configuration Registers Overview

| Addr | Name     | Default | Bits | Description                                                                                                                   |
|------|----------|---------|------|-------------------------------------------------------------------------------------------------------------------------------|
| 0x00 | RegDataB | 0xFF    | 7:0  | Write: Data to be output to the output-configured IOs<br>Read: Data seen at the IOs, independent of the direction configured. |
| 0x01 | RegDataA | 0xFF    | 7:0  | Write: Data to be output to the output-configured IOs<br>Read: Data seen at the IOs, independent of the direction configured. |
| 0x02 | RegDirB  | 0xFF    | 7:0  | Configures direction for each IO.<br>0 : IO is configured as an output<br>1 : IO is configured as an input                    |



| Addr  | Name                                                                                   | Default | Bits       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                             |  |
|-------|----------------------------------------------------------------------------------------|---------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|
| 0x03  | RegDirA                                                                                | 0xFF    | 7:0        | Configures direction for each IO.<br>0 : IO is configured as an output<br>1 : IO is configured as an input                                                                                                                                                                                                                                                                                                                                                                                                                    |                             |  |
| 0x04  | RegPullUpB                                                                             | 0x00    | 7:0        | Enables the pull-up for each IO<br>0 : Pull-up is disabled<br>1 : Pull-up is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                          |                             |  |
| 0x05  | RegPullUpA                                                                             | 0x00    | 7:0        | Enables the pull-up for each IO<br>0 : Pull-up is disabled<br>1 : Pull-up is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                          |                             |  |
| 0x06  | RegPullDownB                                                                           | 0x00    | 7:0        | Enables the pull-down for each IO<br>0 : Pull-down is disabled<br>1 : Pull-down is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                    |                             |  |
| 0x07  | RegPullDownA                                                                           | 0x00    | 7:0        | Enables the pull-down for each IO<br>0 : Pull-down is disabled<br>1 : Pull-down is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                    |                             |  |
| 0x08  | RegInterruptMaskB                                                                      | 0xFF    | 7:0        | Configures which [input-configured] IO will trigger an interrupt on NINT pin<br>0 : An event on this IO will trigger an interrupt<br>1 : An event on this IO will NOT trigger an interrupt                                                                                                                                                                                                                                                                                                                                    |                             |  |
| 0x09  | RegInterruptMaskA                                                                      | 0xFF    | 7:0        | Configures which [input-configured] IO will trigger an interrupt on NINT pin<br>0 : An event on this IO will trigger an interrupt<br>1 : An event on this IO will NOT trigger an interrupt                                                                                                                                                                                                                                                                                                                                    |                             |  |
|       |                                                                                        |         | 7:6        | Edge sensitivity of I/O[15]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 00 : None                   |  |
| 0x0A  | RegSenseHighB                                                                          | 0x00    | 5:4        | Edge sensitivity of I/O[14]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 01 : Rising<br>10 : Falling |  |
|       |                                                                                        |         | 3:2        | Edge sensitivity of I/O[13]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 11 : Both                   |  |
|       |                                                                                        |         | 1:0<br>7:6 | Edge sensitivity of I/O[12]<br>Edge sensitivity of I/O[7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                             |  |
|       |                                                                                        |         | 5:4        | Edge sensitivity of I/O[6]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 00 : None<br>01 : Rising    |  |
| 0x0B  | RegSenseHighA                                                                          | 0x00    | 3:2        | Edge sensitivity of I/O[5]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 10 : Falling                |  |
|       |                                                                                        |         | 1:0        | Edge sensitivity of I/O[4]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 11 : Both                   |  |
|       | RegSenseLowB                                                                           |         | 7:6        | Edge sensitivity of I/O[11]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 00 : None                   |  |
| 0x0C  |                                                                                        | 0x00    | 5:4        | Edge sensitivity of I/O[10]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 01 : Rising                 |  |
| 0,000 |                                                                                        | 0,00    | 3:2        | Edge sensitivity of I/O[9]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 10 : Falling                |  |
|       |                                                                                        |         | 1:0        | Edge sensitivity of I/O[8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 11 : Both                   |  |
|       | RegSenseLowA                                                                           | 0x00    | 7:6        | Edge sensitivity of I/O[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 00 : None                   |  |
| 0x0D  |                                                                                        |         | 5:4        | Edge sensitivity of I/O[2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 01 : Rising<br>10 : Falling |  |
|       |                                                                                        |         | 3:2<br>1:0 | Edge sensitivity of I/O[1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 11 : Both                   |  |
| 0x0E  | RegInterruptSourceB                                                                    | 0x00    | 7:0        | Edge sensitivity of I/O[0]       I1: Both         Interrupt source (from IOs set in RegInterruptMaskB)       0 : No interrupt has been triggered by this IO         1 : An interrupt has been triggered by this IO (an event as configured in relevant RegSense register occured).         Writing '1' clears the bit in RegInterruptSourceB and in RegEventStatusB         When all bits of both RegInterruptSourceA/B are cleared, NINT signal goes back high.                                                              |                             |  |
| 0x0F  | RegInterruptSourceA                                                                    | 0x00    | 7:0        | <ul> <li>When all bits of both Heginterruptooutecr/b are cleared, NMM signal goes back high.</li> <li>Interrupt source (from IOs set in RegInterruptMaskA)</li> <li>No interrupt has been triggered by this IO</li> <li>An interrupt has been triggered by this IO (an event as configured in relevant RegSense register occured).</li> <li>Writing '1' clears the bit in RegInterruptSourceA and in RegEventStatusA</li> <li>When all bits of both RegInterruptSourceA/B are cleared, NINT signal goes back high.</li> </ul> |                             |  |
| 0x10  | RegEventStatusB                                                                        | 0x00    | 7:0        | Event status of all IOs.<br>0 : No event has occured on this IO<br>1 : An event has occured on this IO (an edge as configured in relevant RegSense<br>register occured).<br>Writing '1' clears the bit in RegEventStatusB and in RegInterruptSourceB if relevant.<br>If the edge sensitivity of the IO is changed, the bit(s) will be cleared automatically                                                                                                                                                                   |                             |  |
| 0x11  | RegEventStatusA                                                                        | 0x00    | 7:0        | Event status of all IOs.<br>0 : No event has occured on this IO<br>1 : An event has occured on this IO (an edge as configured in relevant RegSense<br>register occured).<br>Writing '1' clears the bit in RegEventStatusA and in RegInterruptSourceA if relevant.                                                                                                                                                                                                                                                             |                             |  |
| 0.00  | If the edge sensitivity of the IO is changed, the bit(s) will be cleared automatically |         |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | be cleared automatically    |  |
| 0x20  |                                                                                        | 0x00    | 7:6        | Reserved. Must be set to 0 (default value)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                             |  |



# SX1504/SX1505/SX1506 4/8/16 Channel GPIO

# WIRELESS & SENSING

| Addr | Name               | Default | Bits                                                   | Description                                                                                                          |                                                                                             |  |
|------|--------------------|---------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--|
|      | RegPLDModeB        |         |                                                        | PLDModeHighB (applies to I/O[15:12])<br>00 : PLD disabled – Normal GPIO mode for I/O[15:12]                          |                                                                                             |  |
|      |                    |         | 5:4                                                    | 01 : PLD disabled – Normal GF10 mode for $VO[13, 12]01 : PLD 2-to-1 mode – I/O[14] is a decode of I/O[13:12]$        | 2] as defined in RegPLDTable0B                                                              |  |
|      |                    |         |                                                        | 10 : PLD 3-to-1 mode – I/O[15] is a decode of I/O[14:12                                                              | 2] as defined in RegPLDTable1B                                                              |  |
|      |                    |         | 3:2                                                    | 11 : Reserved<br>Reserved. Must be set to 0 (default value)                                                          |                                                                                             |  |
|      |                    |         | 0.2                                                    | PLDModeLowB (applies to I/O[11:8])                                                                                   |                                                                                             |  |
|      |                    |         |                                                        | 00 : PLD disabled – Normal GPIO mode for I/O[11:8]                                                                   |                                                                                             |  |
|      |                    |         | 1:0                                                    | 01 : PLD 2-to-1 mode – I/O[10] is a decode of I/O[9:8] a<br>10 : PLD 3-to-1 mode – I/O[11] is a decode of I/O[10:8]  | as defined in RegPLD I able0B                                                               |  |
|      |                    |         |                                                        | 11 : PLD 3-to-2 mode - I/O[12:11] are decodes of I/O[10:8] as defined in                                             |                                                                                             |  |
|      |                    |         | 7.0                                                    | RegPLDTable3B and RegPLDTable4B                                                                                      |                                                                                             |  |
|      |                    |         | 7:6                                                    | Reserved. Must be set to 0 (default value) PLDModeHighA (applies to I/O[7:4])                                        |                                                                                             |  |
|      |                    |         |                                                        | 00 : PLD disabled – Normal GPIO mode for I/O[7:4]                                                                    |                                                                                             |  |
|      |                    |         | 5:4                                                    | 01 : PLD 2-to-1 mode – I/O[6] is a decode of I/O[5:4] as<br>10 : PLD 3-to-1 mode – I/O[7] is a decode of I/O[6:4] as | s defined in RegPLDTable0A                                                                  |  |
|      |                    |         |                                                        | 11 : Reserved                                                                                                        | s defined in negred rable rA                                                                |  |
| 0x21 | RegPLDModeA        | 0x00    | 3:2                                                    | Reserved. Must be set to 0 (default value)                                                                           |                                                                                             |  |
|      |                    |         |                                                        | PLDModeLowA (applies to I/O[3:0])                                                                                    |                                                                                             |  |
|      |                    |         | 1.0                                                    | 00 : PLD disabled – Normal GPIO mode for I/O[3:0]<br>01 : PLD 2-to-1 mode – I/O[2] is a decode of I/O[1:0] as        | s defined in RegPLDTable0A                                                                  |  |
|      |                    |         | 1:0                                                    | 10 : PLD 3-to-1 mode - I/O[3] is a decode of I/O[2:0] as                                                             | s defined in RegPLDTable2A                                                                  |  |
|      |                    |         |                                                        | 11 : PLD 3-to-2 mode – I/O[4:3] are decodes of I/O[2:0] and RegPLDTable4A                                            | as defined in RegPLD Table3A                                                                |  |
|      |                    |         | 7                                                      | Value to be output on I/O[14] when I/O[13:12] = 11                                                                   | Anglian anti-set                                                                            |  |
|      |                    |         | 6                                                      | Value to be output on I/O[14] when I/O[13:12] = 10                                                                   | Applies only when<br>PLDModeHighB is set to PLD                                             |  |
|      |                    |         | 5                                                      | Value to be output on $I/O[14]$ when $I/O[13:12] = 01$                                                               | 2-to-1 mode                                                                                 |  |
| 0x22 | RegPLDTable0B      | 0x00    | 4                                                      | Value to be output on $I/O[14]$ when $I/O[13:12] = 00$<br>Value to be output on $I/O[10]$ when $I/O[9:8] = 11$       |                                                                                             |  |
|      |                    |         | 2                                                      | Value to be output on $I/O[10]$ when $I/O[9:8] = 10$                                                                 | Applies only when                                                                           |  |
|      |                    |         | 1                                                      | Value to be output on $I/O[10]$ when $I/O[9:8] = 01$                                                                 | PLDModeLowB is set to PLD<br>2-to-1 mode                                                    |  |
|      |                    |         | 0                                                      | Value to be output on I/O[10] when I/O[9:8] = 00                                                                     |                                                                                             |  |
|      |                    | 0x00    | 7                                                      | Value to be output on $I/O[6]$ when $I/O[5:4] = 11$                                                                  | Applies only when                                                                           |  |
|      |                    |         | 6<br>5                                                 | Value to be output on $I/O[6]$ when $I/O[5:4] = 10$<br>Value to be output on $I/O[6]$ when $I/O[5:4] = 01$           | PLDModeHighA is set to PLD<br>2-to-1 mode<br>Applies only when<br>PLDModeLowA is set to PLD |  |
| 0x23 | RegPLDTable0A      |         | 4                                                      | Value to be output on I/O[6] when I/O[5:4] = $00$                                                                    |                                                                                             |  |
| 0,23 |                    |         | 3                                                      | Value to be output on I/O[2] when I/O[1:0] = 11                                                                      |                                                                                             |  |
|      |                    |         | 2                                                      | Value to be output on $I/O[2]$ when $I/O[1:0] = 10$                                                                  |                                                                                             |  |
|      |                    |         | 1                                                      | Value to be output on $I/O[2]$ when $I/O[1:0] = 01$<br>Value to be output on $I/O[2]$ when $I/O[1:0] = 00$           | 2-to-1 mode                                                                                 |  |
|      |                    |         | 7                                                      | Value to be output on $I/O[15]$ when $I/O[14:12] = 111$                                                              |                                                                                             |  |
|      | RegPLDTable1B      |         | 6                                                      | Value to be output on I/O[15] when I/O[14:12] = 110                                                                  |                                                                                             |  |
|      |                    |         | 5                                                      | Value to be output on $I/O[15]$ when $I/O[14:12] = 101$                                                              | Applies only when                                                                           |  |
| 0x24 |                    | 0x00    | 4                                                      | Value to be output on $I/O[15]$ when $I/O[14:12] = 100$<br>Value to be output on $I/O[15]$ when $I/O[14:12] = 011$   | PLDModeHighB is set to PLD                                                                  |  |
|      |                    |         | 2                                                      | Value to be output on $I/O[15]$ when $I/O[14:12] = 010$                                                              | 3-to-1 mode                                                                                 |  |
|      |                    |         | 1                                                      | Value to be output on I/O[15] when I/O[14:12] = 001                                                                  |                                                                                             |  |
|      |                    |         | 0                                                      | Value to be output on I/O[15] when I/O[14:12] = 000                                                                  |                                                                                             |  |
|      |                    |         | 7                                                      | Value to be output on $I/O[7]$ when $I/O[6:4] = 111$                                                                 | -                                                                                           |  |
|      |                    |         | 6<br>5                                                 | Value to be output on $I/O[7]$ when $I/O[6:4] = 110$<br>Value to be output on $I/O[7]$ when $I/O[6:4] = 101$         | -                                                                                           |  |
| 0.07 | D. DI DT. LL LL    | 0.00    | 4                                                      | Value to be output on $I/O[7]$ when $I/O[6:4] = 100$                                                                 | Applies only when                                                                           |  |
| 0x25 | RegPLDTable1A      | 0×00    | 3                                                      | Value to be output on I/O[7] when I/O[6:4] = 011                                                                     | PLDModeHighA is set to PLD<br>3-to-1 mode                                                   |  |
|      |                    |         | 2                                                      | Value to be output on $I/O[7]$ when $I/O[6:4] = 010$                                                                 | -                                                                                           |  |
|      |                    |         | 1                                                      | Value to be output on $I/O[7]$ when $I/O[6:4] = 001$                                                                 | -                                                                                           |  |
|      | RegPLDTable2B 0x00 | 0x00    | 0 7                                                    | Value to be output on $I/O[7]$ when $I/O[6:4] = 000$<br>Value to be output on $I/O[11]$ when $I/O[10:8] = 111$       | -                                                                                           |  |
|      |                    |         | 6                                                      | Value to be output on $I/O[11]$ when $I/O[10:8] = 110$                                                               |                                                                                             |  |
|      |                    |         | 5                                                      | Value to be output on I/O[11] when I/O[10:8] = 101                                                                   | Applies only when                                                                           |  |
| 0x26 |                    |         | 4                                                      | Value to be output on $I/O[11]$ when $I/O[10:8] = 100$                                                               | PLDModeLowB is set to PLD                                                                   |  |
|      |                    |         | 3<br>2                                                 | Value to be output on $I/O[11]$ when $I/O[10:8] = 011$<br>Value to be output on $I/O[11]$ when $I/O[10:8] = 010$     | 3-to-1 mode                                                                                 |  |
|      |                    |         | 2                                                      | Value to be output on $I/O[11]$ when $I/O[10:8] = 010$<br>Value to be output on $I/O[11]$ when $I/O[10:8] = 001$     | 4                                                                                           |  |
|      |                    | 0       | Value to be output on $I/O[11]$ when $I/O[10:8] = 000$ | <u>                                     </u>                                                                         |                                                                                             |  |
| 0x27 |                    | 0x00    | 7                                                      | Value to be output on I/O[3] when I/O[2:0] = 111                                                                     | Applies only when                                                                           |  |



## SX1504/SX1505/SX1506 4/8/16 Channel GPIO

# WIRELESS & SENSING

| RegPLDT       | able2A    |    | 6<br>5<br>4 | Value to be output on $I/O[3]$ when $I/O[2:0] = 110$<br>Value to be output on $I/O[3]$ when $I/O[2:0] = 101$                                             | PLDModeLowA is set to PLD<br>3-to-1 mode                                 |
|---------------|-----------|----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|
|               |           |    | -           | Value to be output on I/O[3] when I/O[2:0] = 101                                                                                                         | 3-to-1 mode                                                              |
|               |           |    | 1           |                                                                                                                                                          |                                                                          |
|               |           |    |             | Value to be output on I/O[3] when I/O[2:0] = 100                                                                                                         |                                                                          |
|               |           |    | 3           | Value to be output on I/O[3] when I/O[2:0] = 011                                                                                                         |                                                                          |
|               |           |    | 2           | Value to be output on I/O[3] when I/O[2:0] = 010                                                                                                         |                                                                          |
|               |           |    | 1           | Value to be output on I/O[3] when I/O[2:0] = 001                                                                                                         |                                                                          |
|               |           |    | 0           | Value to be output on I/O[3] when I/O[2:0] = 000                                                                                                         |                                                                          |
|               |           |    | 7           | Value to be output on I/O[11] when I/O[10:8] = 111                                                                                                       |                                                                          |
|               |           |    | 6           | Value to be output on I/O[11] when I/O[10:8] = 110                                                                                                       |                                                                          |
|               |           |    | 5           | Value to be output on I/O[11] when I/O[10:8] = 101                                                                                                       |                                                                          |
| 0x28 RegPLDT  | able3B Ox |    | 4           | Value to be output on I/O[11] when I/O[10:8] = 100                                                                                                       | <ul> <li>Applies only when</li> <li>PLDModeLowB is set to PLD</li> </ul> |
| integr 120 m  |           |    | 3           | Value to be output on I/O[11] when I/O[10:8] = 011                                                                                                       | 3-to-2 mode                                                              |
|               |           |    | 2           | Value to be output on I/O[11] when I/O[10:8] = 010                                                                                                       |                                                                          |
|               |           |    | 1           | Value to be output on I/O[11] when I/O[10:8] = 001                                                                                                       |                                                                          |
|               |           |    | 0           | Value to be output on I/O[11] when I/O[10:8] = 000                                                                                                       |                                                                          |
|               |           |    | 7           | Value to be output on I/O[3] when I/O[2:0] = 111                                                                                                         |                                                                          |
|               |           |    | 6           | Value to be output on I/O[3] when I/O[2:0] = 110                                                                                                         |                                                                          |
|               |           |    | 5           | Value to be output on I/O[3] when I/O[2:0] = 101                                                                                                         | Applies only when                                                        |
| 0x29 RegPLDT  | able3A 0x | 00 | 4           | Value to be output on I/O[3] when I/O[2:0] = 100                                                                                                         | – PLDModeLowA is set to PLD                                              |
|               |           |    | 3           | Value to be output on I/O[3] when I/O[2:0] = 011                                                                                                         | 3-to-2 mode                                                              |
|               |           |    | 2           | Value to be output on I/O[3] when I/O[2:0] = 010                                                                                                         | _                                                                        |
|               |           |    | 1           | Value to be output on I/O[3] when I/O[2:0] = 001                                                                                                         | _                                                                        |
|               |           |    | 0           | Value to be output on I/O[3] when I/O[2:0] = 000                                                                                                         |                                                                          |
|               |           |    | 7           | Value to be output on I/O[12] when I/O[10:8] = 111                                                                                                       | 4                                                                        |
|               |           |    | 6           | Value to be output on I/O[12] when I/O[10:8] = 110                                                                                                       | Applies only when                                                        |
|               |           |    | 5           | Value to be output on I/O[12] when I/O[10:8] = 101                                                                                                       |                                                                          |
| 0x2A RegPLDT  | able4B 0x | 00 | 4           | Value to be output on $I/O[12]$ when $I/O[10:8] = 100$                                                                                                   | – PLDModeLowB is set to PLD                                              |
| Ŭ             |           |    | 3           | Value to be output on $I/O[12]$ when $I/O[10:8] = 011$                                                                                                   | 3-to-2 mode                                                              |
|               |           |    | 2           | Value to be output on $I/O[12]$ when $I/O[10:8] = 010$                                                                                                   | 4                                                                        |
|               |           |    | 1           | Value to be output on $I/O[12]$ when $I/O[10:8] = 001$                                                                                                   | _                                                                        |
|               |           |    | 0           | Value to be output on $I/O[12]$ when $I/O[10:8] = 000$                                                                                                   |                                                                          |
|               |           |    | 7           | Value to be output on $I/O[4]$ when $I/O[2:0] = 111$                                                                                                     | 4                                                                        |
|               |           |    | 6           | Value to be output on $I/O[4]$ when $I/O[2:0] = 110$                                                                                                     | 4                                                                        |
|               |           |    | 5           | Value to be output on $I/O[4]$ when $I/O[2:0] = 101$                                                                                                     | Applies only when                                                        |
| 0x2B RegPLDT  | able4A 0x |    | 4           | Value to be output on $I/O[4]$ when $I/O[2:0] = 100$                                                                                                     | <ul> <li>PLDModeLowA is set to PLD</li> </ul>                            |
| _             |           |    | 3           | Value to be output on $I/O[4]$ when $I/O[2:0] = 011$                                                                                                     | 3-to-2 mode                                                              |
|               |           |    | 2           | Value to be output on $I/O[4]$ when $I/O[2:0] = 010$                                                                                                     | 4                                                                        |
|               |           |    | 1           | Value to be output on $I/O[4]$ when $I/O[2:0] = 001$                                                                                                     |                                                                          |
|               |           |    | 0           | Value to be output on $I/O[4]$ when $I/O[2:0] = 000$                                                                                                     |                                                                          |
|               |           | /  | 7:3         | Reserved. Must be set to 0 (default value)                                                                                                               |                                                                          |
| 0xAD RegAdvar | oced 0x   | 00 | 2           | Autoclear NINT on RegData read (Cf. §4.6)<br>0: OFF.RegInterruptSource must be manually cleared<br>1: ON.RegInterruptSource is automatically cleared whe | directly or via RegEventStatus<br>en RegDataB or RegDataA is read        |
|               |           | 1  | 1:0         | Reserved. Must be set to 0 (default value)                                                                                                               |                                                                          |

Table 16 – SX1506 Configuration Registers Description