

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









### **FEATURES**

- Max. propagation delay of 1100ps
- Max. enable to output delay of 1400ps
- IEE min. of -80mA
- Industry standard 100K ECL levels
- Extended supply voltage option: VEE = -4.2V to -5.5V
- Voltage and temperature compensation for improved noise immunity
- Internal 75k $\Omega$  input pull-down resistors
- 50% faster than Fairchild
- Function and pinout compatible with Fairchild F100K
- Available in 28-pin PLCC package

### **DESCRIPTION**

The SY100S355 offers four transparent latches with differential outputs and is designed for use in high-performance ECL systems. The Select inputs ( $\overline{S}0$ , S1) select one of the two sources of input data (D0 or D1) to the latch. The Select inputs can also force the outputs to a logic LOW when the latch is in the transparent mode. The latches are in the transparent mode when both Enables ( $\overline{E}1$ ,  $\overline{E}2$ ) are at a logic LOW state. In the transparent mode, the Select inputs can pass an input logic HIGH from D0 or D1 to the output.

If the Select inputs are tied together, then input data from either Do or D1 is always passed through. A rising edge on either Enable input will latch the outputs with the most recent data at the latch inputs being stored. The Master Reset (MR) input overrides all other inputs and takes the Q outputs to a logic LOW. The inputs on this device have  $75k\Omega$  pull-down resistors.

#### **BLOCK DIAGRAM**



Micrel, Inc. SY100S355

## **PACKAGE/ORDERING INFORMATION**



**Ordering Information** 

| Part Number                     | Package<br>Type | Operating<br>Range | Package<br>Marking                             | Lead<br>Finish |
|---------------------------------|-----------------|--------------------|------------------------------------------------|----------------|
| SY100S355JC                     | J28-1           | Commercial         | SY100S355JC                                    | Sn-Pb          |
| SY100S355JCTR <sup>(1)</sup>    | J28-1           | Commercial         | SY100S355JC                                    | Sn-Pb          |
| SY100S355JZ <sup>(2)</sup>      | J28-1           | Commercial         | SY100S355JZ with<br>Pb-Free bar-line indicator | Matte-Sn       |
| SY100S355JZTR <sup>(1, 2)</sup> | J28-1           | Commercial         | SY100S355JZ with Pb-Free bar-line indicator    | Matte-Sn       |

#### Notes:

- 1. Tape and Reel.
- 2. Pb-Free package is recommended for new designs.

28-Pin PLCC (J28-1)

## **PIN NAMES**

| Pin                               | Function                   |
|-----------------------------------|----------------------------|
| Ē1 − Ē2                           | Enable Inputs (Active LOW) |
| <del>S</del> 0, S1                | Select Inputs              |
| MR                                | Master Reset               |
| Dna – Dnd                         | Data Inputs                |
| Qa – Qd                           | Data Outputs               |
| $\overline{Q}_a - \overline{Q}_d$ | Complementary Data Outputs |
| VEES                              | VEE Substrate              |
| VCCA                              | Vcco for ECL Outputs       |

### TRUTH TABLE(1)

| Inputs      |                |                |                  |                  |                  |                  | Outputs           |             |  |
|-------------|----------------|----------------|------------------|------------------|------------------|------------------|-------------------|-------------|--|
| MR          | E <sub>1</sub> | E <sub>2</sub> | S1               | <b>S</b> ₀       | D <sub>1</sub> X | Dox              | Qx                | Qx          |  |
| H<br>L<br>L | X<br>L<br>L    | X<br>L<br>L    | X<br>H<br>H<br>L | X<br>H<br>H<br>L | X<br>H<br>L<br>X | X<br>X<br>X<br>H | H L H L           | L<br>H<br>L |  |
| L<br>L<br>L | L<br>L<br>L    | L<br>L<br>L    | L<br>L<br>H      | L<br>H<br>L      | X<br>X<br>H<br>X | L<br>X<br>X<br>H | H<br>H<br>L       | L<br>L<br>H |  |
| L<br>L      | L<br>H<br>X    | L<br>X<br>H    | H<br>X<br>X      | L<br>X<br>X      | L<br>X<br>X      | L<br>X<br>X      | H<br>Latc<br>Latc |             |  |

#### NOTE:

1. H = High Voltage Level

L = Low Voltage Level

X = Don't Care

## DC ELECTRICAL CHARACTERISTICS

VEE = -4.2V to -5.5V unless otherwise specified; VCC = VCCA = GND

| Symbol | Parameter            | Min.     | Тур.        | Max. | Unit | Condition        |
|--------|----------------------|----------|-------------|------|------|------------------|
| Іін    | Input HIGH Current   |          |             |      | μΑ   | VIN = VIH (Max.) |
|        | <u>S</u> 0, S1       | <b>—</b> | _           | 220  |      |                  |
|        | Ē1, Ē2               | <u> </u> | <u> </u>    | 350  |      |                  |
|        | Dna, Dnd             | <u> </u> | <u> </u>    | 340  |      |                  |
|        | MR                   | _        | _           | 430  |      |                  |
| IEE    | Power Supply Current | -80      | <b>–</b> 57 | -40  | mA   | Inputs Open      |

## **AC ELECTRICAL CHARACTERISTICS**

VEE = -4.2V to -5.5V unless otherwise specified; VCC = VCCA = GND

|              |                                                                                  | TA =                | TA = 0°C |                     | TA = +85°C |                     |      |      |           |
|--------------|----------------------------------------------------------------------------------|---------------------|----------|---------------------|------------|---------------------|------|------|-----------|
| Symbol       | Parameter                                                                        | Min.                | Max.     | Min.                | Max.       | Min.                | Max. | Unit | Condition |
| tplh<br>tphl | Propagation Delay<br>Dna – Dnd to Output<br>(Transparent Mode)                   | 300                 | 1100     | 300                 | 1100       | 300                 | 1100 | ps   |           |
| tplh<br>tphl | Propagation Delay<br>\$\overline{S}_0\$, \$S_1\$ to Output<br>(Transparent Mode) | 300                 | 1400     | 300                 | 1400       | 300                 | 1400 | ps   |           |
| tPLH<br>tPHL | Propagation Delay<br>E1, E2 to Output                                            | 300                 | 1400     | 300                 | 1400       | 300                 | 1400 | ps   |           |
| tPLH<br>tPHL | Propagation Delay<br>MR to Output                                                | 300                 | 1100     | 300                 | 1100       | 300                 | 1100 | ps   |           |
| tTLH<br>tTHL | Transition Time<br>20% to 80%, 80% to 20%                                        | 300                 | 900      | 300                 | 900        | 300                 | 900  | ps   |           |
| ts           | Set-up Time<br>Dna – Dnd<br>So, S1<br>MR (Release Time)                          | 700<br>1200<br>1000 |          | 700<br>1200<br>1000 |            | 700<br>1200<br>1000 |      | ps   |           |
| tH           | Hold Time<br>Dna – Dnd<br>So, S1                                                 | 300<br>300          | _        | 300<br>300          | _          | 300<br>300          | _    | ps   |           |
| tpw (L)      | Pulse Width LOW, E1, E2                                                          | 1000                | _        | 1000                | _          | 1000                |      | ps   |           |
| tpw (H)      | Pulse Width HIGH, MR                                                             | 1000                | _        | 1000                | –          | 1000                | _    | ps   |           |

Micrel, Inc. SY100S355

## **TIMING DIAGRAMS**



**Enable Timing** 



**Reset Timing** 

## **TIMING DIAGRAMS**



**Data Set-up and Hold Times** 

#### Notes:

- 1. VEE = -4.2V to -5.5V unless otherwise specified; VCC = VCCA = GND
- 2. ts is the minimum time before the transition of the clock that information must be present at the data input.
- 3. th is the minimum time after the transition of the clock that information must remain unchanged at the data input.

SY100S355 Micrel, Inc.

### 28-PIN PLCC (J28-1)



TOP VIEW



BOTTOM VIEW



SIDE VIEW



DETAIL "A"

Rev. A

#### NOTES:

DIES:

DIMENSIONS ARE IN INCHES [MM].

CONTROLLING DIMENSION: INCHES.

DIMENSION DOES NOT INCLUDE MOLD FLASH
OR PROTRUSIONS, EITHER OF WHICH SHALL NOT
EXCEED 0.008 [0.203].

LEAD DIMENSION DOES NOT INCLUDE DAMBAR
PROTRUSION.

MAXIMUM AND MINIMUM SPECIFICATIONS ARE
INDICATED AS FOLLOWS: MAX/MIN
PACKACE TOP DIMENSION MAY BE SLICHTLY

PACKAGE TOP DIMENSION MAY BE SLIGHTLY SMALLER THAN BOTTOM DIMENSION.

## MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131

TEL + 1 (408) 944-0800 FAX + 1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this datasheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2006 Micrel, Incorporated.