

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







### NOT RECOMMENDED FOR NEW DESIGNS



2.5V/3V, 3.0GHz CML AnyGate<sup>®</sup>ANY LOGIC WITH 50Ω or 100Ω OUTPUTS

SuperLite™ SY55851 SY55851A

#### **FEATURES**

- **■** Guaranteed AC parameters over temperature:
  - f<sub>MAX</sub> > 3.0GHz (SY55851A)
  - $t_r / t_f < 100 ps$
  - Propagation delay < 280ps</li>
- Guaranteed operation over -40°C to +85°C temperature range
- Wide supply voltage range: 2.3V to 3.6V
- Single IC provides 8 logic functions
- 2:1 MUX capability
- Fully differential I/O
- Source terminated CML outputs for fast edge rates:
  - SY55851 for  $100\Omega$  load
  - SY55851A for  $50\Omega$  load
- Guaranteed matched propagation delays:
  - Select (S)-to-out: < 280ps</li>
  - Input (A and B)-to-out: < 280ps</li>
- Accepts PECL, LVPECL, CML input signals
- Functions as a PECL/LVPECL-to-CML translator
- Available in a 10-pin (3mm × 3mm) MSOP package

SuperLite™

#### **DESCRIPTION**

The SY55851 and SY55851A are highly flexible, universal logic gates capable of up to 3.0GHz operation (SY55851A). These AnyGate<sup>®</sup> differential logic devices will produce all possible logic functions of two Boolean variables. They can be configured as any of the following gates: AND, NAND, OR, NOR, XOR, XNOR, DELAY, NEGATION (NOT). The SY55851 and SY55851A can also function as a 2-input multiplexer.

The SY55851 has an output stage optimized for  $100\Omega$  loads, and the SY55851A is optimized for  $50\Omega$  loads. The differential inputs for both devices are normally terminated with a single resistor ( $100\Omega$ ) between the true and complement pins.

#### **APPLICATIONS**

- Port bypass
- Data communication systems
- Wireless communication systems
- **■** Telecom systems

#### **FUNCTIONAL BLOCK DIAGRAM**



AnyGate is a registered trademarks of Micrel, Inc. SuperLite is trademarks of Micrel, Inc.

# PACKAGE/ORDERING INFORMATION



8-Pin MSOP (K10-1)

# Ordering Information<sup>(1)</sup>

| Part Number                     | Package<br>Type | Operating<br>Range | Package<br>Marking                      | Lead<br>Finish    |
|---------------------------------|-----------------|--------------------|-----------------------------------------|-------------------|
| SY55851UKI                      | K10-1           | Industrial         | 851U                                    | Sn-Pb             |
| SY55851UKITR <sup>(2)</sup>     | K10-1           | Industrial         | 851U                                    | Sn-Pb             |
| SY55851AUKI                     | K10-1           | Industrial         | 851A                                    | Sn-Pb             |
| SY55851AUKITR <sup>(2)</sup>    | K10-1           | Industrial         | 851A                                    | Sn-Pb             |
| SY55851UKG <sup>(3)</sup>       | K10-1           | Industrial         | 851U with<br>Pb-Free bar-line indicator | Pb-Free<br>NiPdAu |
| SY55851UKGTR <sup>(2, 3)</sup>  | K10-1           | Industrial         | 851U with<br>Pb-Free bar-line indicator | Pb-Free<br>NiPdAu |
| SY55851AUKG <sup>(3)</sup>      | K10-1           | Industrial         | 851A with<br>Pb-Free bar-line indicator | Pb-Free<br>NiPdAu |
| SY55851AUKGTR <sup>(2, 3)</sup> | K10-1           | Industrial         | 851A with<br>Pb-Free bar-line indicator | Pb-Free<br>NiPdAu |

#### Notes:

- 1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25$ °C, DC Electricals only.
- 2. Tape and Reel.
- 3. Pb-Free package recommended for new designs.

# **PIN DESCRIPTION**

| Pin Number | Pin Name | Pin Function                                                                                                                                                                                                                                             |
|------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2       | S, /S    | CML, PECL, LVPECL Input Selector: This differential CML input is one of the inputs to the logic block. It represents either one Boolean input for a 2-variable logic function, or the select input for a 2-input MUX.                                    |
| 3, 4       | A, /A    | CML, PECL, LVPECL Input: This is one of the differential inputs to the logic block. For a 2-variable logic function, it is either a constant value or a Boolean input. For a 2-input MUX, this signal represents the output when S is set to logic zero. |
| 5          | GND      | Ground.                                                                                                                                                                                                                                                  |
| 6, 7       | /Q, Q    | Differential CML Output: This is the differential CML output for the logic block. For termination guidelines, see Figure 3.                                                                                                                              |
| 8, 9       | B, /B    | CML, PECL, LVPECL Input: This is one of the differential inputs to the logic block. For a 2-variable logic function, it is either a constant value or a Boolean input. For a 2-input MUX, this signal represents the output when S is set to logic one.  |
| 10         | VCC      | V <sub>CC</sub> .                                                                                                                                                                                                                                        |

#### **FUNCTIONAL DESCRIPTION**

#### **Establishing Static Logic Inputs**

The true pin of an input pair is internally biased to ground through a  $75k\Omega$  resistor. The complement pin of an input pair is internally biased to  $V_{CC}/2$  through an internal voltage divider consisting of two  $75k\Omega$  resistors. Since some logic functions necessitate an output to be connected to two inputs, SY55851/A inputs have no internal terminations. Typically, one resistor between the true and complement input is all that is required, as per **Figure 3**. To keep an

input at static logic zero at  $V_{CC} \geq 3.0V$ , leave both inputs unconnected or tie the complement input to  $V_{CC}$ . For  $V_{CC} < 3.0V$  applications, connect the complement input to  $V_{CC}$  and leave the true input unconnected. To make an input static logic one, connect the true input to  $V_{CC}$ , and leave the complement input unconnected. These are the only safe ways to cause inputs to be at a static value. In particular, no input pin should be directly connected to ground. All NC (no connect) pins should be unconnected.



Figure 1. Hard Wiring A Logic "1" (1)

Note 1. Input is either A, B, S input, and /Input is either /A, /B, /S input.





Figure 2. Hard Wiring A Logic "0" (1)

# **TRUTH TABLES**













#### AND/NAND

| A | α<br>Β | βS | α·β<br>Q | ( <del>α·β</del> )<br>/Q |
|---|--------|----|----------|--------------------------|
| L | L      | L  | L        | Н                        |
| L | Н      | L  | L        | Н                        |
| L | L      | Н  | L        | Н                        |
| L | Н      | Н  | Н        | L                        |

### **OR/NOR**

| α<br>A | В | βS | α + β<br>Q | $(\overline{\alpha + \beta})$ /Q |
|--------|---|----|------------|----------------------------------|
| L      | Н | L  | L          | Н                                |
| Н      | Н | L  | Н          | L                                |
| L      | Н | Н  | Н          | L                                |
| Н      | Н | Н  | Η          | L                                |

#### XOR/XNOR

| α<br>A | В | βS | α <b>θ</b> β<br>Q | ( <del>α⊕β</del> )<br>/Q |
|--------|---|----|-------------------|--------------------------|
| L      | Н | L  | L                 | Н                        |
| L      | Н | Н  | Н                 | L                        |
| Н      | L | L  | Н                 | L                        |
| Н      | L | Н  | L                 | Н                        |

# **DELAY/NEGATION**

| α<br>A | В | S | a<br>Q | <u>α</u><br>/Q |
|--------|---|---|--------|----------------|
| L      | Х | L | L      | Н              |
| Н      | X | L | Н      | L              |

| Α | β<br>Β | s | β<br>Q | <u>β</u><br>/Q |
|---|--------|---|--------|----------------|
| X | L      | Н | L      | Н              |
| X | Н      | Н | Н      | L              |

# 2:1 MUX

| S | Q | /Q |
|---|---|----|
| Н | В | /B |
| L | Α | /A |

# **CML TERMINATION AND TTL INTERFACE**

All inputs accept the output from any other member of this family. All outputs are source terminated  $100\Omega$  or  $50\Omega$  CML differential drivers as shown in Figure 3. All inputs to the SY55851/A must be externally terminated. SY55851/A

inputs are designed to accept a termination resistor between the true and complement inputs of a differential pair. 0402 form factor chip resistors will fit with some trace fanout.



Figure 3a. SY55851 (100 $\Omega$  Load CML Output)



Figure 3c. Differentially Terminated SY55851 (50 $\Omega$  Load CML Output)



Figure 3b. Differentially Terminated SY55851A (50 $\Omega$  Load CML Output)



Figure 4. Interfacing TTL-to-CML Select Inputs

# ABSOLUTE MAXIMUM RATINGS(1)

| Symbol             | Rating                                           |                                                          | Value                        | Unit         |
|--------------------|--------------------------------------------------|----------------------------------------------------------|------------------------------|--------------|
| V <sub>CC</sub>    | Power Supply Voltage                             |                                                          | -0.5 to +6.0                 | V            |
| V <sub>IN</sub>    | Input Voltage                                    |                                                          | –0.5 to V <sub>CC</sub> +0.5 | V            |
| V <sub>OUT</sub>   | CML Output Voltage                               | $V_{\rm CC}$ –1.0 to $V_{\rm CC}$ +0.5                   | V                            |              |
| T <sub>A</sub>     | Operating Temperature Range                      | -40 to +85                                               | °C                           |              |
| T <sub>LEAD</sub>  | Lead Temperature (soldering, 20sec.)             | 260                                                      | °C                           |              |
| T <sub>store</sub> | Storage Temperature Range                        |                                                          | -65 to +150                  | °C           |
| $\theta_{JA}$      |                                                  | Still-Air (multi-layer PCB)<br>500lfpm (multi-layer PCB) | 113<br>96                    | °C/W<br>°C/W |
| θ <sub>JC</sub>    | Package Thermal Resistance<br>(Junction-to-Case) |                                                          | 42                           | °C/W         |

**Note 1.** Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# DC ELECTRICAL CHARACTERISTICS

 $T_A = -40^{\circ}C \text{ to } +85^{\circ}C^{(2)}$ 

| Symbol          | Parameter                                   | Min. | Тур.    | Max.     | Unit     | Condition          |
|-----------------|---------------------------------------------|------|---------|----------|----------|--------------------|
| V <sub>CC</sub> | Power Supply Voltage                        | 2.3  | _       | 3.6      | V        |                    |
| I <sub>CC</sub> | Power Supply Current<br>SY55851<br>SY55851A | 1 1  | —<br>46 | 40<br>60 | mA<br>mA | No Load<br>No Load |

# **CML DC ELECTRICAL CHARACTERISTICS**

 $V_{CC}$  = 2.3V to 3.6V; GND = 0V;  $T_A$  = -40°C to +85°C

| Symbol           | Parameter                           | Min.                   | Тур.                    | Max.                   | Unit | Condition                                                     |
|------------------|-------------------------------------|------------------------|-------------------------|------------------------|------|---------------------------------------------------------------|
| $V_{ID}$         | Differential Input Voltage          | 100                    | _                       | _                      | mV   |                                                               |
| V <sub>IH</sub>  | Input HIGH Voltage                  | 1.6                    | _                       | V <sub>CC</sub>        | ٧    |                                                               |
| $V_{IL}$         | Input LOW Voltage                   | 1.5                    | _                       | V <sub>CC</sub> – 0.1  | ٧    |                                                               |
| V <sub>OH</sub>  | Output HIGH Voltage                 | $V_{CC} - 0.040$       | V <sub>CC</sub> – 0.010 | $V_{CC}$               | ٧    | No Load                                                       |
| V <sub>OL</sub>  | Output LOW Voltage                  | V <sub>CC</sub> – 1.00 | V <sub>CC</sub> – 0.800 | V <sub>CC</sub> - 0.65 | ٧    | No Load                                                       |
| V <sub>OUT</sub> | Output Voltage Swing <sup>(3)</sup> | 0.650                  | 0.800                   | 1.00                   | ٧    | No Load                                                       |
|                  | SY55851                             | _                      | 0.400<br>0.200          |                        | V    | 100Ω Load <sup>(4)</sup><br>50Ω Load <sup>(5)</sup> (SY55851) |
|                  | SY55851A                            | _                      | 0.400                   | _                      | ٧    | 50Ω Load <sup>(6)</sup> (SY55851A)                            |
| R <sub>OUT</sub> | Output Source Impedance<br>SY55851  | 80                     | 100                     | 120                    | Ω    |                                                               |
|                  | SY55851A                            | 40                     | 50                      | 60                     | Ω    |                                                               |

- Note 2. The DC parameters are guaranteed after thermal equilibrium has been established.
- Note 3. Actual voltage levels and differential swing will depend on customer termination scheme. Refer to the "CML Termination" diagram for more details.
- **Note 4.** Applies to SY55851:  $200\Omega$  termination resistor across Q and /Q. See **Figure 3a**.
- Note 5. Applies to the SY55851. See Figure 3c.
- **Note 6.** Applies to the SY55851A:  $100\Omega$  termination resistor across Q and /Q. See **Figure 3b**.

# AC ELECTRICAL CHARACTERISTICS<sup>(1, 2)</sup>

 $V_{CC} = 2.3V \text{ to } 3.6V; \text{ GND} = 0V; T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ 

| Symbol               | Parameter                  | Min. | Тур.     | Max. | Unit | Condition |
|----------------------|----------------------------|------|----------|------|------|-----------|
| f <sub>MAX</sub> (3) | Max. Operating Frequency   |      |          |      |      |           |
|                      | SY55851                    | 2.5  | <b>—</b> | _    | GHz  |           |
|                      | SY55851A                   | 3.0  | _        | _    | GHz  |           |
| t <sub>PD(S-Q)</sub> | Propagation Delay          |      |          |      |      |           |
| 1 0(0-0)             | (S to Q) SY55851           | _    | _        | 350  | ps   |           |
|                      | SY55851A                   | 130  | _        | 280  | ps   |           |
| t <sub>PD</sub>      | Propagation Delay          |      |          |      |      |           |
| (A-Q and B-Q)        | (A-Q and B-Q) SY55851      | _    | _        | 350  | ps   |           |
|                      | SY55851A                   | 130  | _        | 280  | ps   |           |
| t <sub>r</sub>       | CML Output Rise/Fall Times |      |          |      |      |           |
| t <sub>f</sub>       | (20% to 80%) SY55851       | _    | _        | 110  | ps   |           |
| '                    | SY55851A                   | _    | 65       | 100  | ps   |           |

Note 1. SY55851: outputs terminated to  $50\Omega$  equivalent load. See Figure 3c. SY55851A: outputs terminated to  $50\Omega$  load. See Figure 3b

Note 2. Specification for packaged product only.

Note 3. f<sub>MAX</sub> represents a maximum toggle rate in which the output still meets CML logic swing.

### 10-PIN MSOP (K10-1)



#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL + 1 (408) 944-0800 FAX + 1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this datasheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use.

Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2005 Micrel, Incorporated.