

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# ULTRA PRECISION DIFFERENTIAL CML 4:1 MUX WITH 1:2 FANOUT AND INTERNAL I/O TERMINATION

Precision Edge<sup>®</sup> SY58028U

#### **FEATURES**

- Selects 1 of 4 differential inputs
- Provides two copies of the selected input
- Guaranteed AC performance over temperature and voltage:
  - DC-to- > 10.7Gbps data rate throughput
  - < 350ps IN-to-Out t<sub>pd</sub>
  - < 60ps t<sub>r</sub> / t<sub>f</sub> times
- Ultra low-jitter design:
  - < 10ps<sub>pp</sub> total jitter (clock)
  - < 1ps<sub>RMS</sub> random jitter
  - < 10ps<sub>pp</sub> deterministic jitter
  - < 0.7ps<sub>RMS</sub> crosstalk-induced jitter
- Unique patended input design minimizes crosstalk
- Accepts an input signal as low as 100mV
- Unique patended input termination and V<sub>T</sub> pin accepts DC- and AC-coupled inputs (CML, LVPECL, LVDS)
- Internal 50 $\Omega$  output source termination
- 400mV CML output swing ( $R_1 = 50\Omega$ )
- Power supply 2.5V ±5% or 3.3V ±10%
- -40°C to +85°C temperature range
- Available in 32-pin (5mm × 5mm) MLF® package

#### **APPLICATIONS**

- Redundant clock and/or data distribution
- All SONET/SDH clock/data distribution
- Loopback
- All Fibre Channel distribution
- All Gigabit Ethernet clock and/or data distribution

#### **TYPICAL PERFORMANCE**



TIME (100ps/div.)

Precision Edge is a registered trademark of Micrel, Inc. MicroLeadFrame and MLF are registered trademarks of Amkor Technology, Inc.

Precision Edge®

#### **DESCRIPTION**

The SY58028U is a 2.5V/3.3V precision, high-speed, 4:1 differential CML multiplexer capable of handling clocks up to 7GHz and data streams up to 10.7Gbps. In addition, a 1:2 fanout buffer provides two copies of the selected inputs.

The differential input includes Micrel's unique, 3-pin input termination architecture that allows customers to interface to any differential signal (AC- or DC-coupled) as small as 100mV without any level shifting or termination resistor networks in the signal path. The result is a clean, stub-free, low-jitter interface solution. The outputs are  $50\Omega$  source terminated CML, with extremely fast rise/fall times guaranteed to be less than 60ps.

The SY58028U operates from a 2.5V  $\pm$ 5% supply or a 3.3V  $\pm$ 10% supply and is guaranteed over the full industrial temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C. For applications that require LVPECL outputs, consider the SY58029U or SY58030U Multiplexers. The SY58028U is part of Micrel's high-speed, Precision Edge® product line.

All support documentation can be found on Micrel's web site at www.micrel.com.

#### **FUNCTIONAL BLOCK DIAGRAM**



Rev.: D Amendment: /0
Issue Date: August 2007

## PACKAGE/ORDERING INFORMATION



## Ordering Information<sup>(1)</sup>

| Part Number                    | Package<br>Type | Operating<br>Range | Package<br>Marking                          | Lead<br>Finish    |
|--------------------------------|-----------------|--------------------|---------------------------------------------|-------------------|
| SY58028UMI                     | MLF-32          | Industrial         | SY58028U                                    | Sn-Pb             |
| SY58028UMITR <sup>(2)</sup>    | MLF-32          | Industrial         | SY58028U                                    | Sn-Pb             |
| SY58028UMG <sup>(3)</sup>      | MLF-32          | Industrial         | SY58028U with<br>Pb-Free bar-line indicator | Pb-Free<br>NiPdAu |
| SY58028UMGTR <sup>(2, 3)</sup> | MLF-32          | Industrial         | SY58028Uwith<br>Pb-Free bar-line indicator  | Pb-Free<br>NiPdAu |

#### Notes:

- 1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25$ °C, DC electricals only.
- 2. Tape and Reel.
- 3. Pb-Free package recommended for new designs.

#### PIN DESCRIPTION

| Pin Number                       | Pin Name                                         | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 4<br>5, 8<br>25, 28<br>29, 32 | IN0, /IN0<br>IN1, /IN1<br>IN2, /IN2<br>IN3, /IN3 | Differential Inputs: These inputs accept AC- or DC-coupled signals as small as 100mV. Each pin of a pair internally terminates to a $V_T$ pin through $50\Omega$ . Note that these inputs will default to an indeterminate state if left open. If an input pair is not used, connect one input of the pair to ground through a $1k\Omega$ resistor and the complement to $V_{CC}$ through a $825\Omega$ resistor. Unused $V_T$ and $V_{REF-AC}$ may also be left open. Please refer to the "Input Interface Applications" section for more details. |
| 2, 6, 26, 30                     | VT0, VT1<br>VT2, VT3                             | Input Termination Center-Tap: Each side of the differential input pair terminates to a $V_T$ pin. The $V_T$ pin provides a center-tap to the termination network for maximum interface flexibility. See "Input Interface Applications" section for more details.                                                                                                                                                                                                                                                                                    |
| 15, 18                           | SEL0, SEL1                                       | This single-ended TTL/CMOS compatible input selects the inputs to the multiplexer. Note that this input is internally connected to a $25 \mathrm{k}\Omega$ pull-up resistor and will default to a logic HIGH state if left open. Input logic threshold is $V_{CC}/2$ . See "Truth Table" for select control.                                                                                                                                                                                                                                        |
| 14, 19                           | NC                                               | No Connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10, 13, 16<br>17, 20, 23         | VCC                                              | Positive Power Supply: Bypass with $0.1 \mu F    0.01 \mu F$ low ESR capacitors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 11, 12<br>21, 22                 | /Q0, Q0<br>/Q1, Q1                               | Differential Outputs: These CML output pairs are copies of the selected input. Unused output pairs may be left floating. See "Output Interface" section for termination guidelines.                                                                                                                                                                                                                                                                                                                                                                 |
| 9, 24                            | GND,<br>Exposed Pad                              | Ground. Ground pin and exposed pad must be connected to the same ground plane.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3, 7, 27, 31                     | VREF-AC0<br>VREF-AC1<br>VREF-AC2<br>VREF-AC3     | Reference Voltage: This reference output is equivalent to $V_{CC}$ –1.4V. It is used for AC-coupled inputs. When interfacing to AC input signals, connect $V_{REF-AC}$ directly to the $V_T$ pin and bypass with $0.01\mu F$ low ESR capacitor to $V_{CC}$ . See "Input Interface Applications" section. Maximum sink/source current is $0.5 \text{mA}$ .                                                                                                                                                                                           |

#### **TRUTH TABLE**

| SEL1 | SEL0 |                    |
|------|------|--------------------|
| 0    | 0    | IN0 Input Selected |
| 0    | 1    | IN1 Input Selected |
| 1    | 0    | IN2 Input Selected |
| 1    | 1    | IN3 Input Selected |

#### **Absolute Maximum Ratings**(1)

| Power Supply Voltage (V <sub>CC</sub> )0.5V to +4.0V                            |
|---------------------------------------------------------------------------------|
| Input Voltage ( $V_{IN}$ ) $-0.5V$ to $V_{CC}$                                  |
| CML Output Voltage (V $_{\rm OUT}$ ) V $_{\rm CC}$ -1.0V to V $_{\rm CC}$ +0.5V |
| Termination Current <sup>(3)</sup>                                              |
| Source or sink current on V <sub>T</sub> pin±100mA                              |
| Input Current                                                                   |
| Source or sink current on IN, /IN pin ±50mA                                     |
| Lead Temperature (soldering, 20 sec.) 260°C                                     |
| Storage Temperature Range (T $_{\!S}$ ) –65 $^{\circ}C$ to +150 $^{\circ}C$     |

## Operating Ratings<sup>(2)</sup>

| Power Supply Voltage (V <sub>CC</sub> )     | +2.375V to +2.625V |
|---------------------------------------------|--------------------|
|                                             | +3.0V to +3.6V     |
| Ambient Temperature Range (T <sub>A</sub> ) | 40°C to +85°C      |
| Package Thermal Resistance <sup>(4)</sup>   |                    |
| $MLF^{\overline{(8)}}(\theta_{JA})$         |                    |
| Still-Air                                   | 35°C/W             |
| $MLF^{	ext{@}}\left(\psi_{JB}\right)$       |                    |
| Junction-to-Board                           | 2°C/W              |

#### DC ELECTRICAL CHARACTERISTICS(5)

 $T_A = -40$ °C to 85°C, unless otherwise stated.

| Symbol               | Parameter                                        | Condition                                        | Min                  | Тур                  | Max                  | Units |
|----------------------|--------------------------------------------------|--------------------------------------------------|----------------------|----------------------|----------------------|-------|
| V <sub>CC</sub>      | Power Supply Voltage                             | V <sub>CC</sub> = 2.5V<br>V <sub>CC</sub> = 3.3V | 2.375<br>3.0         | 2.5<br>3.3           | 2.625<br>3.6         | V     |
| I <sub>CC</sub>      | Power Supply Current                             | No load, max. V <sub>CC</sub>                    |                      | 120                  | 150                  | mA    |
| R <sub>DIFF_IN</sub> | Differential Input Resistance (IN-to-/IN)        |                                                  | 80                   | 100                  | 120                  | Ω     |
| R <sub>IN</sub>      | Input Resistance (IN-to- $V_T$ , /IN-to- $V_T$ ) |                                                  | 40                   | 50                   | 60                   | Ω     |
| $V_{IH}$             | Input HIGH Voltage (IN-to-/IN)                   | Note 6                                           | V <sub>CC</sub> -1.6 |                      | V <sub>CC</sub>      | V     |
| V <sub>IL</sub>      | Input LOW Voltage (IN-to-/IN)                    |                                                  | 0                    |                      | V <sub>IH</sub> -0.1 | V     |
| V <sub>IN</sub>      | Input Voltage Swing (IN-to-/IN)                  | See Figure 1a.                                   | 0.1                  |                      | 1.7                  | V     |
| V <sub>DIFF_IN</sub> | Differential Input Voltage Swing (IN-to-/IN)     | See Figure 1b.                                   | 0.2                  |                      |                      | V     |
| V <sub>T</sub> IN    | Max Input Voltage (IN-to-V <sub>T</sub> )        |                                                  |                      |                      | 1.28                 | V     |
| V <sub>REF-AC</sub>  | Reference Voltage                                |                                                  | V <sub>CC</sub> -1.3 | V <sub>CC</sub> -1.2 | V <sub>CC</sub> -1.1 | V     |

#### Notes:

- 1. Permanent device damage may occur if ratings in the "Absolute Maximum Ratings" section are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.
- 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- 3. Due to the limited drive capability, use for input of the same package only.
- Thermal performance assumes exposed pad is soldered (or equivalent) to the device's most negative potential (GND) on the PCB. ΨJB uses 4-layer θJA in still air number unless otherwise stated.
- 5. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.
- 6. V<sub>IH</sub> (min) not lower than 1.2V.

## CML OUTPUT DC ELECTRICAL CHARACTERISTICS(7)

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $T_A$ = -40°C to 85°C;  $R_L$  = 100 $\Omega$  across each output pair or equivalent; unless otherwise stated.

| Symbol                | Parameter                         | Condition      | Min                    | Тур | Max             | Units |
|-----------------------|-----------------------------------|----------------|------------------------|-----|-----------------|-------|
| V <sub>OH</sub>       | Output HIGH Voltage               |                | V <sub>CC</sub> -0.020 |     | V <sub>CC</sub> | V     |
| V <sub>OUT</sub>      | Output Voltage Swing              | See Figure 1a. | 325                    | 400 |                 | mV    |
| V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing | See Figure 1b. | 650                    | 800 |                 | mV    |
| R <sub>OUT</sub>      | Output Source Impedance           |                | 40                     | 50  | 60              | Ω     |

#### LVTTL/CMOS DC ELECTRICAL CHARACTERISTICS<sup>(7)</sup>

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $T_A$ = -40°C to +85°C, unless otherwise stated.

| Symbol          | Parameter          | Condition  | Min | Тур | Max  | Units |
|-----------------|--------------------|------------|-----|-----|------|-------|
| $V_{IH}$        | Input HIGH Voltage | SEL0, SEL1 | 2.0 |     |      | V     |
| $V_{IL}$        | Input LOW Voltage  | SEL0, SEL1 |     |     | 0.8  | V     |
| I <sub>IH</sub> | Input HIGH Current |            |     |     | 40   | μА    |
| I <sub>IL</sub> | Input LOW Current  |            |     |     | -300 | μΑ    |

#### Note:

7. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

#### AC ELECTRICAL CHARACTERISTICS(8)

 $V_{CC} = 2.5V \pm 5\%$  or  $3.3V \pm 10\%$ ;  $R_L = 100\Omega$  across each output pair, or equivalent;  $T_A = -40$ °C to +85°C,  $V_{IN} \ge 100$ mV unless otherwise stated.

| Symbol                          | Parameter                                                   |            |               | Condition                |                    | Min  | Тур | Max | Units             |
|---------------------------------|-------------------------------------------------------------|------------|---------------|--------------------------|--------------------|------|-----|-----|-------------------|
| $f_{MAX}$                       | Maximum Operating Frequency                                 |            |               |                          | NRZ Data           | 10.7 |     |     | Gbps              |
|                                 |                                                             |            |               | V <sub>OUT</sub> ≥ 200mV | Clock              |      | 7   |     | GHz               |
| t <sub>pd</sub>                 | Propagation De                                              | lay (Diff) | (IN to Q)     | V <sub>IN</sub> ≥ 100mV  |                    | 170  | 260 | 340 | ps                |
|                                 |                                                             |            | (SEL to Q)    |                          |                    | 100  |     | 500 | ps                |
| t <sub>pd</sub> Tempco          | npco Differential Propagation Delay Temperature Coefficient |            | elay          |                          |                    |      | 115 |     | fs/°C             |
| t <sub>SKEW</sub>               |                                                             | Output     | t-to-Output   | Note 9                   |                    |      | 7   | 20  | ps                |
|                                 |                                                             | P          | art-to-Part   | Note 10                  |                    |      |     | 50  | ps                |
| t <sub>JITTER</sub>             | Data                                                        | Rar        | ndom Jitter   | Note 11                  | 2.5Gbps to 3.2Gbps |      |     | 1   | ps <sub>RMS</sub> |
|                                 |                                                             | Determi    | nistic Jitter | Note 12                  | 2.5Gbps to 3.2Gbps |      |     | 10  | ps <sub>PP</sub>  |
|                                 | Clock                                                       | Cycle-to-0 | Cycle Jitter  | Note 13                  |                    |      |     | 1   | ps <sub>RMS</sub> |
|                                 |                                                             |            | Total Jitter  | Note 14                  |                    |      |     | 10  | ps <sub>PP</sub>  |
|                                 | Crosstalk Induce<br>(Adjacent Chann                         |            |               | Note 15                  |                    |      |     | 0.7 | ps <sub>RMS</sub> |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time                                       |            |               | 20% to 80%, Full ou      | Itput swing        | 20   | 45  | 60  | ps                |

#### Notes:

- 8. High frequency AC electricals are guaranteed by design and characterization.
- 9. Output-to-output skew is measured between outputs under identical input conditions.
- 10. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs.
- 11. Random jitter is measured with a K28.7 comma detect character pattern, measured at 2.5Gbps to 3.2Gbps.
- 12. Deterministic jitter is measured at 2.5Gbps to 3.2Gbps, with both K28.5 and 2<sup>23</sup>–1 PRBS pattern.
- 13. Cycle-to-cycle jitter definition: the variation of periods between adjacent cycles, T<sub>n</sub>-T<sub>n-1</sub> where T is the time between rising edges of the output signal.
- 14. Total jitter definition: with an ideal clock input of frequency ≤ f<sub>MAX</sub>, no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value.
- 15. Crosstalk is measured at the output while applying two similar clock frequencies that are asynchronous with respect to each other at the inputs.

#### SINGLE-ENDED AND DIFFERENTIAL SWINGS



Figure 1a. Single-Ended Voltage Swing



Figure 1b. Differential Voltage Swing

## **TIMING DIAGRAMS**



Figure 2a. IN-to-Q Timing Diagram



Figure 2b. SEL-to-Q Timing Diagram

```
SEL0 Q:
                  SEL1 = LOW;
                                  IN0, /IN1 = LOW;
                                                      /IN0, IN1 = HIGH
                  SEL1 = HIGH;
                                  IN2, /IN3 = LOW;
                                                      /IN2, IN3 = HIGH
            or:
SEL1 Q:
                  SEL0 = LOW;
                                  IN0, /IN2 = LOW;
                                                      /IN0, IN2 = HIGH
                  SEL0 = HIGH;
                                  IN1, /IN3 = LOW;
                                                      /IN1, IN3 = HIGH
            or:
```

#### **FUNCTIONAL CHARACTERISTICS**

 $V_{CC}$  = 2.5V, GND = 0,  $V_{IN}$  = 100mV,  $T_A$  = 25°C, unless otherwise stated.











#### **TYPICAL OPERATING CHARACTERISTICS**

 $V_{CC}$  = 2.5V, GND = 0,  $V_{IN}$  = 100mV,  $T_A$  = 25°C, unless otherwise stated.









#### **INPUT STAGE**



Figure 3. Simplified Differential Input Stage

#### INPUT INTERFACE APPLICATIONS



Figure 4a. DC-Coupled CML Interface

Option: May connect V<sub>T</sub> to V<sub>CC</sub>



Figure 4b. CML Interface (AC-Coupled)



Figure 4c. DC-Coupled PECL Interface



Figure 4d. AC-Coupled LVPECL Interface



Figure 4f. LVDS Interface

#### **OUTPUT INTERFACE APPLICATIONS**



Figure 5a. CML DC-Coupled (100 $\Omega$  Termination)



Figure 5b. CML AC-Coupled (50 $\Omega$  Termination)

#### RELATED MICREL PRODUCTS AND SUPPORT DOCUMENTATION

| Part Number   | Function                                                                                    | Data Sheet Link                                            |
|---------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------|
| SY58028U      | Ultra Precision Differential CML 4:1 MUX with 1:2 Fanout and Internal I/O Termination       | http://www.micrel.com/product-info/products/sy58028u.shtml |
| SY58029U      | Ultra Precision Differential LVPECL 4:1 MUX with 1:2 Fanout and Internal Termination        | http://www.micrel.com/product-info/products/sy58029u.shtml |
| SY58030U      | Ultra Precision, 400mV Differential LVPECL 4:1 MUX with 1:2 Fanout and Internal Termination | http://www.micrel.com/product-info/products/sy58030u.shtml |
|               | MLF <sup>®</sup> Application Note                                                           | www.amkor.com/products/notes_papers/MLF_AppNote_0902.pdf   |
| HBW Solutions | New Products and Applications                                                               | www.micrel.com/product-info/products/solutions.shtml       |

#### 32-PIN*Micro*LeadFrame<sup>®</sup> (MLF-32)





BOTTOM VIEW

- ALL DIMENSIONS ARE IN MILLIMETERS.

  MAX. PACKAGE WARPAGE IS 0.05 mm.

  MAXIMUM ALLOWABE BURRS IS 0.076 mm IN ALL DIRECTIONS.

  PIN #1 ID ON TOP WILL BE LASER/INK MARKED.



TP VIFW



PCB Thermal Consideration for 32-Pin MLF® Package (Always solder, or equivalent, the exposed pad to the PCB)

#### Package Notes:

- 1. Package meets Level 2 qualification.
- 2. All parts dry-packaged before shipment.
- 3. Exposed pads must be soldered to a ground for proper thermal management.

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL + 1 (408) 944-0800 FAX + 1 (408) 474-100 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2005 Micrel, Incorporated