

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







### SY69753L



# 3.3V, 125Mbps, 155Mbps Clock and Data Recovery

#### Use lower-power SY69753AL for new designs

#### **General Description**

The SY69753L is a complete Clock Recovery and Data Retiming integrated circuit for OC-3/STS-3 applications at 155Mbps NRZ. The device is ideally suited for SONET/SDH/ATM applications and other high-speed data transmission systems.

Clock recovery and data retiming is performed by synchronizing the on-chip VCO directly to the incoming data stream. The VCO center frequency is controlled by the reference clock frequency and the selected divide ratio. On-chip clock generation is performed through the use of a frequency multiplier PLL with a byte rate source as reference.

The SY69753L also includes a link fault detection circuit. Datasheets and support documentation can be found on Micrel's web site at: <a href="https://www.micrel.com">www.micrel.com</a>.

#### **Features**

- 3.3V power supply
- SONET/SDH/ATM compatible
- Clock and data recovery for 125Mbps/155Mbps NRZ data stream
- Two on-chip PLLs: one for clock generation and another for clock recovery
- Selectable reference frequencies
- Differential PECL high-speed serial I/O
- · Line receiver input: no external buffering needed
- Link fault indication
- 100k ECL compatible I/O
- Industrial temperature range (–40°C to +85°C)
- Complies with Bellcore, ITU/CCITT and ANSI specifications for OC-3 applications
- Available in 32-pin EPAD-TQFP

#### **Applications**

- Ethernet media converter(m)
- SONET/SDH/ATM OC-3
- Proprietary architecture at 135Mbps to 180Mbps

### Ordering Information<sup>(1)</sup>

| Part Number                    | Package<br>Type | Operating<br>Range | Package<br>Marking                            | Lead<br>Finish    |
|--------------------------------|-----------------|--------------------|-----------------------------------------------|-------------------|
| SY69753LHI                     | H32-1           | Industrial         | SY69753LHI                                    | Sn-Pb             |
| SY69753LHITR <sup>(2)</sup>    | H32-1           | Industrial         | SY69753LHI                                    | Sn-Pb             |
| SY69753LHG <sup>(3)</sup>      | H32-1           | Industrial         | SY69753LHG with<br>Pb-Free bar-line indicator | NiPdAu<br>Pb-Free |
| SY69753LHGTR <sup>(2, 3)</sup> | H32-1           | Industrial         | SY69753LHG with<br>Pb-Free bar-line indicator | NiPdAu<br>Pb-Free |

#### Notes:

- Contact factory for die availability. Dice are guaranteed at T<sub>A</sub> = 25°C, DC Electricals only.
- Tape and Reel.
- Recommended for new designs.

### **Pin Configuration**



### **Pin Description**

#### Inputs

| Pin Number | Pin Name           | Туре                 | Pin Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|------------|--------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2 3        | RDINP<br>RDINN     | Differential<br>PECL | Serial Data Input: These built-in line receiver inputs are connected to the differential receive serial data stream. An internal receive PLL recovers the embedded clock (RCLK) and data (RDOUT) information.                                                                                                                                                                                                                                                                                                                                                                     |  |
| 5          | REFCLK             | TTL Input            | Reference Clock: This input is used as the reference for the internal frequency synthesizer and the "training" frequency for the receiver PLL to keep it centered in the absence of data coming in on the RDIN inputs.                                                                                                                                                                                                                                                                                                                                                            |  |
| 26         | CD                 | PECL<br>Input        | Carrier Detect: This input controls the recovery function of the Receive PLL and can be driven by the carrier detect output of optical modules or from external transition detection circuitry. When this input is HIGH, the input data stream (RDIN) is recovered normally by the Receive PLL. When this input is LOW the data on the inputs RDIN will be internally forced to a constant LOW, the data outputs RDOUT will remain LOW, the Link Fault Indicator output LFIN forced LOW and the clock recovery PLL forced to look onto the clock frequency generated from REFCLK. |  |
| 32<br>25   | DIVSEL1<br>DIVSEL2 | TTL Input            | Divider Select: These inputs select the ratio between the output clock frequency (RCLK/TCLK) and the REFCLK input frequency as shown in the "Reference Frequency Selection" table.                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 16         | CLKSEL             | TTL Input            | Clock Select: This input is used to select either the recovered clock of the receiver PLL (CLKSEL = HIGH) or the clock of the frequency synthesizer (CLKSEL = LOW) to the TCLK outputs.                                                                                                                                                                                                                                                                                                                                                                                           |  |

#### **Outputs**

| Pin Number | Pin Name         | Туре                 | Pin Name                                                                                                                                                                                                                                                                                                                                                                  |
|------------|------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31         | LFIN             | TTL<br>Output        | Link Fault Indicator: This output indicates the status of the input data stream RDIN. Active HIGH signal is indicating when the internal clock recovery PLL has locked onto the incoming data stream. LFIN will go HIGH if CD is HIGH and RDIN is within the frequency range of the Receive PLL (1000ppm) and will be alternating if not. LFIN is an asynchronous output. |
| 23<br>24   | RDOUTN<br>RDOUTP | Differential<br>PECL | Receive Data Output: These ECL 100K outputs represent the recovered data from the input data stream (RDIN). This recovered data is specified against the rising edge of RCLK.                                                                                                                                                                                             |
| 20<br>21   | RCLKN<br>RCLKP   | Differential<br>PECL | Clock Output: These ECL 100K outputs represent the recovered clock used to sample the recovered data (RDOUT).                                                                                                                                                                                                                                                             |
| 18<br>17   | TCLKP<br>TCLKN   | Differential<br>PECL | Clock Output: These ECL 100K outputs represent either the recovered clock (CLKSEL = HIGH) used to sample the recovered data (RDOUT) or the transmit clock of the frequency synthesizer (CLKSEL = LOW).                                                                                                                                                                    |
| 9<br>10    | PLLSP<br>PLLSN   |                      | Clock Synthesis PLL Loop Filter: External loop filter pins for the clock synthesis PLL.                                                                                                                                                                                                                                                                                   |
| 14<br>15   | PLLRN<br>PLLRP   |                      | Clock Recovery PLL Loop Filter: External loop filter pins for the receiver PLL.                                                                                                                                                                                                                                                                                           |

#### **Power and Ground**

| *************************************** |          |      |                                  |  |  |
|-----------------------------------------|----------|------|----------------------------------|--|--|
| Pin Number                              | Pin Name | Type | Pin Name                         |  |  |
| 27, 28                                  | VCC      |      | Power Supply. <sup>(1)</sup>     |  |  |
| 29, 30                                  | VCCA     |      | Analog Power Supply Voltage. (1) |  |  |
| 19, 22                                  | VCCO     |      | Output Supply Voltage. (1)       |  |  |
| 12, 13                                  | GND      |      | Ground.                          |  |  |
| 1, 4, 6, 7, 8                           | NC       |      | No connect.                      |  |  |
| 11                                      | GNDA     |      | Analog Ground.                   |  |  |

<sup>1.</sup> VCC, VCCA, VCCO must be the same value.

### Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage (V <sub>CC</sub> )     | 0.5V to +5.0V           |
|---------------------------------------|-------------------------|
| Input Voltage (V <sub>IN</sub> )      | 0.5V to V <sub>CC</sub> |
| Output Current (I <sub>OUT</sub> )    |                         |
| Continuous                            | ±50mA                   |
| Surge                                 | ±100mA                  |
| Lead Temperature (soldering, 20sec.)  | +260°C                  |
| Storage Temperature (T <sub>s</sub> ) | 65°C to +150°C          |

### Operating Ratings<sup>(2)</sup>

| Input Voltage (V <sub>CC</sub> )          | +3.15V to +3.45V |
|-------------------------------------------|------------------|
| Ambient Temperature (T <sub>A</sub> )     | 40°C to +85°C    |
| Junction Temperature (T <sub>J</sub> )    | +125°C           |
| Package Thermal Resistance <sup>(3)</sup> |                  |
| EPAD-TQFP ( $\theta_{JA}$ )               |                  |
| Still-air                                 | 28°C/W           |
| 500lfpm                                   | 20°C/W           |
| EPAD-TOEP (A.a.)                          |                  |

#### **DC Electrical Characteristics**

 $T_A = -40$ °C to +85°C, unless otherwise noted.

| Symbol | Parameter            | Condition | Min  | Тур | Max  | Units |
|--------|----------------------|-----------|------|-----|------|-------|
| Vcc    | Power Supply Voltage |           | 3.15 | 3.3 | 3.45 | V     |
| Icc    | Power Supply Current |           |      | 170 | 230  | mA    |

#### **PECL 100K DC Electrical Characteristics**

 $V_{CC} = V_{CCO} = V_{CCA} = 3.3V \pm 5\%$ ;  $T_A = -40^{\circ}C$  to +85°C, unless otherwise noted.

| Symbol          | Parameter           | Condition                         | Min                    | Тур | Max                    | Units |
|-----------------|---------------------|-----------------------------------|------------------------|-----|------------------------|-------|
| V <sub>IH</sub> | Input HIGH Voltage  |                                   | V <sub>CC</sub> -1.165 |     | V <sub>CC</sub> -0.880 | V     |
| V <sub>IL</sub> | Input LOW Voltage   |                                   | V <sub>CC</sub> -1.810 |     | V <sub>CC</sub> -1.475 | ٧     |
| V <sub>OH</sub> | Output HIGH Voltage | $50\Omega$ to V <sub>CC</sub> -2V | V <sub>CC</sub> -1.075 |     | V <sub>CC</sub> -0.830 | ٧     |
| V <sub>OL</sub> | Output LOW Voltage  | 50Ω to V <sub>CC</sub> -2V        | V <sub>CC</sub> -1.860 |     | V <sub>CC</sub> -1.570 | ٧     |
| I <sub>IL</sub> | Input LOW Current   | $V_{IN} = V_{IL}$ (Min)           | 0.5                    |     |                        | μΑ    |

#### TTL DC Electrical Characteristics

 $V_{CC} = V_{CCO} = V_{CCA} = 3.3V \pm 5\%$ ;  $T_A = -40$ °C to +85°C, unless otherwise noted.

| Symbol          | Parameter                    | Condition                                                                 | Min  | Тур | Max  | Units    |
|-----------------|------------------------------|---------------------------------------------------------------------------|------|-----|------|----------|
| V <sub>IH</sub> | Input HIGH Voltage           |                                                                           | 2.0  |     | Vcc  | V        |
| V <sub>IL</sub> | Input LOW Voltage            |                                                                           |      |     | 0.8  | V        |
| V <sub>OH</sub> | Output HIGH Voltage          | I <sub>OH</sub> = -0.4mA                                                  | 2.0  |     |      | V        |
| V <sub>OL</sub> | Output LOW Voltage           | I <sub>OL</sub> = 4mA                                                     |      |     | 0.5  | V        |
| I <sub>IH</sub> | Input HIGH Current           | $V_{IN}$ = 2.7V, $V_{CC}$ = Max.<br>$V_{IN}$ = $V_{CC}$ , $V_{CC}$ = Max. | -125 |     | +100 | μA<br>μA |
| I <sub>IL</sub> | Input LOW Voltage            | V <sub>IN</sub> = 0.5V, V <sub>CC</sub> = Max.                            | -300 |     |      | μA       |
| los             | Output Short Circuit Current | V <sub>OUT</sub> = 0V, (max., 1 sec.)                                     | -15  |     | -100 | mA       |

#### Notes:

- 1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- 3. Numbers valid with proper thermal design of PCB and exposed pad soldered to island on PCB. Refer to Figure on page 13.

### **AC Electrical Characteristics**

 $V_{CC}$  =  $V_{CCO}$  =  $V_{CCA}$  = 3.3V ±5%;  $T_A$  = -40°C to +85°C, unless otherwise noted.

| Symbol                          | Parameter                              | Condition                       | Min                           | Тур | Max  | Units      |
|---------------------------------|----------------------------------------|---------------------------------|-------------------------------|-----|------|------------|
| f <sub>VCO</sub>                | VCO Center Frequency                   | f <sub>REFCLK</sub> x Byte Rate | 800                           |     | 1250 | MHz        |
| $\Delta f_{VCO}$                | VCO Center Frequency<br>Tolerance      | Nominal                         |                               | 5   |      | %          |
| t <sub>ACQ</sub>                | Acquisition Lock Time                  | 50Ω to V <sub>CC</sub> -2V      |                               |     | 15   | μs         |
| t <sub>CPWH</sub>               | REFCLK Pulse Width HIGH                | 50Ω to V <sub>CC</sub> -2V      | 4                             |     |      | ns         |
| t <sub>CPWL</sub>               | REFCLK Pulse Width LOW                 | $V_{IN} = V_{IL} (Min)$         | 4                             |     |      | ns         |
| t <sub>DV</sub>                 | Data Valid                             |                                 | 1/(2xf <sub>RCLK</sub> ) -200 |     |      | ps         |
| t <sub>DH</sub>                 | Data Hold                              |                                 | 1/(2xf <sub>RCLK</sub> ) -200 |     |      | ps         |
| t <sub>ir</sub>                 | REFCLK Input Rise Time                 |                                 |                               | 0.5 | 2    | ns         |
| t <sub>ODC</sub>                | Output Duty Cycle (RCLK/TCLK)          |                                 | 45                            |     | 55   | % of<br>UI |
| t <sub>RSKEW</sub>              | Recovered Clock Skew                   |                                 | -200                          |     | +200 | ps         |
| t <sub>r</sub> , t <sub>f</sub> | ECL Output Rise/Fall Time (20% to 80%) | $50\Omega$ to $V_{CC}$ -2       | 100                           |     | 400  | ps         |

### **Timing Waveforms**



#### **Functional Block**



### **Functional Description**

#### **Clock Recovery**

Clock Recovery, as shown in the block diagram, generates a clock that is at the same frequency as the incoming data bit rate at the Serial Data input. The clock is phase aligned by a PLL so that it samples the data in the center of the data eye pattern.

The phase relationship between the edge transitions of the data and those of the generated clock are compared by a phase/frequency detector. Output pulses from the detector indicate the required direction of phase correction. These pulses are smoothed by an integral loop filter. The output of the loop filter controls the frequency of the Voltage Controlled Oscillator (VCO), which generates the recovered clock.

Frequency stability, without incoming data, is guaranteed by an alternate reference input (REFCLK) that the PLL locks onto when data is lost. If the Frequency of the incoming signal varies by greater than approximately 1000ppm with respect to the synthesizer frequency, the PLL will be declared out of lock, and the PLL will lock to the reference clock.

The loop filter transfer function is optimized to enable the PLL to track the jitter, yet tolerate the minimum transition density expected in a received SONET data signal. This transfer function yields a 30µs data stream of continuous 1's or 0's for random incoming NRZ data.

The total loop dynamic of the clock recovery PLL provides jitter tolerance which is better than the specified tolerance in GR-253-CORE.

#### **Lock Detect**

The SY69753L contains a link fault indication circuit. which monitors the integrity of the serial data inputs. If the received serial data fails the frequency test, then the PLL will be forced to lock to the local reference clock. This will maintain the correct frequency of the recovered clock output under loss of signal or loss of lock conditions. If the recovered clock frequency deviates from the local reference clock frequency by more than approximately 1000ppm, the PLL will be declared out of lock. The lock detect circuit will poll the input data stream in an attempt to reacquire lock to data. If the recovered clock frequency is determined to be within approximately 1000ppm, the PLL will be declared in lock and the lock detect output will go active.

#### **Performance**

The SY69753L PLL complies with the jitter specifications proposed for SONET/SDH equipment defined by the Bellcore Specifications: GR-253-CORE, Issue 2, December 1995 and ITU-T Recommendations: G.958 document, when used with differential inputs and outputs.

#### **Input Jitter Tolerance**

Input jitter tolerance is defined as the peak-to-peak amplitude of sinusoidal jitter applied on the input signal that causes an equivalent 1dB optical/electrical power penalty. SONET input jitter tolerance requirement condition is the input jitter amplitude that causes an equivalent of 1dB power penalty.



| OC/STS-N | f0   | f1   | f2   | f3   | ft   |
|----------|------|------|------|------|------|
| Level    | (Hz) | (Hz) | (Hz) | (Hz) | (Hz) |
| 3        | 10   | 30   | 300  | 6.5  | 65   |

Figure 1. Input Jitter Tolerance

#### Jitter Transfer

Jitter transfer function is defined as the ratio of jitter on the output OC-N/STS-N signal to the jitter applied on the input OC-N/STS-N signal versus frequency. Jitter transfer requirements are shown in Figure 2.

#### Jitter Generation

The jitter of the serial clock and serial data outputs shall not exceed .01 U.I. rms when a serial data input with no jitter is presented to the serial data inputs.



Figure 2. Jitter Transfer

### Loop Filter Components(1)



R1 =  $350\Omega$ C1 =  $1.5\mu$ F (X7R Dielectric)



R2 =  $680\Omega$ C2 =  $1.0\mu$ F (X7R Dielectric)

#### Note:

1. Suggested values. Values may vary for different applications.

### **Reference Frequency Selection**

| DIVSEL1 | DIVSEL2 | f <sub>RCLK</sub> /f <sub>REFCLK</sub> |
|---------|---------|----------------------------------------|
| 0       | 0       | 8                                      |
| 0       | 1       | 10                                     |
| 1       | 0       | 16                                     |
| 1       | 1       | 20                                     |

### **Application Example**



#### Note:

C3, C4 are optional.

| C1 = 1.5µF                  |
|-----------------------------|
| C2 = 1.0µF                  |
| R1 = 350Ω                   |
| R2 = 680Ω                   |
| R3 through R10 = $5k\Omega$ |
| R12 = 12kΩ                  |
| R13 = 130Ω                  |

### **Bill of Materials**

| Item                                                    | Part Number     | Manufacturer                         | Description                                                                | Qty. |
|---------------------------------------------------------|-----------------|--------------------------------------|----------------------------------------------------------------------------|------|
| C1                                                      | ECU-V1H104KBW   | Panasonic <sup>(1)</sup>             | 1.5µF Ceramic Capacitor, Size 1206, X7R Dielectric, Loop Filter, Critical  | 1    |
| C2                                                      | ECU-V1H104KBW   | Panasonic <sup>(1)</sup>             | 1.0µF Ceramic Capacitor, Size 1206, X7R Dielectric, Loop Filter, Critical  | 1    |
| C3, C4                                                  | ECU-V1H104KBW   | Panasonic <sup>(1)</sup>             | 0.47µF Ceramic Capacitor, Size 1206, X7R Dielectric, Loop Filter, Optional | 2    |
| C5                                                      | ECS-T1ED226R    | Panasonic <sup>(1)</sup>             | 22µF Tantalum Electrolytic Capacitor, Size D                               | 1    |
| C6                                                      | ECU-V1H104KBW   | Panasonic <sup>(1)</sup>             | 0.1µF Ceramic Capacitor, Size 1206, X7R Dielectric Power Supply Decoupling | 1    |
| C7, C8, C9, C10                                         | ECS-T1EC685R    | Panasonic <sup>(1)</sup>             | 6.8µF Tantalum Electrolytic Capacitor, Size C                              | 4    |
| C19                                                     | ECJ-3YB1E105K   | Panasonic <sup>(1)</sup>             | 0.1µF Ceramic Capacitor, Size 1206, X7R Dielectric VEEA Decoupling         | 1    |
| C11, C13                                                | ECU-V1H104KBW   | Panasonic <sup>(1)</sup>             | 0.1µF Ceramic Capacitor, Size 1206, X7R Dielectric VCCO/VCC Decoupling     | 1    |
| C15, C17                                                | ECU-V1H104KBW   | Panasonic <sup>(1)</sup>             | 0.1µF Ceramic Capacitor, Size 1206, X7R Dielectric VCCA/VEEA Decoupling    | 1    |
| C20                                                     | ECU-V1H104KBW   | Panasonic <sup>(1)</sup>             | 0.1µF Ceramic Capacitor, Size 1206, X7R Dielectric VEEA Decoupling         | 1    |
| C12, C14                                                | ECU-V1H103KBW   | Panasonic <sup>(1)</sup>             | 0.01µF Ceramic Capacitor, Size 1206, X7R Dielectric VCCO/VCC Decoupling    | 1    |
| C16, C18                                                | ECU-V1H103KBW   | Panasonic <sup>(1)</sup>             | 0.01µF Ceramic Capacitor, Size 1206, X7R Dielectric VCCA/VEEA Decoupling   | 1    |
| C21                                                     | ECU-V1H103KBW   | Panasonic <sup>(1)</sup>             | 0.01µF Ceramic Capacitor, Size 1206, X7R Dielectric VEEA Decoupling        | 1    |
| D1                                                      | 1N4148          |                                      | Diode                                                                      | 1    |
| D2                                                      | P300-ND/P301-ND | Panasonic <sup>(1)</sup>             | T-1 3/4, Red LED                                                           | 1    |
| J1, J2, J3, J4, J5,<br>J6, J7, J8, J9,<br>J10, J11, J12 | 142-0701-851    | Johnson<br>Components <sup>(2)</sup> | Gold Plated, Jack, SMA, PCB Mount                                          | 12   |
| L1, L2, L3                                              | BLM21A102F      | Murata <sup>(3)</sup>                | Ferrite Beads, Power Noise Suppression                                     | 3    |
| Q1                                                      | NTE123A         | NTE <sup>(4)</sup>                   | 2N2222A Buffer/Driver Transistor, NPN                                      | 1    |
| R1                                                      |                 |                                      | $350\Omega$ Resistor, 2%, Size 1206, Loop Filter Component, Critical       | 1    |
| R2                                                      |                 |                                      | 680Ω Resistor, 2%, Size 1206, Loop Filter Component, Critical              | 1    |
| R3, R4, R5, R6,<br>R7, R8, R9, R10                      |                 |                                      | 5kΩ Pull-up Resistor, 2%, Size 1206                                        | 8    |
| R11                                                     |                 |                                      | 1kΩ Pull-down Resistor, 2%, Size 1206                                      | 1    |
| R12                                                     |                 |                                      | 12kΩ Resistor, 2%, Size 1206                                               | 1    |
| R13                                                     |                 |                                      | 130Ω Pull-up Resistor, 2%, Size 1206                                       | 1    |
| SW1                                                     | 206-7           | CTS <sup>(5)</sup>                   | SPST, Gold Finish, Sealed Dip Switch                                       | 1    |

#### Notes:

1. Panasonic: <u>www.panasonic.com</u>.

2. Johnson Components: <u>www.johnson-components.com</u>.

Murata: <a href="https://www.murata.com">www.murata.com</a>.
 NTE: <a href="https://www.nte.com">www.nte.com</a>.
 CTS: <a href="https://www.ts.com">www.cts.com</a>.

#### Appendix A

#### **Layout and General Suggestions**

- Establish controlled impedance stripline, microstrip, or coplanar construction techniques.
- Signal paths should have approximately the same width as the device pads.
- All differential paths are critical timing paths, where skew should be matched to within ±10ps.
- Signal trace impedance should not vary more than ±5%. If in doubt, perform TDR analysis of all high-speed signal traces.
- Maintain compact filter networks as close to filter pins as possible. Provide ground plane relief under filter path to reduce stray capacitance. Be careful of crosstalk coupling into the filter network.

- Maintain low jitter on the REFCLK input. Isolate the XTAL oscillator from power supply noise by adequately decoupling. Keep XTAL oscillator close to device, and minimize capacitive coupling from adjacent signals.
- Higher speed operation may require use of fundamental-tone (third-overtone typically has more jitter) crystal-based oscillator for optimum performance. Evaluate and compare candidates by measuring TXCLK jitter.
- All unused outputs require termination. To conserve power, unused PECL outputs can be terminated with a 1kΩ resistor to VEE.

December 2007 11 M9999-120307-F

### **Package Information**



TOP VIEW



SIDE VIEW

DIMENSIONS ARE IN MM(INCHES). CONTROLLING DIMENSION: MM.

1. DIMENSIONS ARE IN MINIBOLE
2. CONTROLLING DIMENSION: MM.
2. CONTROLLING DIMENSION: MM.
DIMENSION DOES NOT INCLUDE MOLD FLASH
OR PROTRUSIONS, EITHER OF WHICH SHALL NOT
EXCEED 0.254 (0.010).
4. LEAD DIMENSION DOES NOT INCLUDE DAMBAR
PROTRUSION.
5. MAXIMUM AND MINIMUM SPECIFICATIONS ARE
INDICATED AS FOLLOWS: MAX/MIN.
THESE DIMENSIONS TO BE DETERMINED AT DATUM PLANE EH
A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENS

A STANGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM D

PACKAGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENSIONS AND TOP OF PACKAGE WILL NOT OVERHANG BOTTOM OF PACKAGE.

8 EXPOSED PAD SHALL BE COPLANAR WITH PACKAGE BOTTOM WITHIN 0.05mm EXPOSED PAD: Cu WITH Sn/Pb PLATING DIMENSION INCLUDES LEAD FINISH.

32-Pin EPAD-TQFP (H32-1)



BOTTOM VIEW



DETAIL "A"



PCB Thermal Consideration for 32-Pin EPAD-TQFP Package

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2005 Micrel, Incorporated.