# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





2.5GHz, Any Differential, In-to-LVPECL, Programmable Clock Divider/Fanout Buffer with Internal Termination

### **General Description**

This low-skew, low-jitter device is capable of accepting a high-speed (e.g., 622MHz or higher) CML, LVPECL, LVDS or HSTL clock input signal and dividing down the frequency using a programmable divider ratio to create a frequency-locked, lower speed version of the input clock. Available divider ratios are 2, 4, 8 and 16, or straight pass-through. In a typical 622MHz clock system this would provide availability of 311MHz, 155MHz, 77MHz, or 38MHz auxiliary clock components.

The differential input buffer has a unique internal termination design that allows access to the termination network through a V<sub>T</sub> pin. This feature allows the device to easily interface to different logic standards. A V<sub>REF-AC</sub> reference is included for AC-coupled applications.

The /RESET input asynchronously resets the divider. In the pass-through function (divide by 1) the /RESET synchronously enables or disables the outputs on the next falling edge of IN (rising edge of /N).

Datasheets and support documentation are available on Micrel's web site at: <u>www.micrel.com</u>.

## Precision Edge<sup>®</sup>

#### Features

- Integrated programmable clock divider and 1:2 fanout buffer
- Guaranteed AC performance over temperature and voltage:
  - >2.5GHz f<sub>MAX</sub>
  - <250ps  $t_r/t_f$
  - <15ps within-device skew</p>
- Low-jitter design:
  - <10ps<sub>PP</sub> total jitter
  - <1ps<sub>RMS</sub> cycle-to-cycle jitter
- Unique input termination and VT pin for DC-coupled and AC-coupled Inputs; CML, PECL, LVDS, and HSTL
- TTL/CMOS inputs for select and reset
- 100k EP-compatible LVPECL outputs
- Parallel programming capability
- Programmable divider ratios of 1, 2, 4, 8 and 16
- Low-voltage operation 2.5V or 3.3V
- Output disable function
- -40°C to 85°C temperature range
- Available in 16-pin (3mm x 3mm) QFN package

### Applications

- SONET/SDH line cards
- Transponders
- High-end multiprocessor sensors

PrecisionEdge is a registered trademark of Micrel, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

### **Ordering Information**

| Part Number <sup>(1)</sup>  | Package Type | Operating Range | Package Marking                         | Lead Finish |
|-----------------------------|--------------|-----------------|-----------------------------------------|-------------|
| SY89874UMG                  | QFN-16       | Industrial      | 874U with Pb-free<br>bar-line indicator | NiPdAu      |
| SY89874UMGTR <sup>(2)</sup> | QFN-16       | Industrial      | 874U with Pb-free<br>bar-line indicator | NiPdAu      |

Note:

1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25^{\circ}C$ , DC electricals only.

2. Tape and Reel.

### **Pin Configuration**



16-Pin QFN

### **Pin Description**

| Pin Number | Pin Name           | Pin Function                                                                                                                                                                                                                                                                                                                                       |
|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12, 9      | IN, /IN            | Differential input. Internal $50\Omega$ termination resistors to VT input. Flexible input accepts any differential input. See the Input Interface Applications section.                                                                                                                                                                            |
| 1, 2, 3, 4 | Q0, /Q0<br>Q1, /Q1 | Differential buffered LVPECL Outputs. Divided by 1, 2, 4, 8, or 16. See Truth Table. Unused PECL outputs may be left floating with no impact on jitter performance.                                                                                                                                                                                |
| 16, 15, 5  | S0, S1, S2         | Select pins. See Truth Table. LVTTL/CMOS logic levels. Internal $25k\Omega$ pull-up resistor. Logic HIGH if left unconnected (divided by 16 mode). Input threshold is V <sub>CC</sub> /2.                                                                                                                                                          |
| 6          | NC                 | No connect.                                                                                                                                                                                                                                                                                                                                        |
| 8          | /RESET<br>/DISABLE | LVTTL/CMOS logic levels. Internal 25k $\Omega$ pull-up resistor. Logic HIGH if left unconnected. Apply LOW to reset the divider (divided by 2, 4, 8, or 16 mode). Also acts as a synchronous disable/enable function. The reset and disable function occurs on the next HIGH-to-LOW clock input transition. Input threshold is V <sub>CC</sub> /2. |
| 10         | VREF-AC            | Reference voltage. Equal to $V_{CC}$ -1.4V (approximately). Used for AC-coupled applications only. Decouple the VREF-AC pin with a 0.01µF capacitor. See the Input Interface Applications section.                                                                                                                                                 |
| 11         | VT                 | Termination center tap. For CML or LVDS inputs, leave this floating. Otherwise, see Figures 2a to 2f within the Input Interface Applications section.                                                                                                                                                                                              |
| 7, 14      | VCC                | Positive power supply. Bypass with .01µF /0.01µF low-ESR capacitor.                                                                                                                                                                                                                                                                                |
| 13         | GND                | Ground.                                                                                                                                                                                                                                                                                                                                            |

### **Functional Block Diagram**



### Typical Performance OC-12 to OC-3



### **Truth Table**

| /RESET | S2 | S1 | S0 | Outputs                          |
|--------|----|----|----|----------------------------------|
| 1      | 0  | Х  | Х  | Reference clock (pass through)   |
| 1      | 1  | 0  | 0  | Reference clock ÷ 2              |
| 1      | 1  | 0  | 1  | Reference clock ÷ 4              |
| 1      | 1  | 1  | 0  | Reference clock ÷ 8              |
| 1      | 1  | 1  | 1  | Reference clock ÷ 16             |
| 0      | 1  | Х  | Х  | Q = Low, /Q = High clock disable |

### Absolute Maximum Ratings<sup>(3)</sup>

| Supply Voltage (V <sub>CC</sub> )                                              | –0.5V to +4.0V                 |
|--------------------------------------------------------------------------------|--------------------------------|
| Input Voltage (V <sub>IN</sub> )                                               | –0.5V to V <sub>CC</sub> +0.3V |
| ECL Output Current                                                             |                                |
| Continuous                                                                     | 50mA                           |
| Surge                                                                          | 100mA                          |
| Input Current IN, /IN (I <sub>IN</sub> )                                       | ±50mA                          |
| V <sub>T</sub> Current (I <sub>VT</sub> )                                      | ±100mA                         |
| V <sub>REF-AC</sub> Sink/Source Current (I <sub>VREF-AC</sub> ) <sup>(5)</sup> | ±2mA                           |
| Lead Temperature (soldering, 20s)                                              |                                |
| Storage Temperature (Ts)                                                       |                                |

### Operating Ratings<sup>(4)</sup>

| Supply Voltage (V <sub>CC</sub> )     | . +3.3V $\pm$ 10% or +2.5V $\pm$ 5% |
|---------------------------------------|-------------------------------------|
| Ambient Temperature (T <sub>A</sub> ) | –40°C to +85°C                      |
| Package Thermal Resistance            |                                     |
| QFN ( $\theta_{JA}$ )                 |                                     |
| Still-Air                             | 60°C/W                              |
| 500lfpm                               | 54°C/W                              |
| $QFN\left(\Psi_{JB}\right)^{(6)}$     |                                     |
| Junction-to-Board                     |                                     |

### DC Electrical Characteristics<sup>(7)</sup>

 $T_A = -40^{\circ}C$  to +85°C, unless otherwise noted.

| Symbol          | Parameter                                    | Condition                 | Min.             | Тур.             | Max.                    | Units |
|-----------------|----------------------------------------------|---------------------------|------------------|------------------|-------------------------|-------|
| V <sub>CC</sub> | Power supply                                 |                           | 2.375            |                  | 3.63                    | V     |
| Icc             | Power supply current                         | No load, maximum $V_{CC}$ |                  | 50               | 75                      | mA    |
| R <sub>IN</sub> | Differential input resistance<br>(IN-to-/IN) |                           | 90               | 100              | 110                     | Ω     |
| V <sub>IH</sub> | Input high voltage (IN, /IN)                 | Note 8                    | 0.1              |                  | V <sub>CC</sub> + 0.3   | V     |
| V <sub>IL</sub> | Input low voltage (IN, /IN)                  | Note 8                    | -0.3             |                  | $V_{\text{IH}}-0.1$     | V     |
| V <sub>IN</sub> | Input voltage swing                          | Notes 8, 9                | 0.1              |                  | V <sub>cc</sub>         | V     |
| $V_{DIFF\_IN}$  | Differential input voltage swing             | Notes 8, 9, 10            | 0.2              |                  |                         | V     |
| I <sub>IN</sub> | Input current (IN, /IN)                      | Note 8                    |                  |                  | 45                      | mA    |
| $V_{REF-AC}$    | Reference voltage                            | Note 11                   | $V_{CC} - 1.525$ | $V_{CC} - 1.425$ | V <sub>CC</sub> – 1.325 | V     |

#### Notes:

- 3. Exceeding the absolute maximum ratings may damage the device.
- 4. The device is not guaranteed to function outside its operating ratings.
- 5. Due to the limited drive capability, use for input of the same package only.
- 6. Junction-to-board resistance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB.
- 7. Specification for packaged product only. The circuit is designed to meet the DC specifications shown in the DC Electrical Characteristics table after thermal equilibrium has been established.
- Due to the internal termination (see Input Buffer Structure), the input current depends on the applied voltages at IN, /IN, and V<sub>T</sub> inputs. Do not apply a combination of voltages that causes the input current to exceed the maximum limit. Performance might be impacted if the differential inputs are driven single-ended.
- 9. See Timing Diagram for  $V_T$  definition.  $V_{IN}$  (maximum) is specified when  $V_T$  is floating.
- 10. See Typical Operating Characteristics section for  $V_{\mbox{\tiny DIFF}}$  definition.
- 11. Operating using  $V_{IN}$  is limited to AC-coupled PECL or CML applications only. Connect directly to the VT pin.

### LVPECL (100KEP) DC Electrical Characteristics<sup>(12, 13)</sup>

 $V_{CC}$  = 3.3V ±10% or 2.5V ±5%; T<sub>A</sub> = -40°C to +85°C, R<sub>L</sub> = 50 $\Omega$  to V<sub>CC</sub> - 2V, unless otherwise stated.

| Symbol           | Parameter                         | Condition | Min.                    | Тур.                    | Max.             | Units |
|------------------|-----------------------------------|-----------|-------------------------|-------------------------|------------------|-------|
| V <sub>OH</sub>  | Output HIGH voltage               |           | V <sub>CC</sub> – 1.145 | V <sub>CC</sub> – 1.020 | $V_{CC} - 0.895$ | V     |
| V <sub>OL</sub>  | Output LOW voltage                |           | V <sub>CC</sub> – 1.945 | V <sub>CC</sub> – 1.820 | $V_{CC} - 1.695$ | V     |
| V <sub>OUT</sub> | Output voltage swing              |           | 550                     | 800                     | 1050             | mV    |
| VDIFF_OUT        | Differential output voltage swing |           | 1.10                    | 1.60                    | 2.10             | V     |

### LVTTL/CMOS DC Electrical Characteristics<sup>(13, 14)</sup>

 $V_{CC}$  = 3.3V ±10% or 2.5V ±5%;  $T_A$  = -40°C to +85°C, unless otherwise stated.

| Symbol          | Parameter          | Condition | Min. | Тур. | Max. | Units |
|-----------------|--------------------|-----------|------|------|------|-------|
| VIH             | Input HIGH voltage |           | 2.0  |      |      | V     |
| VIL             | Input LOW voltage  |           |      |      | 0.8  | V     |
| I <sub>IH</sub> | Input HIGH current |           | -125 |      | 20   | μA    |
| IIL             | Input LOW current  |           |      |      | -300 | μA    |

### AC Electrical Characteristics<sup>(13, 15)</sup>

 $V_{CC}$  = 3.3V ±10% or 2.5V ±5%; T<sub>A</sub> = -40°C to +85°C, R<sub>L</sub> = 50 $\Omega$  to V<sub>CC</sub> - 2V, unless otherwise stated.

| Symbol                         | Parameter                           | Condition             | Min. | Тур. | Max. | Units             |
|--------------------------------|-------------------------------------|-----------------------|------|------|------|-------------------|
| $\mathbf{f}_{\text{MAX}}$      | Maxiumum output toggle<br>frequency | Output swing ≥400mV   | 2.5  |      |      | GHz               |
|                                | Maximum input frequency             | Divide by 2, 4, 8, 16 | 3.2  |      |      | GHz               |
| t <sub>PD</sub>                | Differential propagation delay      | Input swing <400mV    | 540  | 650  | 790  | ps                |
|                                | IN to Q                             | Input swing ≥400mV    | 480  | 600  | 730  | ps                |
| <b>t</b> skew                  | Within-device skew (differential)   | Note 16               |      | 7    | 15   | ps                |
|                                | Q0 – Q1                             |                       |      |      |      |                   |
|                                | Part-to-part skew (differential)    | Note 16               |      |      | 250  | ps                |
| t <sub>RR</sub>                | Reset recovery time                 | Note 17               | 600  |      |      | ps                |
| t <sub>JITTER</sub>            | Cycle-to-cycle jitter               | Note 18               |      |      | 1    | ps <sub>RMS</sub> |
|                                | Total jitter                        | Note 19               |      |      | 10   | ps <sub>PP</sub>  |
| t <sub>r</sub> /t <sub>f</sub> | Rise/fall time (20% to 80%)         |                       | 70   | 150  | 250  | ps                |

#### Notes:

12. The circuit is designed to meet the DC specifications shown in the LVPECL (100KEP) Electrical Characteristics table after thermal equilibrium has been established.

13. Specification for packaged product only.

14. The circuit is designed to meet the DC specifications shown in the LVTTL/CMOS Electrical Characteristics table after thermal equilibrium has been established.

15. Measured with 400mV signal, 50% duty cycle, all outputs loaded with 50 $\Omega$  to V<sub>CC</sub> – 2V, unless otherwise stated.

16. Skew is measured between outputs under identical transitions.

17. See the Timing Diagram section.

Cycle-to-cycle jitter definition: The variation in period between adjacent cycles over a random sample of adjacent cycle pairs. T<sub>JITTER\_CC</sub> = T<sub>n</sub> - T<sub>n+1</sub>, where T is the time between rising edges of the output signal.

Total jitter definition: With an ideal clock input, of frequency ≤f<sub>MAX</sub> (device), no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value.

### Timing Diagram



### **Typical Characteristics**

 $V_{CC}$  = 3.3V,  $V_{IN}$  = 400mV,  $T_A$  = +25°C, unless otherwise stated.







### **Definition of Single-Ended and Differential Swing**

Single-ended swing is defined as the amplitude of the signal when driven differentially. Differential swing is defined as IN - /IN (or Q - /Q).



Single-ended swing

Differential swing

### Input Buffer Structure



Single-ended swing



**Differential swing** 

V<sub>cc</sub>

SY89874U

IN

/IN

\/Т

\* BYPASS WITH 0.01µF TO V<sub>cc</sub>

V<sub>REF-AC</sub>

V<sub>cc</sub>–2V

NCD

**DC-coupled PECL input interface** 

≶500

### **Input Interface Applications**







AC-coupled PECL input interface



#### AC-coupled CML input interface



LVDS input interface



V<sub>cc</sub>

PECI

GND

占 V<sub>cc</sub>

0.01µF

HSTL input interface

### **Related Product and Support Documentation**

| Part Number   | Function                                                                                                      | Website Link                                                                                                          |
|---------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| SY89871U      | 2.5GHz Any Differential In-to-LVPECL<br>Programmable Clock Divider/Fanout Buffer<br>with Internal Termination | www.micrel.com/index.php/en/products/clock-timing/clock-<br>data-distribution/clock-dividers/article/11-sy89871u.html |
|               | QFN Application Note                                                                                          | www.amkor.com/products/notes_papers/mlf_appnote_0902.<br>pdf                                                          |
| TCG Solutions | New Products and Applications                                                                                 | www.micrel.com/index.php/en/products/clock-timing.html                                                                |

### **LVPECL** Output Termination Recommendations



Parallel Termination Thevenin Equivalent

#### Note:

For +2.5V systems. R1 =  $250\Omega$ , R2 =  $62.5\Omega$ .



#### **Three-Resistor "Y Termination"**

#### Notes:

Power-saving alternative to Thevenin termination.

Place termination resistors as close to destination inputs as possible.

 $R_b$  resistor sets the DC bias voltage, equal to V<sub>t</sub>. For +3.3V systems  $R_b$  = 46 $\Omega$  to 50 $\Omega$ . For +2.5V systems,  $R_b$  = 39 $\Omega$ . C1 is an optional bypass capacitor intended to compensate for any t/t<sub>f</sub> mismatches.



#### **Terminating Unused I/O**

#### Notes:

Unused output (/Q) must be terminated to balance the output. For +2.5V systems: R1 =  $250\Omega$ , R2 =  $62.5\Omega$ , R3 =  $1.25k\Omega$ , R4 =  $1.2k\Omega$ .

### Package Information<sup>(20, 21, 22)</sup>



(Always solder, or equivalent, the exposed pad to the PCB)

#### Note:

- 20. Package information is correct as of the publication date. For updates and most current information, go to www.micrel.com.
- 21. Package meets Level 2 moisture sensitivity classification and is shipped in dry-pack.
- 22. Exposed pads must be soldered to a ground for proper thermal management.

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2013 Micrel, Incorporated.