# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## **TCS3471** Color Light-to-Digital Converter

### **General Description**

The TCS3471 family of devices provides red, green, blue, and clear light sensing (RGBC) that detects light intensity under a variety of lighting conditions and through a variety of attenuation materials. An internal state machine provides the ability to put the device into a low power mode in between RGBC measurements providing very low average power consumption.

The TCS3471 is directly useful in lighting conditions containing minimal IR content such as LED RGB backlight control, reflected LED color sampler, or fluorescent light color temperature detector. With the addition of an IR blocking filter, the device is an excellent ambient light sensor, color temperature monitor, and general purpose color sensor.

Ordering Information and Content Guide appear at end of datasheet.

### **Key Benefits & Features**

The benefits and features of TCS3471, Color Light-to-Digital Converter are listed below:

Figure 1: Added Value Of Using TCS3471

| Benefits                                                                           | Features                                                                          |
|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| Enables Accurate Color and Ambient Light Sensing Under Varying Lighting Conditions | • 1M:1 Dynamic Range                                                              |
| Minimizes Motion / Transient Errors                                                | Four Independent Analog-to-Digital Converters                                     |
| Clear-Channel Provides a Reference Allows for<br>Isolation of Color Content        | A Reference-Channel for Color Analysis (Clear Channel Photo-diode)                |
| Reduces Micro-Processor Interrupt Overhead                                         | Programmable Interrupt Function                                                   |
| Reduces Board Space Requirements While Simplifying Designs                         | <ul> <li>Area Efficient 2mm x 2.4mm Dual Flat No-Lead (FN)<br/>Package</li> </ul> |

#### • Color Light Sensing

- Programmable Analog Gain, Integration Time, and
  Interrupt Function with Upper and Lower Thresholds
- Resolution Up to 16 Bits
- Very High Sensitivity Ideally Suited for Operation Behind Dark Glass
- Up to 1,000,000:1 Dynamic Range

- Low Power Wait State
  - + 65  $\mu$ A Typical Current
  - Wait Timer is Programmable from 2.4 ms to > 7seconds
- Sleep Mode 2.5 μA Typical Current
- I<sup>2</sup>C Interface Compatible
  - Up to 400 kHz (I<sup>2</sup>C Fast Mode)
- Dedicated Interrupt Pin
- Pin and Register Set Compatible with the TCS3x7x Family of Devices

### **Applications**

TCS3471, Color Light-to-Digital Converter is ideal for:

- Color Temperature Sensing
- RGB LED Backlight Control
- Color Display Closed-Loop Feedback Control
- Ambient Light Sensing for Display Brightness Control
- Industrial Process Control
- Medical Diagnostics

#### **End Products and Market Segments**

- HDTVs, Mobile Handsets, Tablets, Laptops, Monitors, PMP (Portable Media Payers)
- Medical Instrumentation
- Consumer Toys
- Industrial/Commercial Lighting



## **Functional Block Diagram**

The functional blocks of this device are shown below:







## **Pin Assignments**

#### Figure 3: Package FN Dual Flat No-Lead (Top View)

#### Pin Diagram:

Package Drawing Not to Scale



#### Figure 4: Terminal Functions

| Term            | ninal | Туре | Description                                                                                   |  |
|-----------------|-------|------|-----------------------------------------------------------------------------------------------|--|
| Name            | No.   | Type | Description                                                                                   |  |
| V <sub>DD</sub> | 1     |      | Supply voltage.                                                                               |  |
| SCL             | 2     | I    | I <sup>2</sup> C Serial clock input terminal - clock signal for I <sup>2</sup> C serial data. |  |
| GND             | 3     |      | Power supply ground. All voltages are referenced to GND.                                      |  |
| NC              | 4     |      | Do not connect                                                                                |  |
| INT             | 5     | 0    | Interrupt - open drain.                                                                       |  |
| SDA             | 6     | I/O  | I <sup>2</sup> C Serial data I/O terminal - serial data I/O for I <sup>2</sup> C.             |  |



## **Detailed Description**

The TCS3471 light-to-digital device contains a 4 × 4 photodiode array, integrating amplifiers, ADCs, accumulators, clocks, buffers, comparators, a state machine, and an l<sup>2</sup>C interface. The 4 × 4 photodiode array is composed of red-filtered, green-filtered, blue-filtered, and clear photodiodes — four of each type. Four integrating ADCs simultaneously convert the amplified photodiode currents to a digital value providing up to 16 bits of resolution. Upon completion of the conversion cycle, the conversion result is transferred to the data registers. The transfers are double-buffered to ensure that the integrity of the data is maintained. Communication to the device is accomplished through a fast (up to 400 kHz), two-wire l<sup>2</sup>C serial bus for easy connection to a microcontroller or embedded controller.

The TCS3471 provides a separate pin for level-style interrupts. When interrupts are enabled and a pre-set value is exceeded, the interrupt pin is asserted and remains asserted until cleared by the controlling firmware. The interrupt feature simplifies and improves system efficiency by eliminating the need to poll a sensor for a light intensity value. An interrupt is generated when the value of an RGBC conversion exceeds either an upper or lower threshold. In addition, a programmable interrupt persistence feature allows the user to determine how many consecutive exceeded thresholds are necessary to trigger an interrupt.

## Absolute Maximum Ratings

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Figure 5:

Absolute Maximum Ratings Over Operating Free-Air Temperature Range (unless otherwise noted)

| Symbol                         | Parameter                             | Min  | Max | Units |
|--------------------------------|---------------------------------------|------|-----|-------|
| V <sub>DD</sub> <sup>(1)</sup> | Supply voltage                        |      | 3.8 | V     |
| V <sub>O</sub>                 | Digital output voltage range          | -0.5 | 3.8 | V     |
| ۱ <sub>0</sub>                 | Digital output current                | -1   | 20  | mA    |
| T <sub>STRG</sub>              | Storage temperature range             | -40  | 85  | ٥C    |
| ESD <sub>HBM</sub>             | ESD tolerance, human body model ±2000 |      | V   |       |

#### Note(s):

1. All voltages are with respect to GND.

#### Figure 6: Recommended Operating Conditions

| Symbol          | Parameter                      | Min | Nom | Мах | Unit |
|-----------------|--------------------------------|-----|-----|-----|------|
| V <sub>DD</sub> | Supply voltage                 | 2.7 | 3   | 3.3 | V    |
| T <sub>A</sub>  | Operating free-air temperature | -30 |     | 70  | °C   |

#### Figure 7: Operating Characteristics; V<sub>DD</sub> = 3 V, T<sub>A</sub> = 25°C (unless otherwise noted)

| Symbol            | Parameter                                      | Test Conditions                           | Min                 | Тур | Max                 | Unit |
|-------------------|------------------------------------------------|-------------------------------------------|---------------------|-----|---------------------|------|
|                   |                                                | Active                                    |                     | 235 | 330                 |      |
| I <sub>DD</sub>   | Supply current                                 | Wait mode                                 |                     | 65  |                     | μΑ   |
|                   |                                                | Sleep mode - no I <sup>2</sup> C activity |                     | 2.5 | 10                  |      |
| V                 | V <sub>OL</sub> INT, SDA output low<br>voltage | 3 mA sink current                         | 0                   |     | 0.4                 | V    |
| VOL               |                                                | 6 mA sink current                         | 0                   |     | 0.6                 | v    |
| I <sub>LEAK</sub> | Leakage current, SDA,<br>SCL, INT pins         |                                           | -5                  |     | 5                   | μΑ   |
| I <sub>LEAK</sub> | Leakage current, LDR<br>pin                    |                                           | -1                  |     | +10                 | μΑ   |
| V <sub>IH</sub>   | SCL, SDA input high                            | TCS34711 & TCS34715                       | 0.7 V <sub>DD</sub> |     |                     | V    |
| ЧН                | voltage                                        | TCS34713 & TCS34717                       | 1.25                |     |                     | v    |
| V <sub>IL</sub>   | SCL, SDA input low                             | TCS34711 & TCS34715                       |                     |     | 0.3 V <sub>DD</sub> | V    |
| ۲IL               | voltage                                        | TCS34713 & TCS34717                       |                     |     | 0.54                | v    |

Figure 8:

Optical Characteristics; V<sub>DD</sub> = 3 V, T<sub>A</sub> = 25°C, GAIN = 16, ATIME = 0xF6 (unless otherwise noted)

| Parameter                                    | Test<br>Conditions                     |     | ed<br>Innel |     | een<br>nnel |     | ue<br>nnel | Clea | ar Chai | nnel | Unit                             |
|----------------------------------------------|----------------------------------------|-----|-------------|-----|-------------|-----|------------|------|---------|------|----------------------------------|
|                                              | Conditions                             | Min | Max         | Min | Max         | Min | Max        | Min  | Тур     | Max  |                                  |
| R <sub>e</sub><br>Irradiance<br>responsivtiy | $\lambda_{\rm D} = 465 \ \rm nm^{(2)}$ | 0%  | 15%         | 10% | 42%         | 65% | 88%        | 19.2 | 24      | 28.8 |                                  |
|                                              | $\lambda_D = 525 \text{ nm}^{(3)}$     | 8%  | 25%         | 60% | 85%         | 9%  | 35%        | 22.4 | 28      | 33.6 | counts/<br>(µW/cm <sup>2</sup> ) |
|                                              | $\lambda_{\rm D} = 625 \ \rm nm^{(4)}$ | 85% | 110%        | 0%  | 15%         | 5%  | 25%        | 27.2 | 34      | 40.8 |                                  |

#### Note(s):

1. The percentage shown represents the ratio of the respective red, green, or blue channel value to the clear channel value.

- 2. The 465 nm input irradiance is supplied by an InGaN light-emitting diode with the following characteristics: dominant wavelength  $\lambda_D$  = 465 nm, spectral halfwidth  $\Delta\lambda'_2$  = 22 nm, and luminous efficacy = 75 lm/W.
- 3. The 525 nm input irradiance is supplied by an InGaN light-emitting diode with the following characteristics: dominant wavelength  $\lambda_D$  = 525 nm, spectral halfwidth  $\Delta\lambda'_2$  = 35 nm, and luminous efficacy = 520 lm/W.
- 4. The 625 nm input irradiance is supplied by a AlInGaP light-emitting diode with the following characteristics: dominant wavelength  $\lambda_D$  = 625 nm, spectral halfwidth  $\Delta\lambda \lambda_2$  = 9 nm, and luminous efficacy = 155 lm/W.

Figure 9:

RGBC Characteristics;  $V_{DD} = 3 V$ ,  $T_A = 25^{\circ}C$ , AGAIN = 16, AEN = 1 (unless otherwise noted)

| Parameter                                         | Test Conditions                              | Min  | Тур | Max   | Unit   |
|---------------------------------------------------|----------------------------------------------|------|-----|-------|--------|
| Dark ADC count value                              | Ee = 0, AGAIN = 60×, ATIME= 0xD6<br>(100 ms) | 0    | 1   | 5     | counts |
| ADC integration time step size                    | ATIME = 0xFF                                 | 2.27 | 2.4 | 2.56  | ms     |
| ADC number of integration steps                   |                                              | 1    |     | 256   | steps  |
| ADC counts per step                               |                                              | 0    |     | 1024  | counts |
| ADC count value                                   | ATIME = 0xC0 (153.6 ms)                      | 0    |     | 65535 | counts |
|                                                   | 4×                                           | 3.8  | 4   | 4.2   |        |
| Gain scaling, relative to $1 \times$ gain setting | 16×                                          | 15   | 16  | 16.8  | %      |
|                                                   | 60×                                          | 58   | 60  | 63    |        |

Figure 10:

Wait Characteristics;  $V_{DD} = 3 V$ ,  $T_A = 25^{\circ}C$ , Gain = 16, WEN = 1 (unless otherwise noted)

| Parameter         | Test<br>Conditions | Channel | Min  | Тур | Max  | Unit  |
|-------------------|--------------------|---------|------|-----|------|-------|
| Wait step size    | WTIME = 0xFF       |         | 2.27 | 2.4 | 2.56 | ms    |
| Wait number steps |                    |         | 1    |     | 256  | steps |

### Figure 11: AC Electrical Characteristics; V<sub>DD</sub> = 3 V, T<sub>A</sub> = 25°C, (unless otherwise noted)

| Symbol               | Parameter <sup>(1)</sup>                                                                           | Test<br>Conditions | Min | Тур | Max | Unit |
|----------------------|----------------------------------------------------------------------------------------------------|--------------------|-----|-----|-----|------|
| f <sub>(SCL)</sub>   | Clock frequency (l <sup>2</sup> C)                                                                 |                    | 0   |     | 400 | kHz  |
| t <sub>(BUF)</sub>   | Bus free time between start and stop condition                                                     |                    | 1.3 |     |     | μs   |
| t <sub>(HDSTA)</sub> | Hold time after (repeated) start<br>condition. After this period, the first<br>clock is generated. |                    | 0.6 |     |     | μs   |
| t <sub>(SUSTA)</sub> | Repeated start condition setup time                                                                |                    | 0.6 |     |     | μs   |
| t <sub>(SUSTO)</sub> | Stop condition setup time                                                                          |                    | 0.6 |     |     | μs   |
| t <sub>(HDDAT)</sub> | Data hold time                                                                                     |                    | 0   |     |     | μs   |
| t <sub>(SUDAT)</sub> | Data setup time                                                                                    |                    | 100 |     |     | ns   |
| t <sub>(LOW)</sub>   | SCL clock low period                                                                               |                    | 1.3 |     |     | μs   |
| t <sub>(HIGH)</sub>  | SCL clock high period                                                                              |                    | 0.6 |     |     | μs   |
| t <sub>F</sub>       | Clock/data fall time                                                                               |                    |     |     | 300 | ns   |
| t <sub>R</sub>       | Clock/data rise time                                                                               |                    |     |     | 300 | ns   |
| C <sub>i</sub>       | Input pin capacitance                                                                              |                    |     |     | 10  | pF   |

#### Note(s):

1. Specified by design and characterization; not production tested.



#### **Parameter Measurement Information**





## Typical Operating Characteristics

Figure 13: Photodiode Spectral Responsivity



Figure 14: Normalized I<sub>DD</sub> vs.V<sub>DD</sub> and Temperature







Figure 16: Responsivity Temperature Coefficient





### **Principles Of Operation**

#### System State Machine

The TCS3471 provides control of RGBC and power management functionality through an internal state machine (Figure 17). After a power-on-reset, the device is in the sleep mode. As soon as the PON bit is set, the device will move to the start state. It will then continue through the Wait and RGBC states. If these states are enabled, the device will execute each function. If the PON bit is set to 0, the state machine will continue until all conversions are completed and then go into a low power sleep mode.





**Note(s):** In this document, the nomenclature uses the bit field name in italics followed by the register number and bit number to allow the user to easily identify the register and bit that controls the function. For example, the power on (PON) is in register 0, bit 0. This is represented as *PON (r0:b0)*.



### **RGBC** Operation

The RGBC engine contains RGBC gain control (AGAIN) and four integrating analog-to-digital converters (ADC) for the RGBC photodiodes. The RGBC integration time (ATIME) impacts both the resolution and the sensitivity of the RGBC reading. Integration of all four channels occurs simultaneously and upon completion of the conversion cycle, the results are transferred to the color data registers. This data is also referred to as channel *count*.

The transfers are double-buffered to ensure that invalid data is not read during the transfer. After the transfer, the device automatically moves to the next state in accordance with the configured state machine.





The registers for programming the integration and wait times are a 2's compliment values. The actual time can be calculated as follows:

(EQ1) ATIME = 256 - Integration Time / 2.4 ms

Inversely, the time can be calculated from the register value as follows:

(EQ2) Integration Time =  $2.4 \text{ ms} \times (256 - \text{ATIME})$ 

For example, if a 100ms integration time is needed, the device needs to be programmed to:

256 - (100 / 2.4) = 256 - 42 = 214 = 0xD6

Conversely, the programmed value of 0xC0 would correspond to:

 $(256 - 0xC0) \times 2.4 = 64 \times 2.4 = 154$  ms.

#### Interrupts

The interrupt feature simplifies and improves system efficiency by eliminating the need to poll the sensor for light intensity values outside of a user-defined range. While the interrupt function is always enabled and it's status is available in the status register (0x13), the output of the interrupt state can be enabled using the RGBC interrupt enable (AIEN) field in the enable register (0x00).

Two 16-bit interrupt threshold registers allow the user to set limits below and above a desired light level range. An interrupt can be generated when the RGBC Clear data (CDATA) falls outside of the desired light level range, as determined by the values in the RGBC interrupt low threshold registers (AILTx) and RGBC interrupt high threshold registers (AIHTx). It is important to note that the low threshold value must be less than the high threshold value for proper operation.

To further control when an interrupt occurs, the device provides a persistence filter. The persistence filter allows the user to specify the number of consecutive out-of-range RGBC occurrences before an interrupt is generated. The persistence register (0x0C) allows the user to set the persistence (APERS) value. See the Persistence Register (0x0C) for details on the persistence filter values. Once the persistence filter generates an interrupt, it will continue until a special function interrupt clear command is received (see Command Register).







#### **State Diagram**

Figure 20 shows a more detailed flow for the state machine. The device starts in the sleep mode. The PON bit is written to enable the device. A 2.4ms delay will occur before entering the start state. If the WEN bit is set, the state machine will cycle through the wait state. If the WLONG bit is set, the wait cycles are extended by 12× over normal operation. When the wait counter terminates, the state machine will step to the RGBC state.

The AEN should always be set. In this case, a minimum of 1 integration time step should be programmed. The RGBC state machine will continue until it reaches the terminal count, at which point the data will be latched in the RGBC register and the interrupt set, if enabled.



Figure 20: Expanded State Diagram



## I<sup>2</sup>C Protocols

Interface and control are accomplished through an  $l^2C$  serial compatible interface (standard or fast mode) to a set of registers that provide access to device control functions and output data. The devices support the 7-bit  $l^2C$  addressing protocol.

The I<sup>2</sup>C standard provides for three types of bus transaction: read, write, and a combined protocol (Figure 21). During a write operation, the first byte written is a command byte followed by data. In a combined protocol, the first byte written is the command byte followed by reading a series of bytes. If a read command is issued, the register address from the previous command will be used for data access. Likewise, if the MSB of the command is not set, the device will write a series of bytes at the address stored in the last valid command with a register address. The command byte contains either control information or a 5-bit register address. The control commands can also be used to clear interrupts.

The  $l^2C$  bus protocol was developed by Philips (now NXP). For a complete description of the  $l^2C$  protocol, please review the NXP  $l^2C$  design specification at

http://www.i2c-bus.org/references/.



Figure 21: I<sup>2</sup>C Protocols



## **Register Description**

The TCS3471 is controlled and monitored by data registers and a command register accessed through the serial interface. These registers provide for a variety of control functions and can be read to determine results of the ADC conversions. The register set is summarized in Figure 22.

| Figure 22:          |  |
|---------------------|--|
| <b>Register Set</b> |  |

| Address | Register Name | R/W | Register Function                       | Reset Value |
|---------|---------------|-----|-----------------------------------------|-------------|
|         | COMMAND       | W   | Specifies register address              | 0x00        |
| 0x00    | ENABLE        | R/W | Enables states and interrupts           | 0x00        |
| 0x01    | ATIME         | R/W | RGBC ADC time                           | 0xFF        |
| 0x03    | WTIME         | R/W | Wait time                               | 0xFF        |
| 0x04    | AILTL         | R/W | RGBC interrupt low threshold low byte   | 0x00        |
| 0x05    | AILTH         | R/W | RGBC interrupt low threshold high byte  | 0x00        |
| 0x06    | AIHTL         | R/W | RGBC interrupt high threshold low byte  | 0x00        |
| 0x07    | AIHTH         | R/W | RGBC interrupt high threshold high byte | 0x00        |
| 0x0C    | PERS          | R/W | Interrupt persistence filters           | 0x00        |
| 0x0D    | CONFIG        | R/W | Configuration                           | 0x00        |
| 0x0F    | CONTROL       | R/W | Gain control register                   | 0x00        |
| 0x12    | ID            | R   | Device ID                               | ID          |
| 0x13    | STATUS        | R   | Device status                           | 0x00        |
| 0x14    | CDATA         | R   | Clear ADC low data register             | 0x00        |
| 0x15    | CDATAH        | R   | Clear ADC high data register            | 0x00        |
| 0x16    | RDATA         | R   | Red ADC low data register               | 0x00        |
| 0x17    | RDATAH        | R   | Red ADC high data register              | 0x00        |
| 0x18    | GDATA         | R   | Green ADC low data register             | 0x00        |
| 0x19    | GDATAH        | R   | Green ADC high data register            | 0x00        |
| 0x1A    | BDATA         | R   | Blue ADC low data register              | 0x00        |
| 0x1B    | BDATAH        | R   | Blue ADC high data register             | 0x00        |

The mechanics of accessing a specific register depends on the specific protocol used. See the section on I<sup>2</sup>C protocols on the previous pages. In general, the COMMAND register is written first to specify the specific control/status register for the following read/write operations.



## **Command Register**

The command registers specifies the address of the target register for future write and read operations.

Figure 23: Command Register

| 7       | 6 | 5    | 4 | 3 | 2   | 1 | 0 |
|---------|---|------|---|---|-----|---|---|
| COMMAND |   | ТҮРЕ |   |   | ADD |   |   |

| Field   | Bits | Description                                                                                                                                                  |                                                                                                                                                                                                                                                        |  |  |  |  |
|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| COMMAND | 7    | Select Commar                                                                                                                                                | nd Register. Must write as 1 when addressing COMMAND register.                                                                                                                                                                                         |  |  |  |  |
| TYPE    | 6:5  | Selects type of                                                                                                                                              | transaction to follow in subsequent data transfers:                                                                                                                                                                                                    |  |  |  |  |
|         |      | FIELD VALUE                                                                                                                                                  | INTEGRATION TIME                                                                                                                                                                                                                                       |  |  |  |  |
|         |      | 00                                                                                                                                                           | Repeated byte protocol transaction                                                                                                                                                                                                                     |  |  |  |  |
|         |      | 01                                                                                                                                                           | Auto-increment protocol transaction                                                                                                                                                                                                                    |  |  |  |  |
|         |      | 10                                                                                                                                                           | Reserved — Do not use                                                                                                                                                                                                                                  |  |  |  |  |
|         |      | 11                                                                                                                                                           | Special function — See description below                                                                                                                                                                                                               |  |  |  |  |
|         |      | Byte protocol will repeatedly read the same register with each data access.<br>Block protocol will provide auto-increment function to read successive bytes. |                                                                                                                                                                                                                                                        |  |  |  |  |
| ADD     | 4:0  | this field either<br>control-status-r                                                                                                                        | pecial function field. Depending on the transaction type, see above,<br>specifies a special function command or selects the specific<br>register for following write and read transactions. The field values<br>ply only to special function commands: |  |  |  |  |
|         |      | FIELD VALUE                                                                                                                                                  | READ VALUE                                                                                                                                                                                                                                             |  |  |  |  |
|         |      | 00000                                                                                                                                                        | Normal — no action                                                                                                                                                                                                                                     |  |  |  |  |
|         |      | 00110                                                                                                                                                        | 00110 RGBC interrupt clear                                                                                                                                                                                                                             |  |  |  |  |
|         |      | other Reserved — Do not write                                                                                                                                |                                                                                                                                                                                                                                                        |  |  |  |  |
|         |      | RGBC Interrupt self clearing.                                                                                                                                | Clear. Clears any pending RGBC interrupt. This special function is                                                                                                                                                                                     |  |  |  |  |



## Enable Register (0x00)

The Enable register is used primarily to power the TCS3471 device on and off, and enable functions and interrupts as shown in Figure 24.

Figure 24: Enable Register

| 7        | 6 | 5    | 4   | 3        | 2   | 1   | 0 |  |
|----------|---|------|-----|----------|-----|-----|---|--|
| Reserved |   | AIEN | WEN | Reserved | AEN | PON |   |  |

| Field              | Bits | Description                                                                                                                                                                                                                                                                                                                                       |  |
|--------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Reserved           | 7:5  | Reserved. Write as 0.                                                                                                                                                                                                                                                                                                                             |  |
| AIEN               | 4    | RGBC interrupt enable. When asserted, permits RGBC interrupts to be generated.                                                                                                                                                                                                                                                                    |  |
| WEN                | 3    | Wait enable. This bit activates the wait feature. Writing a 1 activates the wait timer. Writing a 0 disables the wait timer.                                                                                                                                                                                                                      |  |
| Reserved           | 2    | Reserved. Write as 0.                                                                                                                                                                                                                                                                                                                             |  |
| AEN                | 1    | RGBC enable. This bit actives the two-channel ADC. Writing a 1 activates the RGBC. Writing a 0 disables the RGBC.                                                                                                                                                                                                                                 |  |
| PON <sup>(1)</sup> | 0    | Power ON. This bit activates the internal oscillator to permit the timers and ADC channels to operate. Writing a 1 activates the oscillator. Writing a 0 disables the oscillator. During reads and writes over the I <sup>2</sup> C interface, this bit is temporarily overridden and the oscillator is enabled, independent of the state of PON. |  |

#### Note(s):

1. A minimum interval of 2.4 ms must pass after PON is asserted before an RGBC can be initiated.



### **RGBC Timing Register (0x01)**

The RGBC timing register controls the internal integration time of the RGBC clear and IR channel ADCs in 2.4 ms increments. Max RGBC Count =  $(256 - \text{ATIME}) \times 1024$  up to a maximum of 65535.

Figure 25: RGBC Timing Register

| Field | Bits | Description |              |        |           |  |  |  |
|-------|------|-------------|--------------|--------|-----------|--|--|--|
|       |      | VALUE       | INTEG_CYCLES | TIME   | MAX COUNT |  |  |  |
|       |      | 0xFF        | 1            | 2.4 ms | 1024      |  |  |  |
| ATIME | 7:0  | 0xF6        | 10           | 24 ms  | 10240     |  |  |  |
| ATIME | 7.0  | 0xD5        | 42           | 101 ms | 43008     |  |  |  |
|       |      | 0xC0        | 64           | 154 ms | 65535     |  |  |  |
|       |      | 0x00        | 256          | 700 ms | 65535     |  |  |  |

## Wait Time Register (0x03)

Wait time is set 2.4 ms increments unless the WLONG bit is asserted, in which case the wait times are 12x longer. WTIME is programmed as a 2's complement number.

| Field | Bits              | Description |                  |                  |         |  |  |
|-------|-------------------|-------------|------------------|------------------|---------|--|--|
|       | REGISTER<br>VALUE | WAIT TIME   | TIME (WLONG = 0) | TIME (WLONG = 1) |         |  |  |
| WTIME | 7:0               | 0xFF        | 1                | 2.4 ms           | 0.029 s |  |  |
|       |                   | 0xAB        | 85               | 204 ms           | 2.45 s  |  |  |
|       |                   | 0x00        | 256              | 614 ms           | 7.4 s   |  |  |

Figure 26: Wait Time Register

## RGBC Interrupt Threshold Registers (0x04 - 0x07)

The RGBC interrupt threshold registers provides the values to be used as the high and low trigger points for the comparison function for interrupt generation. If the value generated by the clear channel crosses below the lower threshold specified, or above the higher threshold, an interrupt is asserted on the interrupt pin.

Figure 27: RGBC Interrupt Threshold Register

| Register | Address | Bits | Description                                  |
|----------|---------|------|----------------------------------------------|
| AILTL    | 0x04    | 7:0  | RGBC clear channel low threshold lower byte  |
| AILTH    | 0x05    | 7:0  | RGBC clear channel low threshold upper byte  |
| AIHTL    | 0x06    | 7:0  | RGBC clear channel high threshold lower byte |
| AIHTH    | 0x07    | 7:0  | RGBC clear channel high threshold upper byte |

## Persistence Register (0x0C)

The persistence register controls the filtering interrupt capabilities of the device. Configurable filtering is provided to allow interrupts to be generated after each integration cycle or if the integration has produced a result that is outside of the values specified by the threshold register for some specified amount of time.

Figure 28: Persistence Register

| 7 | 6        | 5 | 4 | 3 | 2 | 1     | 0 |
|---|----------|---|---|---|---|-------|---|
|   | Reserved |   |   |   |   | APERS |   |

| Field    | Bits | Description                                                              |         |                                                  |  |  |  |  |
|----------|------|--------------------------------------------------------------------------|---------|--------------------------------------------------|--|--|--|--|
| Reserved | 7:4  | Reserved.                                                                |         |                                                  |  |  |  |  |
|          |      | Interrupt persistence. Controls rate of interrupt to the host processor. |         |                                                  |  |  |  |  |
|          |      | FIELD VALUE                                                              | MEANING | INTERRUPT PERSISTENCE FUNCTION                   |  |  |  |  |
|          |      | 0000                                                                     | Every   | Every RGBC cycle generates an interrupt          |  |  |  |  |
|          |      | 0001                                                                     | 1       | 1 clear channel value outside of threshold range |  |  |  |  |
|          |      | 0010                                                                     | 2       | 2 clear channel consecutive values out of range  |  |  |  |  |
|          |      | 0011                                                                     | 3       | 3 clear channel consecutive values out of range  |  |  |  |  |
|          |      | 0100                                                                     | 5       | 5 clear channel consecutive values out of range  |  |  |  |  |
|          |      | 0101                                                                     | 10      | 10 clear channel consecutive values out of range |  |  |  |  |
| APERS    | 3:0  | 0110                                                                     | 15      | 15 clear channel consecutive values out of range |  |  |  |  |
| AFENS    | 5.0  | 0111                                                                     | 20      | 20 clear channel consecutive values out of range |  |  |  |  |
|          |      | 1000                                                                     | 25      | 25 clear channel consecutive values out of range |  |  |  |  |
|          |      | 1001                                                                     | 30      | 30 clear channel consecutive values out of range |  |  |  |  |
|          |      | 1010                                                                     | 35      | 35 clear channel consecutive values out of range |  |  |  |  |
|          |      | 1011                                                                     | 40      | 40 clear channel consecutive values out of range |  |  |  |  |
|          |      | 1100                                                                     | 45      | 45 clear channel consecutive values out of range |  |  |  |  |
|          |      | 1101                                                                     | 50      | 50 clear channel consecutive values out of range |  |  |  |  |
|          |      | 55 clear channel consecutive values out of range                         |         |                                                  |  |  |  |  |
|          |      | 1111                                                                     | 60      | 60 clear channel consecutive values out of range |  |  |  |  |



## Configuration Register (0x0D)

The configuration register sets the wait long time.

Figure 29: Configuration Register

| 7 | 6 | 5     | 4        | 3 | 2 | 1 | 0 |
|---|---|-------|----------|---|---|---|---|
|   |   | WLONG | Reserved |   |   |   |   |

| Field    | Bits | Description                                                                                                         |  |  |  |
|----------|------|---------------------------------------------------------------------------------------------------------------------|--|--|--|
| Reserved | 7:2  | Reserved. Write as 0.                                                                                               |  |  |  |
| WLONG    | 1    | Wait Long. When asserted, the wait cycles are increased by a factor 12x from that programmed in the WTIME register. |  |  |  |
| Reserved | 0    | Reserved. Write as 0.                                                                                               |  |  |  |

### **Control Register (0x0F)**

The Control register provides eight bits of miscellaneous control to the analog block. These bits typically control functions such as gain settings and/or diode selection.

Figure 30: Control Register

| 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0    |
|---|----------|---|---|---|---|---|------|
|   | Reserved |   |   |   |   |   | GAIN |

| Field    | Bits | Description               |                 |  |  |  |
|----------|------|---------------------------|-----------------|--|--|--|
| Reserved | 7:2  | Reserved. Write bits as 0 |                 |  |  |  |
|          |      | RGBC Gain Control.        |                 |  |  |  |
|          |      | FIELD VALUE               | RGBC GAIN VALUE |  |  |  |
| AGAIN    | 1:0  | 00                        | 1x gain         |  |  |  |
| AGAIN    | 1.0  | 01                        | 4x gain         |  |  |  |
|          |      | 10                        | 16x gain        |  |  |  |
|          |      | 11                        | 60x gain        |  |  |  |



## ID Register (0x12)

The ID Register provides the value for the part number. The ID register is a read-only register.

Figure 31: ID Register

| 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---|---|---|---|---|---|---|
| ID |   |   |   |   |   |   |   |

| Field | Bit | Description                |                            |  |  |
|-------|-----|----------------------------|----------------------------|--|--|
| ID    | 7:0 | Part number identification | 0x14 = TCS34711 & TCS34715 |  |  |
|       |     | rarenamber racinitation    | 0x1D = TCS34713 & TCS34717 |  |  |

### Status Register (0x13)

The Status Register provides the internal status of the device. This register is read only.

Figure 32: Status Register

| 7        | 6 | 5 | 4    | 3        | 2 | 1 | 0      |
|----------|---|---|------|----------|---|---|--------|
| Reserved |   |   | AINT | Reserved |   |   | AVALID |

| Field    | Bit | Description                                                                       |  |  |
|----------|-----|-----------------------------------------------------------------------------------|--|--|
| Reserved | 7:5 | Reserved.                                                                         |  |  |
| AINT     | 4   | RGBC clear channel Interrupt.                                                     |  |  |
| Reserved | 3:1 | Reserved.                                                                         |  |  |
| AVALID 0 |     | RGBC Valid. Indicates that the RGBC channels have completed an integration cycle. |  |  |