# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# Wireless Components

ASK/FSK Transmitter 915 MHz TDA 5102 Version 1.1

Specification October 2001

| Revision Hist                    | Revision History                |                                                        |  |
|----------------------------------|---------------------------------|--------------------------------------------------------|--|
| Current Versio                   | n: 1.1 as of Octob              | per 2001                                               |  |
| Previous Versi                   | on: 1.0, March 200              | )1                                                     |  |
| Page<br>(in previous<br>Version) | Page<br>(in current<br>Version) | Subjects (major changes since last revision)           |  |
| 2-2, 5-3, 5-6                    | 2-2, 5-3, 5-6                   | Frequency range increased                              |  |
| 3-3 3-6                          | 3-3 3-6                         | ESD-structures added to interface schematics           |  |
| 3-10, 5-3                        | 3-10, 5-3                       | Typical value for Power-Down-Mode current added        |  |
| 4-8 4-10                         |                                 | Description of Application board deleted               |  |
| 5-2                              | 5-2                             | Supply voltage range added to Absolute Maximum Ratings |  |
| 5-2                              | 5-2                             | ESD integrity specified in detail                      |  |
| 5-3, 5-6                         | 5-3, 5-6                        | Loop filter voltages adapted                           |  |
| 5-4, 5-7                         | 5-4, 5-7                        | Saturation voltage of Clock Driver Output reduced      |  |
| 5-5, 5-8                         | 5-5, 5-8                        | Output Power Tolerances reduced                        |  |

ABM®, AOP®, ARCOFI®, ARCOFI®-BA, ARCOFI®-SP, DigiTape®, EPIC®-1, EPIC®-S, ELIC®, FALC®54, FALC®56, FALC®-E1, FALC®-LH, IDEC®, IOM®, IOM®-1, IOM®-2, IPAT®-2, ISAC®-P, ISAC®-S, ISAC®-S TE, ISAC®-P TE, ITAC®, IWE®, MUSAC®-A, OCTAT®-P, QUAT®-S, SICAT®, SICOFI®, SICOFI®-2, SICOFI®-4, SICOFI®-4µC, SLICOFI® are registered trademarks of Infineon Technologies AG.

ACE<sup>™</sup>, ASM<sup>™</sup>, ASP<sup>™</sup>, POTSWIRE<sup>™</sup>, QuadFALC<sup>™</sup>, SCOUT<sup>™</sup> are trademarks of Infineon Technologies AG.

#### Edition 15.02.2001 Published by Infineon Technologies AG, Balanstraße 73. 81541 München

© Infineon Technologies AG 2001. All Rights Reserved.

#### Attention please!

As far as patents or other rights of third parties are concerned, liability is only assumed for components, not for applications, processes and circuits implemented within components or assemblies.

The information describes the type of component and shall not be considered as assured characteristics.

Terms of delivery and rights to change design reserved.

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies AG is an approved CECC manufacturer.

#### Packing

Please use the recycling operators known to you. We can also help you - get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport.

For packing material that is returned to us unsorted or which we are not obliged to accept, we shall have to invoice you for any costs incurred.

Components used in life-support devices or systems must be expressly authorized for such purpose!

Critical components<sup>1</sup> of the Infineon Technologies AG, may only be used in life-support devices or systems<sup>2</sup> with the express written approval of the Infineon Technologies AG.

1 A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that life-support device or system, or to affect its safety or effectiveness of that device or system.

2 Life support devices or systems are intended (a) to be implanted in the human body, or (b) to support and/or maintain and sustain human life. If they fail, it is reasonable to assume that the health of the user may be endangered.

# Table of Contents

| 1 | Table  | of Contents                                | 1-i |
|---|--------|--------------------------------------------|-----|
| 2 | Produ  | ct Description                             | 2-1 |
|   | 2.1    | Overview                                   | 2-2 |
|   | 2.2    | Applications                               | 2-2 |
|   | 2.3    | Features                                   | 2-2 |
|   | 2.4    | Package Outlines                           | 2-3 |
| 3 | Funct  | ional Description                          | 3-1 |
|   | 3.1    | Pin Configuration                          | 3-2 |
|   | 3.2    | Pin Definitions and Functions              | 3-3 |
|   | 3.3    | Functional Block diagram                   | 3-7 |
|   | 3.4    | Functional Blocks                          | 3-8 |
| 4 | Applic | cations                                    | 4-1 |
|   | 4.1    | 50 Ohm-Output Testboard Schematic          | 4-2 |
|   | 4.2    | 50 Ohm-Output Testboard Layout             | 4-3 |
|   | 4.3    | Bill of material (50 Ohm-Output Testboard) | 4-4 |
|   | 4.4    | Hints                                      | 4-5 |
| 5 | Refere | ence                                       | 5-1 |
|   | 5.1    | Absolute Maximum Ratings                   | 5-2 |
|   | 5.2    | Operating Range                            | 5-2 |
|   | 5.3    | AC/DC Characteristics                      | 5-3 |





# **Product Info**

| General Description | The TDA 5102 is a single chip ASK/                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                       |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--|
|                     | FSK transmitter for the frequency band<br>905-925 MHz. The IC offers a high<br>level of integration and needs only a<br>few external components. The device<br>contains a fully integrated PLL synthe<br>sizer and a high efficiency power ampli<br>fier to drive a loop antenna. A specia<br>circuit design and an unique powe<br>amplifier design are used to save cur<br>rent consumption and therefore to save<br>battery life. Additionally features like a<br>power down mode, a low power detect<br>a selectable crystal oscillator frequency<br>and a divided clock output are imple<br>mented. The IC can be used for both |                                       |  |
|                     | mented. The IC can be used for both ASK and FSK modulation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                       |  |
| Features            | <ul> <li>fully integrated frequency synthe-</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | power down mod                        |  |
|                     | sizer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Iow voltage sens                      |  |
|                     | <ul> <li>VCO without external components</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <ul> <li>selectable crysta</li> </ul> |  |
|                     | <ul> <li>high efficiency power amplifier</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 7.15 MHz/14.3 N                       |  |
|                     | frequency range 905-925 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | programmable di                       |  |

- ASK/FSK modulation
- Iow supply current (typically 7mA)
- voltage supply range 2.1 4 V
- Applications
- Keyless entry systems
- Remote control systems

- bde
- sor
- al oscillator MHz
- programmable divided clock output for µC
- Iow external component count
- Alarm systems
- Communication systems

#### **Ordering Information**

Infineon

| Туре                       | Ordering Code | Package    |  |
|----------------------------|---------------|------------|--|
| TDA 5102                   | Q67036-A1175  | P-TSSOP-16 |  |
| available on tape and reel |               |            |  |



#### **Contents of this Chapter**

| 2.1 | Overview         | 2-2 |
|-----|------------------|-----|
| 2.2 | Applications     | 2-2 |
| 2.3 | Features         | 2-2 |
| 2.4 | Package Outlines | 2-3 |
|     |                  |     |

#### **Product Description**



#### 2.1 Overview

The TDA 5102 is a single chip ASK/FSK transmitter for the frequency band 905-925 MHz. The IC offers a high level of integration and needs only a few external components. The device contains a fully integrated PLL synthesizer and a high efficiency power amplifier to drive a loop antenna. A special circuit design and an unique power amplifier design are used to save current consumption and therefore to save battery life. Additional features like a power down mode, a low power detect, a selectable crystal oscillator frequency and a divided clock output are implemented. The IC can be used for both ASK and FSK modulation.

#### 2.2 Applications

- Keyless entry systems
- Remote control systems
- Alarm systems
- Communication systems

#### 2.3 Features

- fully integrated frequency synthesizer
- VCO without external components
- high efficiency power amplifier
- frequency range 905-925 MHz
- ASK/FSK modulation
- Iow supply current (typically 7 mA)
- voltage supply range 2.1 4 V
- power down mode
- Iow voltage sensor
- selectable crystal oscillator 7.15 MHz/14.3 MHz
- programmable divided clock output for μC
- Iow external component count



## 2.4 Package Outlines



1) Does not include plastic or metal protrusion of 0.15 max. per side 2) Does not include dambar protrusion

#### Figure 2-1 P-TSSOP-16

#### Contents of this Chapter

| 3.1     | Pin Configuration                                            |
|---------|--------------------------------------------------------------|
| 3.2     | Pin Definitions and Functions                                |
| 3.3     | Functional Block diagram                                     |
| 3.4     | Functional Blocks                                            |
| 3.4.1   | PLL Synthesizer                                              |
| 3.4.2   | Crystal Oscillator                                           |
| 3.4.3   | Power Amplifier                                              |
| 3.4.4   | Low Power Detect                                             |
| 3.4.5   | Power Modes                                                  |
| 3.4.5.1 | Power Down Mode                                              |
| 3.4.5.2 | PLL Enable Mode                                              |
| 3.4.5.3 | Transmit Mode                                                |
| 3.4.5.4 | Power mode control                                           |
| 3.4.6   | Recommended timing diagrams for ASK- and FSK-Modulation 3-12 |



# 3.1 Pin Configuration



Figure 3-1 IC Pin Configuration

| Table 3-1 |        |                                                                      |
|-----------|--------|----------------------------------------------------------------------|
| Pin No.   | Symbol | Function                                                             |
| 1         | PDWN   | Power Down Mode Control                                              |
| 2         | LPD    | Low Power Detect Output                                              |
| 3         | VS     | Voltage Supply                                                       |
| 4         | LF     | Loop Filter                                                          |
| 5         | GND    | Ground                                                               |
| 6         | ASKDTA | Amplitude Shift Keying Data Input                                    |
| 7         | FSKDTA | Frequency Shift Keying Data Input                                    |
| 8         | CLKOUT | Clock Driver Output                                                  |
| 9         | CLKDIV | Clock Divider Control                                                |
| 10        | COSC   | Crystal Oscillator Input                                             |
| 11        | FSKOUT | Frequency Shift Keying Switch Output                                 |
| 12        | FSKGND | Frequency Shift Keying Ground                                        |
| 13        | PAGND  | Power Amplifier Ground                                               |
| 14        | PAOUT  | Power Amplifier Output                                               |
| 15        | FSEL   | Frequency Range Selection: Has to be left open for 915 MHz operation |
| 16        | CSEL   | Crystal Frequency Selection (7.15 or 14.3 MHz)                       |



# 3.2 Pin Definitions and Functions

| Table      | Table 3-2 |                                                                                  |                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|------------|-----------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin<br>No. | Symbol    | Interface Schematic                                                              | Function                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 1          | PDWN      | $1$ $V_{S} + 40 \mu A * (ASKDTA+FSKDTA)$ $5 k\Omega$ $150 k\Omega$ $250 k\Omega$ | Disable pin for the complete transmitter cir-<br>cuit.<br>A logic low (PDWN < 0.7 V) turns off all<br>transmitter functions.<br>A logic high (PDWN > 1.5 V) gives access to<br>all transmitter functions.<br>PDWN input will be pulled up by 40 μA inter-<br>nally by either setting FSKDTA or ASKDTA<br>to a logic high-state. |  |  |  |
| 2          | LPD       | $V_{s}$<br>$40 \mu A$<br>2<br>$300 \Omega$                                       | This pin provides an output indicating the low-voltage state of the supply voltage VS. VS < 2.15 V will set LPD to the low-state. An internal pull-up current of 40 $\mu$ A gives the output a high-state at supply voltages above 2.15 V.                                                                                      |  |  |  |
| 3          | VS        |                                                                                  | This pin is the positive supply of the trans-<br>mitter electronics.<br>An RF bypass capacitor should be con-<br>nected directly to this pin and returned to<br>GND (pin 5) as short as possible.                                                                                                                               |  |  |  |













| 12 | FSKGND |                                                          | Ground connection for FSK modulation out-<br>put FSKOUT.                                                                                                                                                                                                                                                                                                           |
|----|--------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13 | PAGND  |                                                          | Ground connection of the power amplifier.<br>The RF ground return path of the power<br>amplifier output PAOUT (pin 14) has to be<br>concentrated to this pin.                                                                                                                                                                                                      |
| 14 | PAOUT  |                                                          | RF output pin of the transmitter.<br>A DC path to the positive supply VS has to<br>be supplied by the antenna matching net-<br>work.                                                                                                                                                                                                                               |
| 15 | FSEL   | V <sub>s</sub> +1.2 V<br>30 kΩ<br>90 kΩ<br>30 μA         | <ul> <li>This pin has to be left open to select the 915 MHz transmitter frequency range.</li> <li>A logic low (FSEL &lt; 0.5 V) applied to this pin sets the transmitter to the 457 MHz frequency range.</li> <li>A logic high (FSEL open) applied to this pin sets the transmitter to the 915 MHz frequency range.</li> </ul>                                     |
| 16 | CSEL   | 16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16 | <ul> <li>This pin is used to select the desired reference frequency.</li> <li>A logic low (CSEL &lt; 0.2 V) applied to this pin sets the internal frequency divider to accept a reference frequency of 7.15 MHz.</li> <li>A logic high (CSEL open) applied to this pin sets the internal frequency divider to accept a reference frequency of 14.3 MHz.</li> </ul> |

# 3.3 Functional Block diagram



Figure 3-2 Functional Block diagram

Funct\_Block\_Diagram.wmf



## 3.4 Functional Blocks

#### 3.4.1 PLL Synthesizer

The Phase Locked Loop synthesizer consists of a Voltage Controlled Oscillator (VCO), an asynchronous divider chain, a phase detector, a charge pump and a loop filter. It is fully implemented on chip. The tuning circuit of the VCO consisting of spiral inductors and varactor diodes is on chip, too. Therefore no additional external components are necessary. The nominal center frequency of the VCO is 915 MHz. The oscillator signal is fed both, to the synthesizer divider chain and to the power amplifier. The overall division ratio of the asynchronous divider chain is 128 in case of a 7.15 MHz crystal or 64 in case of a 14.3 MHz crystal and can be selected via CSEL (pin 16). The phase detector is a Type IV PD with charge pump. The passive loop filter is realized on chip.

#### 3.4.2 Crystal Oscillator

The crystal oscillator operates either at 7.15 MHz or at 14.3 MHz.

The reference frequency can be chosen by the signal at CSEL (pin 16).

| Table 3-3                                                                  |                   |
|----------------------------------------------------------------------------|-------------------|
| CSEL (pin 16)                                                              | Crystal Frequency |
| Low <sup>1)</sup>                                                          | 7.15 MHz          |
| Open <sup>2)</sup>                                                         | 14.3 MHz          |
| <ol> <li>Low: Voltage at pin &lt; 0.2 V</li> <li>Open: Pin open</li> </ol> |                   |

For both quartz frequency options, 894 kHz or 3.57 MHz are available as output frequencies of the clock output CLKOUT (pin 8) to drive the clock input of a micro controller.

The frequency at CLKOUT (pin 8) is controlled by the signal at CLKDIV (pin 9)

| Table 3-4                                           |                  |
|-----------------------------------------------------|------------------|
| CLKDIV (pin 9)                                      | CLKOUT Frequency |
| Low <sup>1)</sup>                                   | 3.57 MHz         |
| Open <sup>2)</sup>                                  | 894 kHz          |
| 1) Low: Voltage at pin < 0.2 V<br>2) Open: Pin open |                  |



To achieve FSK transmission, the oscillator frequency can be detuned by a fixed amount by switching an external capacitor via FSKOUT (pin 11).

The condition of the switch is controlled by the signal at FSKDTA (pin 7).

| Table 3-5         |                                                           |            |
|-------------------|-----------------------------------------------------------|------------|
| FSKDT             | ΓA (pin7)                                                 | FSK Switch |
| Lo                | ow <sup>1)</sup>                                          | CLOSED     |
| Open <sup>2</sup> | <sup>)</sup> , High <sup>3)</sup>                         | OPEN       |
| 2) Open: P        | oltage at pin < 0.5 V<br>in open<br>oltage at pin > 1.5 V |            |

#### 3.4.3 Power Amplifier

For operation at 915 MHz, the power amplifier is fed directly from the voltage controlled oscillator. It is possible to feed the power amplifier with the VCO frequency divided by 2. This is controlled by FSEL (pin 15) as described in the table below.

| Table 3-6                      |                         |
|--------------------------------|-------------------------|
| FSEL (pin 15)                  | Radiated Frequency Band |
| Low <sup>1)</sup>              | 457 MHz                 |
| Open <sup>2)</sup>             | 915 MHz                 |
| 1) Low: Voltage at pin < 0.5 V |                         |

2) Open: Pin open

The Power Amplifier can be switched on and off by the signal at ASKDTA (pin 6).

| Table 3-7                                                                  |                 |
|----------------------------------------------------------------------------|-----------------|
| ASKDTA (pin 6)                                                             | Power Amplifier |
| Low <sup>1)</sup>                                                          | OFF             |
| Open <sup>2)</sup> , High <sup>3)</sup>                                    | ON              |
| <ol> <li>Low: Voltage at pin &lt; 0.5 V</li> <li>Open: Pin open</li> </ol> |                 |

3) High: Voltage at pin > 1.5 V

The Power Amplifier has an Open Collector output at PAOUT (pin 14) and requires an external pull-up coil to provide bias. The coil is part of the tuning and matching LC circuitry to get best performance with the external loop antenna. To achieve the best power amplifier efficiency, the high frequency voltage swing at PAOUT (pin 14) should be twice the supply voltage.

The power amplifier has its own ground pin PAGND (pin 13) in order to reduce the amount of coupling to the other circuits.



#### 3.4.4 Low Power Detect

The supply voltage is sensed by a low power detector. When the supply voltage drops below 2.15 V, the output LPD (pin 2) switches to the low-state. To minimize the external component count, an internal pull-up current of 40  $\mu$ A gives the output a high-state at supply voltages above 2.15 V.

The output LPD (pin 2) can either be connected to ASKDTA (pin 6) to switch off the PA as soon as the supply voltage drops below 2.15 V or it can be used to inform a micro-controller to stop the transmission after the current data packet.

#### 3.4.5 Power Modes

The IC provides three power modes, the POWER DOWN MODE, the PLL ENABLE MODE and the TRANSMIT MODE.

#### 3.4.5.1 Power Down Mode

In the POWER DOWN MODE the complete chip is switched off.

The current consumption is typically 0.3 nA at 3 V 25°C.

#### 3.4.5.2 PLL Enable Mode

In the PLL ENABLE MODE the PLL is switched on but the power amplifier is turned off to avoid undesired power radiation during the time the PLL needs to settle. The turn on time of the PLL is determined mainly by the turn on time of the crystal oscillator and is typically less than 1 msec, depending on the crystal.

The current consumption is typically 3.5 mA.

#### 3.4.5.3 Transmit Mode

In the TRANSMIT MODE the PLL is switched on and the power amplifier is turned on too.

The current consumption of the IC is typically 7 mA when using a proper transforming network at PAOUT, see Figure 4-1.

#### 3.4.5.4 Power mode control

The bias circuitry is powered up via a voltage V > 1.5 V at the pin PDWN (pin 1). When the bias circuitry is powered up, the pins ASKDTA and FSKDTA are pulled up internally.

Forcing the voltage at the pins low overrides the internally set state.

Alternatively, if the voltage at ASKDTA or FSKDTA is forced high externally, the PDWN pin is pulled up internally via a current source. In this case, it is not necessary to connect the PDWN pin, it is recommended to leave it open.





The principle schematic of the power mode control circuitry is shown in Figure 3-5.

Power\_Mode.wmf



Table 3-8 provides a listing of how to get into the different power modes

| Table 3-8                                                                                                                                                                 |                 |            |            |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------|------------|--|
| PDWN                                                                                                                                                                      | FSKDTA          | ASKDTA     | MODE       |  |
| Low <sup>1)</sup>                                                                                                                                                         | Low, Open       | Low, Open  | POWER DOWN |  |
| Open <sup>2)</sup>                                                                                                                                                        | Low             | Low        |            |  |
| High <sup>3)</sup>                                                                                                                                                        | Low, Open, High | Low        | PLL ENABLE |  |
| Open                                                                                                                                                                      | High            | Low        |            |  |
| High                                                                                                                                                                      | Low, Open, High | Open, High |            |  |
| Open                                                                                                                                                                      | High            | Open, High | TRANSMIT   |  |
| Open                                                                                                                                                                      | Low, Open, High | High       |            |  |
| <ol> <li>Low: Voltage at pin &lt; 0.7 V (PDWN)<br/>Voltage at pin &lt; 0.5 V (FSKDTA, ASKDTA)</li> <li>Open: Pin open</li> <li>High: Voltage at pin &gt; 1.5 V</li> </ol> |                 |            |            |  |

Other combinations of the control pins PDWN, FSKDTA and ASKDTA are not recommended.

ASK\_mod.wmf



# Modes: Power Down $\rightarrow$ PLL Enable Transmit High FSKDTA Low Open, High Low to DATA dow tomin. 1 msec.

# 3.4.6 Recommended timing diagrams for ASK- and FSK-Modulation

ASK Modulation using FSKDTA and ASKDTA, PDWN not connected

Figure 3-6 ASK Modulation





Figure 3-7 FSK Modulation





Alternative ASK Modulation, FSKDTA not connected.

Figure 3-8 Alternative ASK Modulation

Alternative FSK Modulation



Figure 3-9 Alternative FSK Modulation



#### **Contents of this Chapter**

| 4.1 | 50 Ohm-Output Testboard Schematic          | . 4-2 |
|-----|--------------------------------------------|-------|
| 4.2 | 50 Ohm-Output Testboard Layout             | . 4-3 |
| 4.3 | Bill of material (50 Ohm-Output Testboard) | . 4-4 |
| 4.4 | Hints                                      | . 4-5 |
|     |                                            |       |





50ohm\_test\_v5.wmf

#### Figure 4-1 50 Ω-Output testboard schematic

Infineon





## 4.2 50 Ohm-Output Testboard Layout





Figure 4-2 Top Side of TDA 5102-Testboard with 50  $\Omega$ -Output. It is the same testboard as for the TDA 5100.



#### Unten (3.00 09/14/99 tda5100\_v5.tc)

Figure 4-3 Bottom Side of TDA 5102-Testboard with 50  $\Omega$ -Output. It is the same testboard as for the TDA 5100.





| Table 4-1 | Table 4-1 Bill of material |              |                                     |  |
|-----------|----------------------------|--------------|-------------------------------------|--|
| Part      | ASK                        | FSK          | Specification                       |  |
|           | 915 MHz                    | 915 MHz      |                                     |  |
| R1        | 4.7 kΩ                     | 4.7 kΩ       | 0805, ± 5%                          |  |
| R2        |                            | 12 kΩ        | 0805, ± 5%                          |  |
| R3A       | 15 kΩ                      |              | 0805, ± 5%                          |  |
| R3F       |                            | 15 kΩ        | 0805, ± 5%                          |  |
| R4        | open                       | open         | 0805, ± 5%                          |  |
| C1        | 47 nF                      | 47 nF        | 0805, X7R, ± 10%                    |  |
| C2        | 47 pF                      | 47 pF        | 0805, COG, ± 5%                     |  |
| C3        | 2.7 pF                     | 2.7 pF       | 0805, COG, ± 0.1 pF                 |  |
| C4        | 100 pF                     | 100 pF       | 0805, COG, ± 5%                     |  |
| C5        | 1 nF                       | 1 nF         | 0805, X7R, ± 10%                    |  |
| C6        | 5.6 pF                     | 5.6 pF       | 0805, COG, ± 0.1 pF                 |  |
| C7        | $0 \ \Omega$ Jumper        | 47 pF        | 0805, COG, ± 5%<br>0805,  0Ω Jumper |  |
| C8        | 8.2 pF                     | 8.2 pF       | 0805, COG, ± 5%                     |  |
| L1        | 33 nH                      | 33 nH        | TOKO LL2012-J                       |  |
| L2        | 15 nH                      | 15 nH        | TOKO LL1608-J                       |  |
| Q3        | 14.3 MHz                   | 14.3 MHz     |                                     |  |
| IC1       | TDA 5102                   | TDA 5102     |                                     |  |
| B1        | Battery clip               | Battery clip | HU2031-1, RENATA                    |  |
| T1        | Push-button                | Push-button  | replaced by a short                 |  |
| X1        | SMA-S                      | SMA-S        | SMA standing                        |  |
| X2        | SMA-S                      | SMA-S        | SMA standing                        |  |

# 4.3 Bill of material (50 Ohm-Output Testboard)

#### Applications



#### 4.4 Hints

#### 1. Application Hints on the crystal oscillator

As mentioned before, the crystal oscillator achieves a turn on time less than 1 msec. To achieve this, a NIC oscillator type is implemented in the TDA 5102. The input impedance of this oscillator is a negative resistance in series to an inductance. Therefore the load capacitance of the crystal CL (specified by the crystal supplier) is transformed to the capacitance Cv.



$$Cv = \frac{1}{\frac{1}{CL} + \omega^2 L}$$
 Formula 1)

- CL: crystal load capacitance for nominal frequency
- ω: angular frequency
- L: inductivity of the crystal oscillator

#### Example for the ASK-Mode:

Referring to the application circuit, in ASK-Mode the capacitance C7 is replaced by a short to ground. Assume a crystal frequency of 14.3 MHz and a crystal load capacitance of CL = 20 pF. The inductance L is specified within the electrical characteristics at 14.3 MHz to a value of 11  $\mu$ H. Therefore C6 is calculated to 7.2 pF.

$$Cv = \frac{1}{\frac{1}{CL} + \omega^2 L} = C6$$