# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



Preliminary Specification, V 1.1, October 2004

# TDA 5221 ASK/FSK Single Conversion Receiver Version 1.1

Wireless Control Components



Never stop thinking.

Edition 2004-10-20 Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany © Infineon Technologies AG 2004. All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or the Infineon Technologies Companies and our Infineon Technologies Representatives worldwide (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

# TDA 5221 ASK/FSK Single Conversion Receiver Version 1.1

Wireless Control Components



Never stop thinking.

#### TDA 5221

| <b>Revision</b> H | listory:   | 2004-10-20                         | V 1.1 |
|-------------------|------------|------------------------------------|-------|
| Previous Version: |            | none                               |       |
| Page              | Subjects ( | major changes since last revision) |       |
|                   |            |                                    |       |
|                   |            |                                    |       |
|                   |            |                                    |       |
|                   |            |                                    |       |
|                   |            |                                    |       |
|                   |            |                                    |       |

#### We Listen to Your Comments

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: petra.haidn@infineon.com



#### **Table of Contents**

### Page

| <b>1</b><br>1.1<br>1.2<br>1.3                                                                                                                     | Product Description6Overview6Features6Application6                                                                                                                                                                                                                                                    |
|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>2</b><br>2.1<br>2.2<br>2.3<br>2.4<br>2.4.1<br>2.4.2<br>2.4.3<br>2.4.4<br>2.4.5<br>2.4.4<br>2.4.5<br>2.4.6<br>2.4.7<br>2.4.8<br>2.4.9<br>2.4.10 | Functional Description7Pin Configuration7Pin Definition and Functions8Functional Block Diagram15Functional Block Description15Low Noise Amplifier (LNA)15Mixer16PLL Synthesizer16Crystal Oscillator16Limiter16FSK Demodulator17Data Filter17Data Slicer18Peak Detector18Bandgap Reference Circuitry18 |
| <b>3</b><br>3.1<br>3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9                                                                           | Applications19Application Circuit19Data Filter Design21Crystal Load Capacitance Calculation22Crystal Frequency Calculation22Data Slicer Threshold Generation23ASK/FSK-Data Path Functional Description25FSK Mode26ASK Mode28Principle of the Precharge Circuit28                                      |
| <b>4</b><br>4.1<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4<br>4.2<br>4.3<br>4.4                                                                          | Reference32Electrical Data32Absolute Maximum Ratings32Operating Range32AC/DC Characteristics at $T_{AMB} = 25^{\circ}C$ 33AC/DC Characteristics at $T_{AMB} = -40$ to $105^{\circ}C$ 39Test Circuit42Test Board Layouts43Bill of Materials44                                                          |
| 5                                                                                                                                                 | Package Outlines 46                                                                                                                                                                                                                                                                                   |



#### **Product Description**

# 1 Product Description

#### 1.1 Overview

The IC is a very low power consumption single chip FSK/ASK Superheterodyne Receiver (SHR) for the frequency band 300 to 340 MHz. The IC offers a high level of integration and needs only a few external components. The device contains a low noise amplifier (LNA), a double balanced mixer, a fully integrated VCO, a PLL synthesiser, a crystal oscillator, a limiter with RSSI generator, a PLL FSK demodulator, a data filter, an advanced data comparator (slicer) with selection between two threshold modes and a peak detector. Additionally there is a power down feature to save current and extend battery life, and two selectable alternatives of generating the data slicer threshold.

#### 1.2 Features

- Low supply current (Is = 6.4 mA typ. in FSK mode, Is = 5.6 mA typ. in ASK mode)
- Supply voltage range 5V ±10%
- Power down mode with very low supply current (50nA typ.)
- FSK and ASK demodulation capability
- · Fully integrated VCO and PLL Synthesiser
- ASK sensitivity better than -110 dBm over specified temperature range (- 40 to +105°C)
- Selectable frequency ranges 300-320 MHz and 320-340 MHz
- Switchable between two different frequency channels (see Section 2.4.3)
- Limiter with RSSI generation, operating at 10.7MHz
- 2nd order low pass data filter with external capacitors
- Data slicer with selection between two threshold modes (see Section 2.4.8)
- FSK sensitivity better than -102 dBm over specified temperature range (- 40 to +105°C)

#### 1.3 Application

- Keyless Entry Systems
- Remote Control Systems
- Alarm Systems
- Low Bitrate Communication Systems



# 2 Functional Description

### 2.1 Pin Configuration



#### Figure 1 Pin Configuration



# 2.2 Pin Definition and Functions

#### Table 1 Pin Definition and Function





| Pin<br>No. | Symbol | Equivalent I/O Schematic                     | Function                     |
|------------|--------|----------------------------------------------|------------------------------|
| 4          | TAGC   | 4.3V<br>4.3V<br>3uA<br>4.3V<br>1.4uA<br>1.7V | AGC Time<br>Constant Control |
| 5          | AGND   |                                              | Analogue<br>Ground Return    |
| 6          | LNO    | 5V<br>1k<br>6                                | LNA Output                   |
| 7          | VCC    |                                              | 5V Supply                    |



| Pin<br>No. | Symbol | Equivalent I/O Schematic | Function                       |
|------------|--------|--------------------------|--------------------------------|
| 8          | MI     | 1.7V                     | Mixer Input                    |
| 9          | MIX    |                          | 9 Complementary<br>Mixer Input |
| 10         | AGND   |                          | Analogue<br>Ground Return      |
| 11         | FSEL   | 11 40k                   | Frequency<br>Selector          |
| 12         | IFO    | 12 60 12 4.5k            | 10.7 MHz IF<br>Mixer Output    |
| 13         | DGND   |                          | Digital Ground<br>Return       |



| Pin<br>No. | Symbol | Equivalent I/O Schematic    | Function                                     |
|------------|--------|-----------------------------|----------------------------------------------|
| 14         | VDD    |                             | 5V Supply (PLL<br>Counter Circuity)          |
| 15         | MSEL   | 40k                         | ASK/FSK<br>Modulation<br>Format Sector       |
| 16         | SSEL   | 40k                         | 22V Data Slicer<br>Reference Level<br>Sector |
| 17         | LIM    | 2.4V                        | Limiter Input                                |
| 18         | LIMX   | 17 <b>1</b> 5k <b>7</b> 5uA | Complementary<br>Limiter Input               |
|            |        | 18                          |                                              |











| Pin<br>No. | Symbol | Equivalent I/O Schematic | Function                        |
|------------|--------|--------------------------|---------------------------------|
| 27         | PDWN   | 27                       | Power Down<br>Input             |
| 28         | CRST2  | 28 4.1                   | External Crystal<br>Connector 2 |



# 2.3 Functional Block Diagram



Figure 2 Block Diagram

# 2.4 Functional Block Description

# 2.4.1 Low Noise Amplifier (LNA)

The LNA is an on-chip cascode amplifier with a voltage gain of 15 to 20dB. The gain figure is determined by the external matching networks situated ahead of LNA and between the LNA output LNO (Pin 6) and the Mixer Inputs MI and MIX (Pins 8 and 9). The noise figure of the LNA is approximately 3dB, the current consumption is 500µA. The gain can be reduced by approximately 18dB. The switching point of this AGC action can be determined externally by applying a threshold voltage at the **THRES** pin (Pin 23). This voltage is compared internally with the received signal (RSSI) level generated by the limiter circuitry. In case that the RSSI level is higher than the threshold voltage the LNA gain is reduced and vice versa. The threshold voltage can be generated by attaching a voltage divider between the **3VOUT** pin (Pin 24) which provides a temperature stable 3V output generated from the internal bandgap voltage and the **THRES** pin as described in Section 3.1. The time constant of the AGC action can be determined by connecting a capacitor to the TAGC pin (Pin 4) and should be chosen along with the appropriate threshold voltage according to the intended operating case and interference scenario to be expected during operation. The optimum choice of AGC time constant and the threshold voltage is described in Section 3.1.



### 2.4.2 Mixer

The Double Balanced Mixer downconverts the input frequency (RF) in the range of 310-350MHz to the intermediate frequency (IF) at 10.7MHz with a vol-tage gain of approximately 21dB by utilising either high- or low-side injection of the local oscillator signal. In case the mixer is interfaced only single-ended, the unused mixer input has to be tied to ground via a capacitor. The mixer is followed by a low pass filter with a corner frequency of 20MHz in order to suppress RF signals to appear at the IF output (**IFO** pin). The IF output is internally consisting of an emitter follower that has a source impedance of approximately  $330\Omega$  to facilitate interfacing the pin directly to a standard 10.7MHz ceramic filter without additional matching circuitry.

# 2.4.3 PLL Synthesizer

The Phase Locked Loop synthesizer consists of a VCO, an asynchronous divider chain, a phase detector with charge pump and a loop filter and is fully implemented on-chip. The VCO is including spiral inductors and varactor diodes. The tuning range of the VCO was designed to guarantee over production spread and the specified temperature range a receive frequency range between 300 and 340 MHz depending on whether high- or low-side injection of the local oscillator is used. The oscillator signal is fed both to the synthesiser divider chain and to a divider that is dividing the signal by 2 before it is applied to the downconverting mixer. Local oscillator high side injection has to be used for receive frequencies between approximately 300 and 320 MHz, low side injection for receive frequencies between 320 and 340MHz - see also Section 3.4. To be able to switch between two different frequency channels a divider ratio of either 32 or 32.25 can be selected via the FSEL-Pin.

| FSEL | Ratio r=(f <sub>L0</sub> /f <sub>QU</sub> ) |
|------|---------------------------------------------|
| Open | 32                                          |
| GND  | 32.25                                       |

#### Table 2 Dependence of PLL overall division ratio on FSEL

# 2.4.4 Crystal Oscillator

The calculation of the value of the necessary crystal load capacitance is shown in Section 3.3, the crystal frequency calculation is explained in Section 3.4.

#### 2.4.5 Limiter

The Limiter is an AC coupled multistage amplifier with a cumulative gain of approximately 80 dB that has a bandpass-characteristic centred around 10.7 MHz. It has a typical input impedance of 330  $\Omega$  to allow for easy interfacing to a 10.7 MHz ceramic IF filter. The limiter circuit also acts as a Receive Signal Strength Indicator



(RSSI) generator which produces a DC voltage that is directly proportional to the input signal level as can be seen in Figure 4. This signal is used to demodulate ASK-modulated receive signals in the subsequent baseband circuitry. The RSSI output is applied to the modulation format switch, to the Peak Detector input and to the AGC circuitry.

In order to demodulate ASK signals the MSEL pin has to be in its 'High'-state as described in the next chapter.

#### 2.4.6 FSK Demodulator

To demodulate frequency shift keyed (FSK) signals a PLL circuit is used that is contained fully on chip. The Limiter output differential signal is fed to the linear phase detector as is the output of the 10.7 MHz center frequency VCO. The demodulator gain is typically 200µV/kHz. The passive loop filter output that is comprised fully on chip is fed to both the VCO and the modulation format switch described in more detail below. This signal is representing the demodulated signal with low frequencies applied to the demodulator demodulated to logic ones and high frequencies demodulated to logic zeroes. However this is only valid in case the local oscillator is low-side injected to the mixer which is applicable to receive frequencies above 320MHz. In case of receive frequencies below 320MHz (e.g.315MHz) high frequencies are demodulated as logical ones due to a sign inversion in the downconversion mixing process. See also Section 3.4.

The modulation format switch is actually a switchable amplifier with an AC gain of 11 that is controlled by the **MSEL** pin (Pin 15) as shown in the following table. This gain was chosen to facilitate detection in the subsequent circuits. The DC gain is 1 in order not to saturate the subsequent Data Filter with the DC offset produced by the demodulator in case of large frequency offsets of the IF signal. The resulting frequency characteristic and details on the principle of operation of the switch are described in Section 3.6.

#### Table 3 MSEL Pin Operating States

| MSEL              | Modulation Format |
|-------------------|-------------------|
| Open              | ASK               |
| Shorted to ground | FSK               |

The demodulator circuit is switched off in case of reception of ASK signals.

#### 2.4.7 Data Filter

The data filter comprises an OP-Amp with a bandwidth of 100kHz used as a voltage follower and two  $100k\Omega$  on-chip resistors. Along with two external capacitors a 2nd order



Sallen-Key low pass filter is formed. The selection of the capacitor values is described in Section 3.2.

#### 2.4.8 Data Slicer

The data slicer is a fast comparator with a bandwidth of 100 kHz. This allows for a maximum receive data rate of up to 100kBaud. The maximum achievable data rate also depends on the IF Filter bandwidth and the local oscillator tolerance values. Both inputs are accessible. The output delivers a digital data signal (CMOS-like levels) for subsequent circuits. A self-adjusting slicer-threshold on pin 20 its generated by a RC-term. In ASK-mode alternatively a scaled value of the voltage at the PDO-output (approx. 87%) can be used as the slicer-threshold as shown in Table 4. The data slicer threshold generation alternatives are described in more detail in Section 3.5.

| SSEL | MSEL | Selected Slicing Level (SL)           |
|------|------|---------------------------------------|
| x    | Low  | external SL on Pin 20 (RC-term, e.g.) |
| High | High | external SL on Pin 20 (RC-term, e.g.) |
| Low  | High | 87% of PDO-output (approx.)           |

#### Table 4 SSEL Pin Operating States

#### 2.4.9 Peak Detector

The peak detector generates a DC voltage which is proportional to the peak value of the receive data signal. A capacitor is necessary. The input is connected to the output of the RSSI-output of the Limiter, the output is connected to the **PDO** pin (Pin 26). This output can be used as an indicator for the received signal strength to use in wake-up circuits and as a reference for the data slicer in ASK mode. Note that the RSSI level is also output in case of FSK mode.

#### 2.4.10 Bandgap Reference Circuitry

A Bandgap Reference Circuit provides a temperature stable reference voltage for the device. A power down mode is available to switch off all subcircuits which is controlled by the PWDN pin (Pin 27) as shown in the following table. The supply current drawn in this case is typically 50nA.

#### Table 5 PDWN Pin Operating States

| PDWN                   | Operating State |
|------------------------|-----------------|
| Open or tied to ground | Powerdown Mode  |
| Tied to Vs             | Receiver On     |



# 3 Applications

# 3.1 Application Circuit



#### Figure 3 LNA Automatic Gain Control Circuity

The LNA automatic gain control circuitry consists of an operational transimpedance amplifier that is used to compare the received signal strength signal (RSSI) generated by the Limiter with an externally provided threshold voltage  $U_{thres}$ . As shown in the following figure the threshold voltage can have any value between approximately 0.8 and 2.8V to provide a switching point within the receive signal dynamic range.

This voltage  $U_{thres}$  is applied to the **THRES** pin (Pin 23) The threshold voltage can be generated by attaching a voltage divider between the **3VOUT** pin

(Pin 24) which provides a temperature stable 3V output generated from the internal bandgap voltage and the **THRES** pin. If the RSSI level generated by the Limiter is higher than U<sub>thres</sub>, the OTA generates a positive current I<sub>load</sub>. This yields a voltage rise on the **TAGC** pin (Pin 4). Otherwise, the OTA generates a negative current. These currents do not have the same values in order to achieve a fast-attack and slow-release action of the





AGC and are used to charge an external capacitor which finally generates the LNA gain control voltage.

#### Figure 4 RSSI Level and Permissive AGC Threshold Levels

The switching point should be chosen according to the intended operating scenario. The determination of the optimum point is described in the accompanying Application Note, a threshold voltage level of 1.8V is apparently a viable choice. It should be noted that the output of the **3VOUT** pin is capable of driving up to 50µA, but that the **THRES** pin input current is only in the region of 40nA. As the current drawn out of the **3VOUT** pin is directly related to the receiver power consumption, the power divider resistors should have high impedance values. The sum of R1 and R2 has to be 600kΩ in order to yield 3V at the **3VOUT** pin. R1 can thus be chosen as 240kΩ, R2 as 360kΩ to yield an overall **3VOUT** output current of 5µA<sup>1</sup> and a threshold voltage of 1.8V

**Note:** If the LNA gain shall be kept in either high or low gain mode this has to be accomplished by tying the **THRES** pin to a fixed voltage. In order to achieve high gain mode operation, a voltage higher than 2.8V shall be applied to the **THRES** pin, such as a short to the **3VOLT** pin. In order to achieve low gain mode operation **THRES** has to be connected to GND.

As stated above the capacitor connected to the **TAGC** pin is generating the gain control voltage of the LNA due to the charging and discharging currents of the OTA and thus is also responsible for the AGC time constant. As the charging and discharging currents are not equal two different time constants will result. The time constant corresponding to the charging process of the capacitor shall be chosen according to the data rate. According to measurements performed at Infineon the capacitor value should be greater than 47nF.

<sup>1)</sup> note the 20k  $\!\Omega$  resistor in series with the 3.1V internal voltage source



### 3.2 Data Filter Design

Utilising the on-board voltage follower and the two  $100k\Omega$  on-chip resistors a 2nd order Sallen-Key low pass data filter can be constructed by adding 2 external capacitors between pins 19 (SLP) and 22 (FFB) and to pin 21 (OPP) as depicted in the following figure and described in the following formulas<sup>1</sup>.



#### Figure 5 Data Filter Design

with R<sub>F1int</sub>=R<sub>F2int</sub>=R

$$C14 = \frac{2Q\sqrt{b}}{R2\pi f_{3dB}} \quad C12 = \frac{\sqrt{b}}{4QR\pi f_{3dB}}$$

with

$$Q = \frac{\sqrt{b}}{a}$$

Q is the qualify factor of the poles where, in case of a Bessel filter a=1.3617, b=0.618 and thus Q=0.577

and in case of a Butter worth filter a=1.414, b=1 and thus Q=0.71

Example: Butter worth filter with  $f_{3dB}{=}5kHz$  and R=100k $\Omega{:}$  C14=450pF, C12=225pF

Preliminary Specification

<sup>1)</sup> taken from Tietze/Schenk: Halbleiterschaltungstechnik, Springer Berlin, 1999





# 3.3 Crystal Load Capacitance Calculation

The value of the capacitor necessary to achieve that the crystal oscillator is operating at the intended frequency is determined by the reactive part of the negative resistance of the oscillator circuit as shown in Section 4.1.3 and by the crystal specifications given by the crystal manufacturer.



#### Figure 6 Determination of Series Capacitance Vale for the Quartz Oscillator

The required series capacitor for a crystal with specified load capacitance  $C_{\text{L}}$  can be calculated as

$$C_S = \frac{1}{\frac{1}{C_L} + 2\pi f X_L}$$

C<sub>L</sub> is the nominal load capacitance specified by the crystal manufacturer.

Example:

10.18 MHz:  $C_L = 12 \text{ pF}$   $X_L = 870 \Omega$   $C_S = 7.2 \text{ pF}$ 

This value may be obtained by putting two capacitors in series to the crystal, such as 18pF and 12pF in the 10.2MHz case.

But please note that the calculated C<sub>S</sub>-value includes all parasitic.

#### 3.4 Crystal Frequency Calculation

As described in Section 2.4.3 the operating range of the on-chip VCO is wide enough to guarantee a receive frequency range between 300 and 340MHz. The VCO signal is divided by 2 before applied to the mixer. This local oscillator signal can be used to downconvert the RF signals both with high- or low-side injection at the mixer. High-side



injection of the local oscillator has to be used for receive frequencies between 300 and 320 MHz. In this case the local oscillator frequency is calculated by adding the IF frequency (10.7 MHz) to the RF frequency. In this case the higher frequency of a FSK-modulated signal is demodulated as a logical one (high).

Low-side injection has to be used for receive frequencies between 320 and 340 MHz. The local oscillator frequency is calculated by subtracting the IF frequency (10.7 MHz) from the RF frequency then. Please note that in this case sign-inversion occurs and the higher frequency of a FSK-modulated signal is demodulated as a logical zero (low). The overall division ratios in the PLL are 32 or 32.25 depending on whether the FSEL-pin is left open or tied to ground.

Therefore the crystal frequency may be calculated by using the following formula:

$$f_{QU} = \frac{f_{RF} \pm 10.7}{r}$$

with

 $f_{\sf RF}$  receive frequency

 $f_{\rm LO}$  local oscillator (PLL) frequency ( $f_{\rm RF} \pm 10.7$ )

 $f_{OU}$  quartz crystal oscillator frequency

r ratio of local oscillator (PLL) frequency and crystal frequency as shown in the subsequent table

#### Table 6 Dependence of PLL Overall Division Ratio on FSEL

| FSEL | Ratio r=(f <sub>LO</sub> /f <sub>QU</sub> ) |
|------|---------------------------------------------|
| open | 32                                          |
| GND  | 32.25                                       |

This yields the following examples:

FSEL is "Low":

$$f_{QU} = \frac{318.55\,MHz + 10.7\,MHz}{32.25} = 10.209375\,\,MHz$$

FSEL is "High":

$$f_{QU} = \frac{316 \ MHz + 10.7 \ MHz}{32} = 10.209375 \ MHz$$

#### 3.5 Data Slicer Threshold Generation

The threshold of the data slicer can be generated using an external R-C integrator as shown in Figure 7.

**Preliminary Specification** 



The time constant T<sub>A</sub> of this circuit including also the internal resistors R<sub>F3int</sub> and R<sub>F4int</sub> (see Figure 9) has to be significantly larger than the longest period of no signal change T<sub>L</sub> within the data sequence.

In order to keep distortion low, the minimum value for R is  $20k\Omega$ .

T<sub>A</sub> has to be calculated as

$$T_A = \frac{R1 \cdot (R_{F3int} + R_{F4int})}{R1 + R_{F3int} + R_{F4int}} \cdot C13 \qquad = R1II(R_{F3int} + R_{F4int}) \cdot C13 \qquad \dots for \ ASK$$

and

$$T_A = \frac{R1 \cdot R_{F4\text{int}}}{R1 + R_{F3\text{int}} + R_{F4\text{int}}} \cdot C13 \qquad = \frac{R1II(R_{F3\text{int}} + R_{F4\text{int}})}{v} \cdot C13 \qquad \dots for \ FSK$$

#### R1, $R_{F3 int}$ , $R_{F4 int}$ and C13 see also Figure 7 and .Figure 9



#### Figure 7 Data Slicer Threshold Generation with External R-C Integrator

In case of ASK operation another possibility for threshold generation is to use the peak detector in connection with an internal resistive divider and one capacitor as shown in the following Figure 8. For selecting the peak detector as reference for the slicing level a logic low as to be applied on the SSEL pin.

In case of MSEL is high (or open), which means that ASK-Mode is selected, a logic low on the SSEL pin yields a logic high on the AND-output and thus the peak-detector is selected (see Figure 9).

In case of FSK the MSEL-pin and furthermore the one input of the AND-gate is low, so the peak detector can not be selected.

The capacitor value is depending on the coding scheme and the protocol used.





#### Figure 8 Data Slicer Threshold Generation Utilising the Peak Detector

#### 3.6 ASK/FSK-Data Path Functional Description

The TDA5221 is containing an ASK/FSK switch which can be controlled via Pin 15 (MSEL). This switch is actually consisting of 2 operational amplifiers that are having a gain of 1 in case of the ASK amplifier and a gain of 11 in case of the FSK amplifier in order to achieve an appropriate demodulation gain characteristic. In order to compensate for the DC-offset generated especially in case of the FSK PLL demodulator there is a feedback connection between the threshold voltage of the bit slicer comparator (Pin 20) to the negative input of the FSK switch amplifier.

In ASK-mode alternatively to the voltage at Pin 20 (SLN) a value of approx. 87% of the peak-detector output-voltage at Pin 26 (PDO) can be used as the slicer-reference level.

The slicing reference level is generated by an internal voltage divider ( $R_{T1int}$ ,  $R_{T2int}$ ), which is applied on the peak detector output.

The selection between these modes is controlled by Pin 16 (SSEL), as described in Section 3.5.

This is shown in the following Figure 9.