# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





## TDA8263HN Fully integrated satellite tuner

Rev. 01 — 14 December 2004

**Product data sheet** 

## 1. General description

The direct conversion QPSK demodulator is the front-end receiver dedicated to digital TV broadcasting, satisfying both DVB-S and DBS TV standards. The wide range oscillator (from 950 MHz to 2175 MHz) covers the American, European and Asian satellite bands, as well as the SMA-TV US standard.

The Zero-IF (ZIF) concept discards traditional IF filtering and intermediate conversion techniques.

Gain-controlled amplifiers in the RF guarantee optimum signal level. The variable gain is controlled by the signal returned from the Satellite Demodulator and Decoder (SDD) and applied to pin AGC.

The integrated LNA allows the IC to be directly connected to the LNB output. The LNA can be by-passed by an I<sup>2</sup>C-bus selectable attenuation, providing a 20 dB extra attenuation in order to handle higher input signal levels of up to 0 dBm per channel.

Connected at the RF input, an RMS level detector provides through I<sup>2</sup>C-bus read mode the full band input signal level.

The LO quadrature outputs are derived from a high performance integrated LC oscillator.

Its frequency is:  $\frac{f_{LO}}{N} = \frac{f_{XTAL}}{R}$ . Thanks to the low phase noise performance of the

integrated LC oscillator which controls the LO frequency, the synthesizer offers a good performance for phase noise in the satellite band. The step size of the LO output frequency is equal to the comparison frequency.

Control data is entered via the I<sup>2</sup>C-bus. The bus can be either 5.0 V or 3.3 V, allowing compatibility with most of existing microcontrollers.

An 8-byte frame is required to address the device and to program the main divider ratio, the reference divider ratio, the charge-pump current and the operating mode.

A flag is set when the loop is in-lock, readable during read operations, as well as the Power-on reset flag and RF input level.

The device has four selectable I<sup>2</sup>C-bus addresses. Applying a specific voltage to pin AS selects an address. This feature gives the possibility to use up to four TDA8263HN ICs in the same system.



## 2. Features

- Direct conversion QPSK and 8PSK demodulation (ZIF)
- 3.3 V DC supply voltage (no 30 V required)
- 950 MHz to 2175 MHz frequency range
- High range input level;
  - -70 dBm to -15 dBm at 75  $\Omega$  (normal mode)
  - Up to 0 dBm (20 dB attenuation configuration).
- Low noise RF input (integrated LNA)
- 0 dB to 55 dB continuous variable gain on RF input
- RF input level detector
- Switchable 0 dB to 9 dB additional gain on baseband output amplifier
- High AGC linearity (< 0.7 dB/step when used with an 8-bit DAC), AGC controlled voltage between 0.3 V and 3 V</p>
- Programmable 5 MHz to 36 MHz 5th-order baseband filters for I and Q paths
- Fully integrated PLL frequency synthesizer
- Low phase noise fully integrated oscillator
- Operation from a 16 MHz crystal or external clock
- 5 frequency steps from 125 kHz to 2 MHz
- Crystal frequency output to drive the demodulator IC
- Compatible with 5 V and 3.3 V I<sup>2</sup>C-bus
- Fully compatible and easy to interface with the PS digital satellite demodulators family
- 32-pin low thermal resistance package.

## 3. Applications

- Direct Broadcasting Satellite (DBS) QPSK demodulation
- Digital Video Broadcasting (DVB) QPSK demodulation
- BS digital 8PSK demodulation
- DVB-S2 8PSK demodulation.

## 4. Quick reference data

| Table 1:                 | Quick reference data                                              |                    |     |      |         |      |        |
|--------------------------|-------------------------------------------------------------------|--------------------|-----|------|---------|------|--------|
| Symbol                   | Parameter                                                         | Conditions         |     | Min  | Тур     | Max  | Unit   |
| V <sub>CC</sub>          | supply voltage                                                    |                    |     | 3.15 | 3.3     | 3.45 | V      |
| I <sub>CC</sub>          | supply current                                                    |                    |     | -    | 167     | -    | mA     |
| f <sub>osc</sub>         | oscillator frequency                                              |                    |     | 950  | -       | 2175 | MHz    |
| $\Delta \Phi$            | absolute quadrature<br>error                                      | measured at 10 MHz |     | 0    | -       | 5    | degree |
| V <sub>o(I/Q)(rms)</sub> | recommended I and Q<br>output voltage RMS<br>value (QPSK signals) |                    | [1] | -    | 200     | -    | mV     |
| f <sub>LPF</sub>         | LPF cut-off frequency                                             | 5-bit controlled   |     | -    | 5 to 36 | -    | MHz    |

| Table 1:         | Quick reference data continued                |                                                      |       |      |     |        |  |  |
|------------------|-----------------------------------------------|------------------------------------------------------|-------|------|-----|--------|--|--|
| Symbol           | Parameter                                     | Conditions                                           | Min   | Тур  | Max | Unit   |  |  |
| $\Phi N_{osc}$   | oscillator phase noise in the satellite band  | 100 kHz offset;<br>f <sub>comp</sub> = 1 MHz         | [2] _ | -100 | -94 | dBc/Hz |  |  |
| $SNF_{SB}$       | synthesizer noise floor in the satellite band | 1 kHz and10 kHz<br>offset; f <sub>comp</sub> = 1 MHz | [2] _ | -    | -78 | dBc/Hz |  |  |
| AGC              | amplifier gain control range                  |                                                      | 55    | 60   | -   | dB     |  |  |
| T <sub>amb</sub> | ambient temperature                           |                                                      | -20   | -    | +85 | °C     |  |  |

[1] The product is qualified with an output voltage of 550 mV (p-p) differential, however larger values can be used at baseband outputs that might have impact on the product performance.

[2] Phase noise in optimal conditions, see related application note.

## 5. Typical performances

- Noise figure at maximum gain: 8 dB
- High linearity:
  - $IIP_2 = +2 \text{ dBm at} -20 \text{ dBm input and } 2.15 \text{ GHz}$
  - $IIP_3 = +6 \text{ dBm at} -20 \text{ dBm input and } 2.15 \text{ GHz}.$
- Low synthesizer noise floor: –78 dBc/Hz at 1 kHz and 10 kHz offset with  $f_{comp}$  = 1 MHz
- AGC linearity: < 0.7 dB/step with a 8-bit DAC
- Maximum I/Q amplitude mismatch: 1 dB
- Maximum I/Q quadrature mismatch: 5°
- Symbol rates: from 1 MBd to 45 MBd.

## 6. Ordering information

#### Table 2:Ordering information

| Type number | Package |                                                                                                                |          |
|-------------|---------|----------------------------------------------------------------------------------------------------------------|----------|
|             | Name    | Description                                                                                                    | Version  |
| TDA8263HN   | HVQFN32 | plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body $5 \times 5 \times 0.85$ mm | SOT617-1 |

Fully integrated satellite tuner

## 7. Block diagram



## 8. Pinning information

### 8.1 Pinning



### 8.2 Pin description

| Table 3:             | Pin description |                                            |
|----------------------|-----------------|--------------------------------------------|
| Symbol               | Pin             | Description                                |
| GND(DIE)             | 1               | isolation ground                           |
| GND(LNA)             | 2               | LNA ground                                 |
| RFIN                 | 3               | RF input                                   |
| V <sub>CC(LNA)</sub> | 4               | LNA supply voltage                         |
| GND(RF)              | 5               | RF ground                                  |
| n.c.                 | 6               | not connected                              |
| $V_{CC(RF)}$         | 7               | RF supply voltage                          |
| PORT0                | 8               | pull-down port 0                           |
| AGC                  | 9               | automatic gain control input               |
| $V_{CC(BB)}$         | 10              | baseband supply voltage                    |
| QP                   | 11              | Q positive output                          |
| QN                   | 12              | Q negative output                          |
| IN                   | 13              | I negative output                          |
| IP                   | 14              | I positive output                          |
| GND(BB)              | 15              | baseband ground                            |
| MS                   | 16              | master/slave crystal oscillator mode input |
| AS                   | 17              | address select input                       |
| CAPVCO               | 18              | internal LC VCO regulation capacitor       |

#### Fully integrated satellite tuner

| Table 3:             | Pin description . | continued                                |
|----------------------|-------------------|------------------------------------------|
| Symbol               | Pin               | Description                              |
| V <sub>CC(VCO)</sub> | 19                | VCO supply voltage                       |
| VT                   | 20                | VCO tuning voltage input                 |
| GND(VCC              | D) 21             | VCO ground                               |
| CP                   | 22                | charge pump output                       |
| V <sub>CC(PLL)</sub> | 23                | PLL supply voltage                       |
| GND(PLL)             | ) 24              | PLL ground                               |
| XTOUT                | 25                | 16 MHz frequency for external ICs output |
| XT                   | 26                | 16 MHz crystal oscillator input          |
| XTN                  | 27                | 16 MHz crystal oscillator input          |
| V <sub>CC(DIG)</sub> | 28                | digital supply voltage                   |
| SDA                  | 29                | I <sup>2</sup> C-bus data input/output   |
| SCL                  | 30                | I <sup>2</sup> C-bus clock input         |
| GND(DIG)             | ) 31              | digital ground                           |
| PORT1                | 32                | pull-down port 1                         |

## 9. Tuner configuration



## **10. Functional description**

The TDA8263HN contains the core of the RF analog part of a digital satellite receiver. The signal coming from the LNB is coupled to the RF inputs. The internal circuitry performs the Zero-IF quadrature frequency conversion and two in-phase (IP/IN) and two quadrature (QP/QN) output signals can directly be used to feed a Satellite Demodulator and Decoder circuit (SDD). Low-pass filter cut-off frequency can be adjusted from 5 MHz to 36 MHz in 32 steps. This allows a large flexibility in the SDD input. 10 gain values are present at output amplifier to compensate cut-off frequency adjustment and single output application.

The IC gain controlled amplifier before the mixer is controlled by the SDD through pin AGC.

An input level detector gives the wide band RF level. This information is available through I<sup>2</sup>C-bus in read mode.

The internal loop controls a fully integrated VCO, to cover the range from 950 MHz to 2175 MHz. This VCO provides both in phase and quadrature signals to drive the two mixers.

The output of the 15-bit programmable divider passes through the phase comparator where it is compared in both phase and frequency to the comparison frequency ( $f_{comp}$ ). This  $f_{comp}$  is derived from the signal present at the XT/XTN pins ( $f_{XTAL}$ ), divided down in the reference divider. The buffered signal on pin XTOUT is able to drive the crystal frequency input of the SDD, which saves a crystal in the application.

The output of the phase comparator drives the charge pump and loop amplifier section. Pin CP is the output of the charge pump, and pin VT drives the tuning voltage to the varicap diode of the voltage controlled oscillator. The loop filter has to be connected between pins CP and VT.

For test and alignment purposes, it is possible to release the tuning voltage output and to apply an external voltage on the VT pin, as well as to select the charge pump sink, source or off.



### 10.1 Gain distribution

## **11. Programming**

The programming of the TDA8263HN is done through the I<sup>2</sup>C-bus. The READ/WRITE selection is done through the R/W bit (address LSB). The TDA8263HN fulfils the fast mode I<sup>2</sup>C-bus specification, according to the *Philips I*<sup>2</sup>C-bus specification, see document 9398 393 40011.

### 11.1 I<sup>2</sup>C-bus inputs

The I<sup>2</sup>C-bus lines SCL and SDA can be connected to an I<sup>2</sup>C-bus system tied to either 3.3 V or 5.0 V, which allows direct connection to most of existing microcontrollers.

Data transfer format should be MSB first, and 8-bit word + acknowledge bit.

Pins used for the I<sup>2</sup>C-bus:

- · Pin SCL is the clock input
- Pin SDA is the data input/output
- Pin AS is for address selection.

#### 11.2 Address selection

#### Table 4: Address selection (pin AS)

| Voltage on pin AS                                      | Write address | Read address |
|--------------------------------------------------------|---------------|--------------|
| 0 V to 0.1 $\times$ V_{CC}                             | C0            | C1           |
| $0.2 \times V_{CC}$ to $0.3 \times V_{CC}$ or open pin | C2            | C3           |
| $0.4 \times V_{CC}$ to $0.6 \times V_{CC}$             | C4            | C5           |
| $0.9 \times V_{CC}$ to $V_{CC}$                        | C6            | C7           |

### 11.3 Master-slave selection

| Table 5:               | Master-slave selection (pin MS) |                         |  |  |  |  |  |
|------------------------|---------------------------------|-------------------------|--|--|--|--|--|
| Voltage on p           | pin MS                          | Crystal oscillator mode |  |  |  |  |  |
| 0 V to 0.1 $\times$ 1  | V <sub>CC</sub>                 | master                  |  |  |  |  |  |
| $0.9 \times V_{CC}$ to | V <sub>CC</sub>                 | slave                   |  |  |  |  |  |

#### 11.4 Data transfer in write mode

The data transfer in write mode use the following pattern:

#### Table 6: I<sup>2</sup>C-bus write mode data transfer pattern

| START | address | ack | subaddress | ack | data 1 | ack | data 2 | ack | data n | ack | STOP |
|-------|---------|-----|------------|-----|--------|-----|--------|-----|--------|-----|------|
|       |         |     |            |     |        |     |        |     |        |     |      |

Subaddress is automatically incremented starting from the initial value.

### 11.5 I<sup>2</sup>C-bus table in write mode

| Table 7:     I <sup>2</sup> C-bus write mode map |          |         |         |         |         |         |         |           |  |  |  |
|--------------------------------------------------|----------|---------|---------|---------|---------|---------|---------|-----------|--|--|--|
| Subaddress                                       | MSB      | MSB     |         |         |         |         |         |           |  |  |  |
| (hex)                                            | 7        | 6       | 5       | 4       | 3       | 2       | 1       | 0         |  |  |  |
| 0X                                               | -        | -       | -       | PDXTOUT | PDRSSI  | -       | -       | TEST1     |  |  |  |
| 1X                                               | R2       | R1      | R0      | D4      | D3      | D2      | D1      | D0        |  |  |  |
| 2X                                               | N14      | N13     | N12     | N11     | N10     | N9      | N8      | N7        |  |  |  |
| 3X                                               | N6       | N5      | N4      | N3      | N2      | N1      | N0      | CALMANUAL |  |  |  |
| 4X                                               | FC4      | FC3     | FC2     | FC1     | FC0     | -       | -       | -         |  |  |  |
| 5X                                               | BBGAIN3  | BBGAIN2 | BBGAIN1 | BBGAIN0 | -       | -       | -       | RFATT     |  |  |  |
| 6X                                               | CPCURSEL | CPTST   | FUP     | FDN     | CP2TST  | FPFD2   | CPHIGH  | -         |  |  |  |
| 7X                                               | AMPVCO2  | AMPVCO1 | AMPVCO0 | -       | -       | -       | PORT1   | PORT0     |  |  |  |
| 8X                                               | CALTIME  | -       | -       | SELVTH1 | SELVTH0 | SELVTL1 | SELVTL0 | -         |  |  |  |
| 9X                                               | BBIAS3   | BBIAS2  | BBIAS1  | BBIAS0  | -       | -       | -       | -         |  |  |  |

### 11.6 I<sup>2</sup>C-bus table in write mode (default at POR)

#### Table 8: I<sup>2</sup>C-bus write mode map (default at POR)

| Subaddress | MSB |   |   |   |   |   |   |   |  |  |
|------------|-----|---|---|---|---|---|---|---|--|--|
| (hex)      | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
| 0X         | -   | - | - | 0 | 1 | - | - | 1 |  |  |
| 1X         | 0   | 0 | 1 | 0 | 0 | 0 | 0 | 0 |  |  |
| 2X         | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 1 |  |  |
| 3X         | 0   | 0 | 0 | 0 | 0 | 0 | 0 | 1 |  |  |
| 4X         | 0   | 0 | 0 | 0 | 0 | - | - | - |  |  |
| 5X         | 0   | 0 | 0 | 0 | - | - | - | 0 |  |  |
| 6X         | 0   | 0 | Х | Х | 0 | Х | 0 | - |  |  |
| 7X         | 1   | 0 | 0 | - | - | - | 0 | 0 |  |  |
| 8X         | 0   | - | - | 0 | 0 | 0 | 0 | - |  |  |
| 9X         | 0   | 0 | 0 | 0 | - | - | - | - |  |  |

[1] X means don't care.

## 11.7 Bit description l<sup>2</sup>C-bus write mode

#### Table 9: Power-down section; bits PDXTOUT, PDRSSI and TEST1

| Bit     | Description                            | State                               |
|---------|----------------------------------------|-------------------------------------|
| PDXTOUT | power-down of the XTOUT output         | 0 = function on; $1 =$ function off |
| PDRSSI  | power-down of the input level detector | 0 = function on; $1 =$ function off |
| TEST1   | used for test purposes only            | must be logic 1                     |

#### Table 10: Reference divider range; bits R[2:0]

These bits select the ratio between the comparison frequency and the crystal frequency.

|    |    |    | ,       |                      |
|----|----|----|---------|----------------------|
| R2 | R1 | R0 | Decimal | Comparison frequency |
| 0  | 0  | 0  | 0       | 2 MHz                |
| 0  | 0  | 1  | 1       | 1 MHz                |
| 0  | 1  | 0  | 2       | 500 kHz              |
| 0  | 1  | 1  | 3       | 250 kHz              |
| 1  | 0  | 0  | 4       | 125 kHz              |
| 1  | 0  | 1  | 5       | 125 kHz              |
| 1  | 1  | 0  | 6       | 125 kHz              |
| 1  | 1  | 1  | 7       | 125 kHz              |
|    |    |    |         |                      |

#### Table 11: VCO preprogramming range; bits D[4:0]

These bits are also called Dword: It determines the ratio between LO frequency and VCO frequency. The bits are used for the calibration protocol of the internal VCO.

| D4 | D3 | D2 | D1 | D0 | Decimal | Ratio f <sub>LO</sub> to f <sub>VCO</sub> |
|----|----|----|----|----|---------|-------------------------------------------|
| 0  | 0  | 0  | 0  | 0  | 0       | 0.27                                      |
| 0  | 0  | 0  | 0  | 1  | 1       | 0.29                                      |
| 0  | 0  | 0  | 1  | 0  | 2       | 0.31                                      |
| 0  | 0  | 0  | 1  | 1  | 3       | 0.33                                      |

#### Fully integrated satellite tuner

#### Table 11: VCO preprogramming range; bits D[4:0] ...continued

These bits are also called Dword: It determines the ratio between LO frequency and VCO frequency. The bits are used for the calibration protocol of the internal VCO.

| D4 | D3 | D2 | D1 | D0 | Decimal | Ratio f <sub>LO</sub> to f <sub>VCO</sub> |
|----|----|----|----|----|---------|-------------------------------------------|
| 0  | 0  | 1  | 0  | 0  | 4       | 0.36                                      |
| 0  | 0  | 1  | 0  | 1  | 5       | 0.36                                      |
| 0  | 0  | 1  | 1  | 0  | 6       | 0.38                                      |
| 0  | 0  | 1  | 1  | 1  | 7       | 0.40                                      |
| 0  | 1  | 0  | 0  | 0  | 8       | 0.42                                      |
| 0  | 1  | 0  | 0  | 1  | 9       | 0.43                                      |
| 0  | 1  | 0  | 1  | 0  | 10      | 0.44                                      |
| 0  | 1  | 0  | 1  | 1  | 11      | 0.45                                      |
| 0  | 1  | 1  | 0  | 0  | 12      | 0.46                                      |
| 0  | 1  | 1  | 0  | 1  | 13      | 0.47                                      |
| 0  | 1  | 1  | 1  | 0  | 14      | 0.50                                      |
| 0  | 1  | 1  | 1  | 1  | 15      | 0.54                                      |
| 1  | 0  | 0  | 0  | 0  | 16      | 0.55                                      |
| 1  | 0  | 0  | 0  | 1  | 17      | 0.56                                      |
| 1  | 0  | 0  | 1  | 0  | 18      | 0.58                                      |
| 1  | 0  | 0  | 1  | 1  | 19      | 0.60                                      |
| 1  | 0  | 1  | 0  | 0  | 20      | 0.63                                      |
| 1  | 0  | 1  | 0  | 1  | 21      | 0.64                                      |
| 1  | 0  | 1  | 1  | 0  | 22      | 0.67                                      |
| 1  | 0  | 1  | 1  | 1  | 23      | 0.70                                      |
| 1  | 1  | 0  | 0  | 0  | 24      | 0.75                                      |
| 1  | 1  | 0  | 0  | 1  | 25      | 0.78                                      |
| 1  | 1  | 0  | 1  | 0  | 26      | 0.88                                      |
| 1  | 1  | 0  | 1  | 1  | 27      | 0.88                                      |
| 1  | 1  | 1  | 0  | 0  | 28      | 0.88                                      |
| 1  | 1  | 1  | 0  | 1  | 29      | 0.88                                      |
| 1  | 1  | 1  | 1  | 0  | 30      | 0.88                                      |
| 1  | 1  | 1  | 1  | 1  | 31      | 0.88                                      |
|    |    |    |    |    |         |                                           |

#### Table 12: Main divider range; bits N[14:0]

These bits control the ratio between the LO frequency and the comparison frequency.

| N[14:0]      | Ratio                                                                                     |
|--------------|-------------------------------------------------------------------------------------------|
| Binary value | The ratio N is equal to $N14 \times 2^{14}$ + $N13 \times 2^{13}$ +N1 $\times 2^{1}$ + N0 |

## Table 13: Selects manual or automatic LC oscillator calibration; bit CALMANUAL This bit controls the LC VCO frequency programming mode.

| CALMANUAL | Action                                                                                                            |
|-----------|-------------------------------------------------------------------------------------------------------------------|
| 0         | automatic process control; the LC VCO searches the better ratio of the Dword to have the optimum tuning frequency |
| 1         | manual process control; the LC VCO is tuned by selecting the programmed Dword                                     |

© Koninklijke Philips Electronics N.V. 2004. All rights reserved.

9397 750 13193

#### Fully integrated satellite tuner

#### Table 14: RX baseband cut-off frequency control; bits FC[4:0]

The register selects the cut-off frequency of the RX baseband filter. The cut-off frequency can be set from 5 MHz to 36 MHz in 32 steps of 1 MHz

| FC4 | FC3 | FC2 | FC1 | FC0 | Decimal | Baseband<br>cut-off<br>frequency<br>(MHz) [1] |
|-----|-----|-----|-----|-----|---------|-----------------------------------------------|
| 0   | 0   | 0   | 0   | 0   | 0       | 5                                             |
| 0   | 0   | 0   | 0   | 1   | 1       | 6                                             |
| 0   | 0   | 0   | 1   | 0   | 2       | 7                                             |
| 0   | 0   | 0   | 1   | 1   | 3       | 8                                             |
| 0   | 0   | 1   | 0   | 0   | 4       | 9                                             |
| 0   | 0   | 1   | 0   | 1   | 5       | 10                                            |
| 0   | 0   | 1   | 1   | 0   | 6       | 11                                            |
| 0   | 0   | 1   | 1   | 1   | 7       | 12                                            |
| 0   | 1   | 0   | 0   | 0   | 8       | 13                                            |
| 0   | 1   | 0   | 0   | 1   | 9       | 14                                            |
| 0   | 1   | 0   | 1   | 0   | 10      | 15                                            |
| 0   | 1   | 0   | 1   | 1   | 11      | 16                                            |
| 0   | 1   | 1   | 0   | 0   | 12      | 17                                            |
| 0   | 1   | 1   | 0   | 1   | 13      | 18                                            |
| 0   | 1   | 1   | 1   | 0   | 14      | 19                                            |
| 0   | 1   | 1   | 1   | 1   | 15      | 20                                            |
| 1   | 0   | 0   | 0   | 0   | 16      | 21                                            |
| 1   | 0   | 0   | 0   | 1   | 17      | 22                                            |
| 1   | 0   | 0   | 1   | 0   | 18      | 23                                            |
| 1   | 0   | 0   | 1   | 1   | 19      | 24                                            |
| 1   | 0   | 1   | 0   | 0   | 20      | 25                                            |
| 1   | 0   | 1   | 0   | 1   | 21      | 26                                            |
| 1   | 0   | 1   | 1   | 0   | 22      | 27                                            |
| 1   | 0   | 1   | 1   | 1   | 23      | 28                                            |
| 1   | 1   | 0   | 0   | 0   | 24      | 29                                            |
| 1   | 1   | 0   | 0   | 1   | 25      | 30                                            |
| 1   | 1   | 0   | 1   | 0   | 26      | 31                                            |
| 1   | 1   | 0   | 1   | 1   | 27      | 32                                            |
| 1   | 1   | 1   | 0   | 0   | 28      | 33                                            |
| 1   | 1   | 1   | 0   | 1   | 29      | 34                                            |
| 1   | 1   | 1   | 1   | 0   | 30      | 35                                            |
| 1   | 1   | 1   | 1   | 1   | 31      | 36                                            |
|     |     |     |     |     |         |                                               |

[1] Typical values at nominal process and room temperature.

| BBGAIN3 | BBGAIN2 | BBGAIN1 | BBGAIN0 | Decimal | Additional gain in dB <sup>[1]</sup> |
|---------|---------|---------|---------|---------|--------------------------------------|
| 0       | 0       | 0       | 0       | 0       | 0                                    |
| 0       | 0       | 0       | 1       | 1       | 0                                    |
| 0       | 0       | 1       | 0       | 2       | 0                                    |
| 0       | 0       | 1       | 1       | 3       | 0                                    |
| 0       | 1       | 0       | 0       | 4       | 0                                    |
| 0       | 1       | 0       | 1       | 5       | 1.6                                  |
| 0       | 1       | 1       | 0       | 6       | 3                                    |
| 0       | 1       | 1       | 1       | 7       | 4.6                                  |
| 1       | 0       | 0       | 0       | 8       | 6.3                                  |
| 1       | 0       | 0       | 1       | 9       | 7.3                                  |
| 1       | 0       | 1       | 0       | 10      | 8.2                                  |
| 1       | 0       | 1       | 1       | 11      | 8.5                                  |
| 1       | 1       | 0       | 0       | 12      | 8.8                                  |
| 1       | 1       | 0       | 1       | 13      | 8.8                                  |
| 1       | 1       | 1       | 0       | 14      | 9                                    |
| 1       | 1       | 1       | 1       | 15      | 9                                    |

## Table 15: RX baseband gain control; bits BBGAIN[3:0] These bits control the additional gain of the baseband between the ba

[1] Typical values at nominal process and room temperature.

#### Table 16: 20 dB RF attenuation control; bit RFATT

This bit controls the RF attenuation inside the LNA amplifier.

| RFATT | Action                                                                     |
|-------|----------------------------------------------------------------------------|
| 0     | normal gain of RF path                                                     |
| 1     | 20 dB attenuation. When active, the LNA works in attenuation (–8 dB gain). |

#### Table 17: Select main loop charge-pump current; bit CPCURSEL

| CPCURSEL | Action                   |
|----------|--------------------------|
| 0        | low charge-pump current  |
| 1        | high charge-pump current |

#### Table 18: Main loop charge pump test; bits CPTST, FUP and FDN

These bits force the inputs of the main loop charge pump. Thus the current and leakage measurement could be done. This test could be used also to force the LC VCO at its maximum or minimum tuning voltage.

| CPTST | FUP | FDN | Actions                                    |
|-------|-----|-----|--------------------------------------------|
| 0     | Х   | Х   | test disable                               |
| 1     | 0   | 0   | sink and source off; leakage measurement   |
| 1     | 0   | 1   | sink off and source on; source measurement |
| 1     | 1   | 0   | sink on and source off; sink measurement   |
| 1     | 1   | 1   | sink on and source on                      |

#### Table 19: Second loop charge pump test; bits CP2TST and FPFD2

These bits force the inputs of the second loop charge pump. This test could be used to force the LO VCO at its maximum or minimum tuning voltage.

| CP2TST | FPFD2 | Actions                                                      |
|--------|-------|--------------------------------------------------------------|
| 0      | Х     | test disable                                                 |
| 1      | 0     | sink on and source off; LO VCO maximum frequency measurement |
| 1      | 1     | sink off and source on; LO VCO minimum frequency measurement |

#### Table 20: Select main loop charge-pump current; bit CPHIGH

| CPHIGH | Action                                    |
|--------|-------------------------------------------|
| 0      | first charge pump active (low currents)   |
| 1      | second charge pump active (high currents) |

### Table 21: Amplitude of the internal VCO; bits AMPVCO[2:0]

These bits control the amplitude of the internal LC VCO.

| AMPVCO[2:0]  | Value                                                                                                                                                |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Binary value | The allowed value is AMPVCO[2:0] = 100 (decimal 4). The product is specified only with this value, other settings may lead to different performance. |

#### Table 22: Control port output; bits PORT[1:0]

Bit PORT1 controls the use of PORT1 and bit PORT0 controls the use of PORT0. Outputs PORTn are realized with open-drain NMOS transistors.

| PORTn | Action                                            |
|-------|---------------------------------------------------|
| 0     | PORTn at high-impedance                           |
| 1     | PORTn in sink mode; minimum 9 mA drive capability |

#### Table 23: Calibration wait time control; bit CALTIME

This bit controls the duration of the wait time of the calibration. This time is used to wait PLL locking after programming a Dword. The reference clock of the time is the comparison frequency of the PLL

| CALTIME | f <sub>c</sub> divider ratio | Wait time for f <sub>comp</sub> = 1 MHz (ms) |
|---------|------------------------------|----------------------------------------------|
| 0       | 28673                        | 28.673                                       |
| 1       | 32769                        | 32.769                                       |

 Table 24:
 Maximum voltage tuning threshold for calibration control; bits SELVTH[1:0]

 These bits control the voltage threshold for the ACUP comparator. The ACUP and ACDN

 comparators sense the LC VCO tuning voltage at pin VT.

| SELVTH1 | SELVTH0 | Decimal | Threshold VTH (V) [1] [2] |
|---------|---------|---------|---------------------------|
| 0       | 0       | 0       | 1.8                       |
| 0       | 1       | 1       | 1.9                       |
| 1       | 0       | 2       | 2.0                       |
| 1       | 1       | 3       | 2.1                       |

[1] Typical values at nominal process and room temperature.

[2] The recommended value is SELVTH[1:0] = 11 (decimal 3).

 Table 25:
 Minimum voltage tuning threshold for calibration control; bits SELVTL[1:0]

 These bits control the voltage threshold for the ACDN comparator. The ACUP and ACDN comparators sense the LC VCO tuning voltage at pin VT.

| SELVTL1 | SELVTL0 | Decimal | Threshold VTL (V) [1] [2] |
|---------|---------|---------|---------------------------|
| 0       | 0       | 0       | 0.6                       |
| 0       | 1       | 1       | 0.5                       |
| 1       | 0       | 2       | 0.4                       |
| 1       | 1       | 3       | 0.3                       |

[1] Typical values at nominal process and room temperature.

[2] The recommended value is SELVTL[1:0] = 01 (decimal 1).

#### Table 26: Baseband bias current control; bits BBIAS[3:0]

This register modifies the baseband bias current through different parts: Output buffer or other amplifier.

| BBIAS[3:0]   | Value                                                                                                                                                 |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Binary value | The allowed value is BBIAS[3:0] = 1101 (decimal 13). The product is specified only with this value, other settings may lead to different performance. |

#### 11.8 Data transfer in read mode

The data transfer in read mode use the following pattern.

#### Table 27: I<sup>2</sup>C-bus read mode data transfer pattern

| START address ack data 1 ack data 2 ac | k S | STOP |
|----------------------------------------|-----|------|
|----------------------------------------|-----|------|

#### 11.9 I<sup>2</sup>C-bus table in read mode

| Table 28:         I <sup>2</sup> C-bus read mode map [1] | Table 28: | I <sup>2</sup> C-bus | read | mode | map [1] |
|----------------------------------------------------------|-----------|----------------------|------|------|---------|
|----------------------------------------------------------|-----------|----------------------|------|------|---------|

| Byte | MSB |          |          |      |          |     |     | LSB |
|------|-----|----------|----------|------|----------|-----|-----|-----|
|      | 7   | 6        | 5        | 4    | 3        | 2   | 1   | 0   |
| 0    | POR | LOCK     | ACUP     | ACDN | ERRORCAL | Х   | Х   | Х   |
| 1    | 1   | INLEVEL1 | INLEVEL0 | DW4  | DW3      | DW2 | DW1 | DW0 |

[1] X can be 1 or 0 and needs to be masked in the microcontrollers' software; MSB is transmitted first.

### 11.10 Bit description I<sup>2</sup>C-bus read mode

#### Table 29: Power-on reset; bit POR

| POR | Action                                                                                                                                                  |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | Normal operation                                                                                                                                        |
| 1   | This bit is set to logic 1 at the $V_{\text{CC}(\text{DIG})}$ power supply ramp-up. It is reset to logic 0 after the first read of the IC.              |
|     | When $V_{CC(DIG)}$ falls below 2 V typical, this bit is set to logic 1. This is to prevent loss in internal I <sup>2</sup> C-bus registers programming. |

9397 750 13193 Product data sheet

| Table 30: | Synthesizer lock indicator; bit LOCK                    |
|-----------|---------------------------------------------------------|
| LOCK      | Action                                                  |
| 0         | synthesizer is not locked                               |
| 1         | synthesizer is locked                                   |
| Table 31: | Auto calibration up threshold control; bit ACUP         |
| ACUP      | Action                                                  |
| 0         | LC VCO tuning voltage is lower than VTH (see Table 24)  |
| 1         | LC VCO tuning voltage is higher than VTH (see Table 24) |
| Table 32: | Auto calibration down threshold control; bit ACDN       |
| ACDN      | Action                                                  |

| ACDN | Action                                                  |
|------|---------------------------------------------------------|
| 0    | LC VCO tuning voltage is higher than VTL (see Table 25) |
| 1    | LC VCO tuning voltage is lower than VTL (see Table 25)  |

#### Table 33: Calibration defect detection; bit ERRORCAL

| ERRORCAL | Action                                                                                             |
|----------|----------------------------------------------------------------------------------------------------|
| 0        | no defect detected                                                                                 |
| 1        | calibration unit control tries to go lower than the minimum or higher than the maximum Dword ratio |

## Table 34: RF input level indicator; bits INLEVEL[1:0] This register gives the RF input level in dBm

| INLEVEL1 | INLEVEL0 | Decimal | RF power (dBm) [1] |
|----------|----------|---------|--------------------|
| 0        | 0        | 0       | < -30              |
| 0        | 1        | 1       | -30 to -20         |
| 1        | 0        | 2       | -20 to -15         |
| 1        | 1        | 3       | > -15              |

[1] Typical values at nominal process and room temperature. Values are valid only when LNA path is selected (bit RFATT = 0).

#### Table 35: Internal Dword register; bits DW[4:0]

This register gives the internal Dword value. This value could be the programmed D[4:0] value in manual mode or the calculated value after LC VCO calibration in automatic mode.

| DW[4:0]      | Description                                                      |
|--------------|------------------------------------------------------------------|
| Binary value | The $f_{LO}$ to $f_{VCO}$ ratio is the same as shown in Table 11 |

## 12. Internal circuitry



## **Philips Semiconductors**

## **TDA8263HN**

#### Fully integrated satellite tuner



9397 750 13193 Product data sheet

## **Philips Semiconductors**

## **TDA8263HN**

#### Fully integrated satellite tuner



© Koninklijke Philips Electronics N.V. 2004. All rights reserved.

9397 750 13193

## 13. Limiting values

| Symbol           | Parameter                       | Conditions                 | Min   | Max                   | Unit |
|------------------|---------------------------------|----------------------------|-------|-----------------------|------|
| V <sub>CC</sub>  | supply voltage                  |                            | -0.5  | +3.6                  | V    |
| VI               | input voltage                   |                            |       |                       |      |
|                  | pins SDA, SCL, PORT1 and PORT0  |                            | -0.3  | +5.5                  | V    |
|                  | pin RFIN                        |                            | -0.3  | $V_{CC} - 0.3$        | V    |
|                  | all other pins                  | $V_{CC}$ < 3.3 V           | -0.3  | V <sub>CC</sub> + 0.3 | V    |
|                  |                                 | $V_{CC} \ge 3.3 \text{ V}$ | -0.3  | +3.6                  | V    |
| T <sub>amb</sub> | operating ambient temperature   |                            | -20   | +85                   | °C   |
| T <sub>stg</sub> | storage temperature             |                            | -40   | +125                  | °C   |
| Tj               | junction temperature            |                            | -     | 125                   | °C   |
| t <sub>sc</sub>  | short circuit time              |                            | [2] _ | 10                    | S    |
| V <sub>esd</sub> | electrostatic discharge voltage |                            | -     | -                     |      |
|                  | human body model                |                            | [3] _ | -                     |      |
|                  | pin PORT0 (pin 8)               |                            | -     | ±1000                 | V    |
|                  | all other pins                  |                            | -     | ±2000                 | V    |
|                  | machine model                   |                            | [4]   | ±200                  | V    |

[1] Maximum ratings cannot be exceeded, not even momentarily without causing irreversible damages to the IC. Maximum ratings cannot be accumulated.

[2] Each pin to  $V_{CC}$  or GND; except RFIN pin which should never exceed  $V_{CC}$  – 0.3 V.

[3] Test in accordance with JEDEC specification EIA/JESD22-114B.

[4] Test in accordance with JEDEC specification EIA/JESD22-A115-A.

## 14. Thermal characteristics

| Table 38:            | Thermal characteristics |                                                                                        |     |      |  |
|----------------------|-------------------------|----------------------------------------------------------------------------------------|-----|------|--|
| Symbol               | Parameter               | Conditions                                                                             | Тур | Unit |  |
| R <sub>th(j-a)</sub> |                         | JEDEC 4 layer test board with 9<br>thermal vias (exposed die pad<br>soldered on board) | 43  | K/W  |  |

## **15. Characteristics**

#### Table 39:Characteristics

T<sub>amb</sub> = 25 °C; V<sub>CC</sub> = 3.3 V; output level on differential I/Q output is 550 mV (p-p); unless otherwise specified.

| Symbol           | Parameter                        | Conditions | Min  | Тур | Max  | Unit |
|------------------|----------------------------------|------------|------|-----|------|------|
| Supply           |                                  |            |      |     |      |      |
| V <sub>CC</sub>  | supply voltage                   |            | 3.15 | 3.3 | 3.45 | V    |
| I <sub>CC</sub>  | supply current                   |            | -    | 167 | -    | mA   |
| V <sub>POR</sub> | voltage limit when POR is active |            | 1.5  | -   | 2.5  | V    |

9397 750 13193 Product data sheet

Fully integrated satellite tuner

#### Table 39: Characteristics ...continued

 $T_{amb} = 25 \circ C$ ;  $V_{CC} = 3.3 V$ ; output level on differential I/Q output is 550 mV (p-p); unless otherwise specified.

| Symbol                    | Parameter                                                                      | Conditions                                            | Min          | Тур             | Max              | Unit            |
|---------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------|--------------|-----------------|------------------|-----------------|
| RF and Bas                | eband                                                                          |                                                       |              |                 |                  |                 |
| LO <sub>L(RFIN)</sub>     | LO leakage through RF inputs                                                   | between 950 MHz and 2175 MHz                          | -            | -85             | -                | dBm             |
| Zi                        | input impedance                                                                |                                                       | -            | 75              | -                | Ω               |
| Z <sub>L(I/Q)(max)</sub>  | maximum load on each IP, IN, QP                                                | single mode                                           | -            | 10              | -                | pF              |
|                           | and QN output                                                                  | -                                                     | -            | 1               | -                | kΩ              |
| V <sub>O(I/Q)</sub>       | DC voltage on I/Q output                                                       |                                                       | -            | 1.65            | -                | V               |
| $\Delta G_{v(BB)(min)}$   | minimum baseband additional gain                                               | BBGAIN[3:0] = 0h                                      | -            | 0               | -                | dB              |
| $\Delta G_{v(BB)(max)}$   | maximum baseband additional gain                                               | BBGAIN[3:0] = Fh                                      | -            | 9               | -                | dB              |
| V <sub>o(I/Q)(rms)</sub>  | recommended I and Q output voltage RMS value (QPSK signals)                    |                                                       | <u>[1]</u> - | 200             | -                | mV              |
| V <sub>o(I/Q)(p-p)</sub>  | typical AC output voltage on<br>differential I/Q output; peak-to-peak<br>value | differential voltage                                  | -            | 550             | -                | mV              |
| IIP <sub>2</sub>          | second-order interception point at                                             | f <sub>i</sub> = 2150 MHz;                            | [2] _        | 2               | -                | dBm             |
|                           | RF input                                                                       | P <sub>RFIN</sub> = -20 dBm                           |              |                 |                  |                 |
| IIP <sub>3</sub>          | third-order interception point at RF                                           | $P_{RFIN} = -20 \text{ dBm}$                          | [3]          |                 |                  | dBm             |
|                           | input                                                                          | f <sub>i</sub> = 2150 MHz                             | -            | 6               | -                | dBm             |
|                           |                                                                                | f <sub>i</sub> = 950 MHz                              | -            | 0               | -                | dBm             |
| F                         | noise figure                                                                   | maximum gain; $V_{AGC} = 3 V$                         | -            | 7.7             | 8.5              | dB              |
| G <sub>v(I-Q)(M)</sub>    | voltage gain mismatch between I and Q                                          | measured at 10 MHz;<br>f <sub>LPF</sub> = 36 MHz      | -            | -               | 1                | dB              |
| G <sub>v(I/Q)(R)</sub>    | voltage gain ripple for I or Q                                                 | $f_{LPF} = 36 \text{ MHz}$ ; 22.5 MHz band            | -            | -               | 2                | dB              |
| $\Delta \Phi$             | absolute quadrature error                                                      | measured at 10 MHz;<br>f <sub>LPF</sub> = 36 MHz      | 0            | -               | 5                | degre           |
| t <sub>d(g)(I-Q)</sub>    | group delay mismatch between I and Q                                           | $f_{LPF}$ = 36 MHz; 22.5 MHz band                     | -            | 0               | -                | ns              |
| t <sub>d(g)(I/Q)(R)</sub> | group delay ripple for I or Q                                                  | $f_{LPF} = 36 \text{ MHz}$ ; 22.5 MHz band            | -            | 5               | -                | ns              |
| α <sub>60(I/Q)</sub>      | rejection at 60 MHz for I and Q                                                | f <sub>LPF</sub> = 36 MHz                             | -            | 30              | -                | dB              |
| f <sub>LPF(min)</sub>     | minimum filter cut-off frequency                                               | FC[4:0] = 00h                                         | -            | 5               | -                | MHz             |
| f <sub>LPF(max)</sub>     | maximum filter cut-off frequency                                               | FC[4:0] = 1Fh                                         | -            | 36              | -                | MHz             |
|                           | from RF input to IP, IN, QP and QN of                                          | outputs; differential output; f <sub>LPF</sub> = 36 N | /Hz; BBG     | AIN[3:0         | ] = 0h.          |                 |
| G <sub>v(LNA)(min)</sub>  | minimum voltage gain LNA configuration                                         | V <sub>AGC</sub> = 0.3 V                              | -            | 6               | -                | dB              |
| G <sub>v(LNA)(max)</sub>  | maximum voltage gain LNA configuration                                         | V <sub>AGC</sub> = 3 V                                | -            | 67              | -                | dB              |
| G <sub>v(a)(min)</sub>    | minimum voltage gain attenuated configuration                                  | $V_{AGC} = 0.3 V$                                     | -            | -14             | -                | dB              |
| G <sub>v(a)(max)</sub>    | maximum voltage gain attenuated configuration                                  | V <sub>AGC</sub> = 3 V                                | -            | 47              | -                | dB              |
| AGC                       | amplifier gain control range                                                   |                                                       | 55           | 60              | -                | dB              |
| VCO and sy                | nthesizer                                                                      |                                                       |              |                 |                  |                 |
| VCO                       |                                                                                |                                                       |              |                 |                  |                 |
| f <sub>osc</sub>          | oscillator frequency                                                           |                                                       | 950          | -               | 2175             | MHz             |
| 397 750 13193             |                                                                                |                                                       | @ Kaaiabiib  | - Dhiling Elect | ronics N.V. 2004 | 4 All rights ro |

#### Table 39: Characteristics ...continued

T<sub>amb</sub> = 25 °C; V<sub>CC</sub> = 3.3 V; output level on differential I/Q output is 550 mV (p-p); unless otherwise specified.

| Symbol                   | Parameter                                     | Conditions                                            | Mi           | in | Тур  | Max   | Unit   |
|--------------------------|-----------------------------------------------|-------------------------------------------------------|--------------|----|------|-------|--------|
| ΦN <sub>osc</sub>        | oscillator phase noise in the satellite band  | 100 kHz offset, out of the PLL<br>bandwidth           | <u>[4]</u> _ |    | -100 | -94   | dBc/Hz |
| SNF <sub>SB</sub>        | synthesizer noise floor in the satellite band | 1 kHz and 10 kHz offset;<br>f <sub>comp</sub> = 1 MHz | <u>[4]</u>   |    | -    | -78   | dBc/Hz |
| MDR                      | main divider ratio                            |                                                       | 12           | 8  | -    | 32767 |        |
| Crystal osc              | illator and XTOUT                             |                                                       |              |    |      |       |        |
| Z <sub>osc</sub>         | crystal oscillator negative<br>impedance      | absolute value                                        | 50           | 0  | -    | -     | Ω      |
| f <sub>XTAL</sub>        | crystal frequency                             |                                                       | 16           | i  | 16   | 16    | MHz    |
| Z <sub>XTAL</sub>        | recommended crystal series resistance         |                                                       | -            |    | -    | 150   | Ω      |
| V <sub>o(p-p)</sub>      | output voltage (peak-to-peak value)           | crystal output                                        | 55           | 0  | 750  | -     | mV     |
| MS input                 |                                               |                                                       |              |    |      |       |        |
| I <sub>h</sub>           | HIGH level input current                      | $V_{MS} = V_{CC}$                                     | -5           | 0  | -    | +50   | μA     |
| lı                       | LOW level input current                       | V <sub>MS</sub> = 0 V                                 | -5           | 0  | -    | +50   | μA     |
| Charge pur               | np and tuning voltage                         |                                                       |              |    |      |       |        |
| lı –                     | charge pump leakage current                   |                                                       | -1           | 0  | 0    | +10   | nA     |
| I <sub>I(min)</sub>      | charge pump low, minimum current              | CPHIGH = 0 and CPCURSEL = 0                           | 0.0          | 67 | 0.9  | 1.13  | mA     |
| I <sub>I(max)</sub>      | charge pump low, maximum current              | CPHIGH = 0 and CPCURSEL = 1                           | 0.9          | 97 | 1.3  | 1.63  | mA     |
| I <sub>h(min)</sub>      | charge pump high, minimum current             | CPHIGH = 1 and CPCURSEL = 0                           | 1.2          | 27 | 1.7  | 2.13  | mA     |
| I <sub>h(max)</sub>      | charge pump high, maximum current             | CPHIGH = 1 and CPCURSEL = 1                           | 1.8          | 37 | 2.5  | 3.13  | mA     |
| I <sup>2</sup> C-bus and | d PORTn                                       |                                                       |              |    |      |       |        |
| SDA and So               | CL input                                      |                                                       |              |    |      |       |        |
| V <sub>IL</sub>          | LOW-level input voltage                       | 5 V and 3.3 V bus                                     | -            |    | -    | 0.99  | V      |
| V <sub>IH</sub>          | HIGH-level input voltage                      | 5 V and 3.3 V bus                                     | 2.3          | 3  | -    | -     | V      |
| I <sub>HI</sub>          | HIGH-level leakage current                    | $V_{IH}$ = 3.3 V; $V_{CC}$ = 0 V or 3.3 V             | -            |    | -    | 10    | μA     |
| ILI                      | LOW-level leakage current                     | $V_{IL} = 0 V; V_{CC} = 3.3 V$                        | -1           | 0  | -    | -     | μA     |
| f <sub>SCL</sub>         | input clock frequency                         |                                                       | -            |    | -    | 400   | kHz    |
| SDA output               |                                               |                                                       |              |    |      |       |        |
| Vo                       | output voltage during acknowledge             | I <sub>sink</sub> = 3 mA                              | -            |    | -    | 0.4   | V      |
| AS input                 |                                               |                                                       |              |    |      |       |        |
| I <sub>ASh</sub>         | high level input current                      | $V_{AS} = V_{CC}$                                     | -1           | 00 | -    | +100  | μA     |
| I <sub>ASI</sub>         | low level input current                       | $V_{AS} = 0 V$                                        | -1           | 00 | -    | +100  | μA     |
| PORTn                    |                                               |                                                       |              |    |      |       |        |
|                          |                                               |                                                       |              |    |      |       |        |

[1] The product is qualified with an output voltage of 550 mV (p-p) differential, however larger values can be used at baseband outputs that might have impact on the product performance.

IIP<sub>2</sub> = -20 + (P1 - P2) [dBm].
 Wanted signal: RF1 is 2140 MHz, P<sub>RFIN</sub> = -20 dBm and the AGC adjusted to get 550 mV (p-p) on the differential output. The output level is P1.

9397 750 13193

#### **Philips Semiconductors**

Unwanted signal: RF1 is 1040 MHz and  $P_{RFIN} = -20$  dBm and RF2 is 1100 MHz and  $P_{RFIN} = -20$  dBm. The output level of (RF1 + RF2) on the output pins is P2.

[3] IIP<sub>3</sub> = -23 + 
$$\frac{IM3}{2}$$
 [dBm], see Figure 5

Wanted signal: RF1 is LO + 5 MHz,  $P_{RFIN} = -20$  dBm and the AGC adjusted to get 550 mV (p-p) on the differential output. Unwanted signal: RF1 is LO + 5 MHz and  $P_{RFIN} = -23$  dBm, RF2 is LO + 7 MHz and Pin = -23 dBm.

[4] Phase noise in optimal conditions, see related application note.



## **16. Application information**



### **Philips Semiconductors**

Fully integrated satellite tuner

## 17. Package outline



#### Fig 7. Package outline SOT617-1 (HVQFN32)

## **18. Handling information**

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be completely safe, it is desirable to take normal precautions appropriate to handling integrated circuits.

### **19. Soldering**

#### **19.1** Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

### 19.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 seconds and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 °C to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferably be kept:

- below 225 °C (SnPb process) or below 245 °C (Pb-free process)
  - for all BGA, HTSSON..T and SSOP..T packages
  - for packages with a thickness  $\geq$  2.5 mm
  - for packages with a thickness < 2.5 mm and a volume ≥ 350 mm<sup>3</sup> so called thick/large packages.
- below 240 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called small/thin packages.

Moisture sensitivity precautions, as indicated on packing, must be respected at all times.

#### 19.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis **must** be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 seconds to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 19.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300  $^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 seconds to 5 seconds between 270  $^\circ$ C and 320  $^\circ$ C.

### 19.5 Package related soldering information

Table 40: Suitability of surface mount IC packages for wave and reflow soldering methods

| Package [1]                                                                                | Soldering method        |                       |  |  |  |
|--------------------------------------------------------------------------------------------|-------------------------|-----------------------|--|--|--|
|                                                                                            | Wave                    | Reflow <sup>[2]</sup> |  |  |  |
| BGA, HTSSONT 🕄, LBGA, LFBGA, SQFP,<br>SSOPT 🕄, TFBGA, VFBGA, XSON                          | not suitable            | suitable              |  |  |  |
| DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP,<br>HSQFP, HSSON, HTQFP, HTSSOP, HVQFN,<br>HVSON, SMS | not suitable [4]        | suitable              |  |  |  |
| PLCC <sup>[5]</sup> , SO, SOJ                                                              | suitable                | suitable              |  |  |  |
| LQFP, QFP, TQFP                                                                            | not recommended [5] [6] | suitable              |  |  |  |
| SSOP, TSSOP, VSO, VSSOP                                                                    | not recommended [7]     | suitable              |  |  |  |
| CWQCCNL <sup>[8]</sup> , PMFP <sup>[9]</sup> , WQCCNL <sup>[8]</sup>                       | not suitable            | not suitable          |  |  |  |

 For more detailed information on the BGA packages refer to the (LF)BGA Application Note (AN01026); order a copy from your Philips Semiconductors sales office.