## imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



## INTEGRATED CIRCUITS



Product specification

2004 Feb 24



## $I^2$ C-bus controlled 4 × 45 Watt power amplifier and multiple voltage regulator

### FEATURES

### Amplifiers

- I<sup>2</sup>C-bus control
- Can drive a 2 Ω load with a battery voltage of up to 16 V and a 4 Ω load with a battery voltage of up to 18 V
- DC load detection: open, short and present
- AC load (tweeter) detection
- Programmable clip detect 1 % or 3%
- Programmable thermal protection pre-warning
- · Independent short-circuit protection per channel
- Low gain line driver mode (20 dB)
- Loss-of-ground and open  $V_{\mathsf{P}}$  safe
- All outputs protected from short-circuit to ground, to  $V_{\mathsf{P}},$  or across the load
- · All pins protected from short-circuit to ground
- · Soft thermal-clipping to prevent audio holes
- Low battery detection.

#### Voltage regulators

GENERAL

- I<sup>2</sup>C-bus control
- · Good stability with almost any output capacitor value
- Five voltage regulators (microcontroller, display, mechanical digital, mechanical drive and audio)
- Choice of non-adjustable 3.3 or 5 V microcontroller supply (REG2) versions reducing risk of overvoltage damage
- Choice of non-adjustable 3.3 or 5 V digital signal processor supply (REG3) versions reducing risk of overvoltage damage
- Selectable output voltages for regulators 1, 4 and 5
- · Low dropout voltage PNP output stages
- High supply voltage ripple rejection
- Low noise for all regulators
- Two power switches (antenna switch and amplifier switch)
- Regulator 2 (microcontroller supply) operational during load-dump and thermal shut-down
- Low quiescent current (only regulator 2 is operational)
- Reset output (push-pull output stage)
- · Adjustable reset delay time
- · Backup functionality.



#### PROTECTION

- If connection to the battery voltage is reversed, all regulator voltages will be zero
- Able to withstand voltages at the output of up to 18 V (supply line may be short-circuited)
- Thermal protection to avoid thermal breakdown
- Load-dump protection
- Regulator outputs protected from DC short-circuit to ground or to supply voltage
- All regulators protected by foldback current limiting
- Power switches protected from loss-of-ground.

#### **APPLICATIONS**

 Boost amplifier and voltage regulator for car radios and CD/MD players.

#### **GENERAL DESCRIPTION**

#### Amplifiers

The TDA8589 has a complementary quad audio power amplifier that uses BCDMOS technology. It contains four amplifiers configured in Bridge Tied Load (BTL) to drive speakers for front and rear left and right channels. The I<sup>2</sup>C-bus allows diagnostic information of each amplifier and its speaker to be read separately. Both front and both rear channel amplifiers can be configured independently in line driver mode with a gain of 20 dB (differential output).

#### Voltage regulators

The TDA8589 has a multiple output voltage regulator with two power switches.

The voltage regulator contains the following:

- Four switchable regulators and one permanently active regulator (microcontroller supply)
- Two power switches with loss-of-ground protection
- A reset output that can be used to communicate with a microcontroller.

The quiescent current has a very low level of 150  $\mu A$  with only regulator 2 active.

## TDA8589J; TDA8589xJ

## QUICK REFERENCE DATA

| SYMBOL                            | PARAMETER                                | CONDITIONS                                                                                                                     | MIN. | TYP. | MAX. | UNIT |
|-----------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Amplifiers                        |                                          |                                                                                                                                |      |      | 1    |      |
| V <sub>P1</sub> , V <sub>P2</sub> | operating supply voltage                 |                                                                                                                                | 8    | 14.4 | 18   | V    |
| I <sub>q(tot)</sub>               | total quiescent current                  |                                                                                                                                | _    | 270  | 400  | mA   |
| P <sub>o(max)</sub>               | maximum output power                     | $\label{eq:RL} \begin{array}{l} R_{L} = 4 \; \Omega; V_{P} = 14.4 \; V; V_{IN} = 2 \; V \\ \text{RMS square wave} \end{array}$ | 39   | 41   | -    | W    |
|                                   |                                          | $\label{eq:RL} \begin{array}{l} R_{L} = 4 \; \Omega; V_{P} = 15.2 \; V; V_{IN} = 2 \; V \\ \text{RMS square wave} \end{array}$ | 44   | 46   | -    | W    |
|                                   |                                          | $\label{eq:RL} \begin{array}{l} R_{L} = 2 \; \Omega; V_{P} = 14.4 \; V; V_{IN} = 2 \; V \\ RMS \; square \; wave \end{array}$  | 64   | 69   | -    | W    |
| THD                               | total harmonic distortion                |                                                                                                                                | -    | 0.01 | 0.1  | %    |
| V <sub>n(o)(amp)</sub>            | noise output voltage in amplifier mode   |                                                                                                                                | -    | 50   | 70   | μV   |
| V <sub>n(o)(LN)</sub>             | noise output voltage in line driver mode |                                                                                                                                | -    | 25   | 35   | μV   |
| Voltage reg                       | julators                                 | •                                                                                                                              |      |      |      |      |
| SUPPLY                            |                                          |                                                                                                                                |      |      |      |      |
| VP                                | supply voltage                           | regulator 1, 3, 4 and 5 on                                                                                                     | 10   | 14.4 | 18   | V    |
|                                   |                                          | regulator 2 on                                                                                                                 | 4    | _    | _    | V    |
|                                   |                                          | jump starts for t $\leq$ 10 minutes                                                                                            | _    | _    | 30   | V    |
|                                   |                                          | load dump protection for $t \leq 50$ ms and $t_r \leq 2.5$ ms                                                                  | -    | -    | 50   | V    |
|                                   |                                          | overvoltage for shut-down                                                                                                      | 20   | -    | -    | V    |
| I <sub>q(tot)</sub>               | total quiescent supply current           | standby mode; $V_P = 14.4 V$                                                                                                   | _    | 150  | 190  | μA   |
| Voltage re                        | GULATORS                                 |                                                                                                                                |      | -    |      |      |
| V <sub>O(REG1)</sub>              | output voltage of regulator 1            | $0.5 \text{ mA} \le I_O \le 400 \text{ mA};$<br>selectable via l <sup>2</sup> C-bus                                            |      |      |      |      |
|                                   |                                          | IB2[D3:D2] = 01                                                                                                                | _    | 8.3  | -    | V    |
|                                   |                                          | IB2[D3:D2] = 10                                                                                                                | -    | 8.5  | -    | V    |
|                                   |                                          | IB2[D3:D2] = 11                                                                                                                | -    | 8.7  | -    | V    |
| V <sub>O(REG2)</sub>              | output voltage of regulator 2            | $0.5 \text{ mA} \le I_O \le 350 \text{ mA}$                                                                                    |      |      |      |      |
|                                   |                                          | TDA8589J; TDA8589AJ                                                                                                            | -    | 5.0  | -    | V    |
|                                   |                                          | TDA8589BJ                                                                                                                      | -    | 3.3  | -    | V    |
| V <sub>O(REG3)</sub>              | output voltage of regulator 3            | $0.5 \text{ mA} \le I_O \le 300 \text{ mA}$                                                                                    |      |      |      |      |
|                                   |                                          | TDA8589J                                                                                                                       | -    | 5.0  | -    | V    |
|                                   |                                          | TDA8589AJ; TDA8589BJ                                                                                                           | -    | 3.3  | -    | V    |
| V <sub>O(REG4)</sub>              | output voltage of regulator 4            | maximum current $\ge$ 1.6 A;<br>0.5 mA $\le$ I <sub>O</sub> $\le$ 800 mA;<br>selectable via I <sup>2</sup> C-bus               |      |      |      | V    |
|                                   |                                          | IB2[D7:D5] = 001                                                                                                               | _    | 5.0  | _    | v    |
|                                   |                                          | IB2[D7:D5] = 010                                                                                                               | _    | 6.0  | _    | v    |
|                                   |                                          | IB2[D7:D5] = 011                                                                                                               | _    | 7.0  | -    | v    |
|                                   |                                          | IB2[D7:D5] = 100                                                                                                               | _    | 8.6  | _    | V    |

## TDA8589J; TDA8589xJ

| SYMBOL                 | PARAMETER                     | CONDITIONS                                                                         | MIN. | TYP.             | MAX. | UNIT |
|------------------------|-------------------------------|------------------------------------------------------------------------------------|------|------------------|------|------|
| V <sub>O(REG5)</sub>   | output voltage of regulator 5 | 0.5 mA $\leq$ I <sub>O</sub> $\leq$ 400 mA;<br>selectable via I <sup>2</sup> C-bus |      |                  |      |      |
|                        |                               | IB1[D7:D4] = 0001                                                                  | _    | 6.0              | -    | V    |
|                        |                               | IB1[D7:D4] = 0010                                                                  | _    | 7.0              | -    | V    |
|                        |                               | IB1[D7:D4] = 0011                                                                  | _    | 8.2              | -    | V    |
|                        |                               | IB1[D7:D4] = 0100                                                                  | -    | 9.0              | -    | V    |
|                        |                               | IB1[D7:D4] = 0101                                                                  | -    | 9.5              | -    | V    |
|                        |                               | IB1[D7:D4] = 0110                                                                  | -    | 10.0             | -    | V    |
|                        |                               | IB1[D7:D4] = 0111                                                                  | -    | 10.4             | -    | V    |
|                        |                               | IB1[D7:D4] = 1000                                                                  | -    | 12.5             | -    | V    |
|                        |                               | IB1[D7:D4] = 1001                                                                  | -    | V <sub>P</sub> – | -    | V    |
|                        |                               |                                                                                    |      | 1                |      |      |
| Power swit             | Power switches                |                                                                                    |      |                  |      |      |
| V <sub>drop(SW1)</sub> | dropout voltage of switch 1   | I <sub>O</sub> = 400 mA                                                            | _    | 0.6              | 1.1  | V    |
| V <sub>drop(SW2)</sub> | dropout voltage of switch 2   | I <sub>O</sub> = 400 mA                                                            | -    | 0.6              | 1.1  | V    |

## **ORDERING INFORMATION**

| TYPE NUMBER |        | PACKAGE                             | OUTPUT VOLTAGE <sup>(1)</sup> |                    |                    |
|-------------|--------|-------------------------------------|-------------------------------|--------------------|--------------------|
| TTFE NOMBER | NAME   | DESCRIPTION                         | VERSION                       | <b>REGULATOR 2</b> | <b>REGULATOR 3</b> |
| TDA8589J    | DBS37P | plastic DIL-bent-SIL power package; | SOT725-1                      | 5 V                | 5 V                |
| TDA8589AJ   |        | 37 leads (lead length 6.8 mm)       |                               | 5 V                | 3.3 V              |
| TDA8589BJ   |        |                                     |                               | 3.3 V              | 3.3 V              |

## Note

1. Permanent output voltage of regulator 2 and output voltage of regulator 3, respectively.

TDA8589J; TDA8589xJ

## $I^2C\mbox{-}bus$ controlled $4\times45$ Watt power amplifier and multiple voltage regulator

## **BLOCK DIAGRAM**



## PINNING

| SYMBOL          | PIN | DESCRIPTION                                                                            |
|-----------------|-----|----------------------------------------------------------------------------------------|
| PGND2/TAB       | 1   | power ground 2 and connection for heatsink                                             |
| SDA             | 2   | I <sup>2</sup> C-bus data input and output                                             |
| OUT3-           | 3   | channel 3 negative output                                                              |
| SCL             | 4   | I <sup>2</sup> C-bus clock input                                                       |
| OUT3+           | 5   | channel 3 positive output                                                              |
| V <sub>P2</sub> | 6   | power supply voltage 2 to amplifier                                                    |
| OUT1-           | 7   | channel 1 negative output                                                              |
| PGND1           | 8   | power ground 1                                                                         |
| OUT1+           | 9   | channel 1 positive output                                                              |
| SVR             | 10  | half supply voltage filter capacitor                                                   |
| IN1             | 11  | channel 1 input                                                                        |
| IN3             | 12  | channel 3 input                                                                        |
| SGND            | 13  | signal ground                                                                          |
| IN4             | 14  | channel 4 input                                                                        |
| IN2             | 15  | channel 2 input                                                                        |
| ACGND           | 16  | AC ground                                                                              |
| OUT2+           | 17  | channel 2 positive output                                                              |
| PGND3           | 18  | power ground 3                                                                         |
| OUT2-           | 19  | channel 2 negative output                                                              |
| V <sub>P1</sub> | 20  | power supply voltage 1 to amplifier                                                    |
| OUT4+           | 21  | channel 4 positive output                                                              |
| STB             | 22  | standby or operating or mute mode select input                                         |
| OUT4-           | 23  | channel 4 negative output                                                              |
| PGND4           | 24  | power ground 4                                                                         |
| DIAG            | 25  | diagnostic and clip detection output; active LOW                                       |
| RST             | 26  | reset output                                                                           |
| SW2             | 27  | antenna switch; supplies unregulated power to car aerial motor                         |
| RESCAP          | 28  | reset delay capacitor                                                                  |
| SW1             | 29  | amplifier switch; supplies unregulated power to amplifier(s)                           |
| REG1            | 30  | regulator 1 output; supply for audio part of radio and CD player                       |
| REG3            | 31  | regulator 3 output; supply for signal processor part (mechanical digital) of CD player |
| GND             | 32  | combined voltage regulator, power and signal ground                                    |
| REG4            | 33  | regulator 4 output; supply for mechanical part (mechanical drive) of CD player         |
| REG5            | 34  | regulator 5 output; supply for display part of radio and CD player                     |
| VP              | 35  | power supply to voltage regulator                                                      |
| BUCAP           | 36  | connection for backup capacitor                                                        |
| REG2            | 37  | regulator 2 output; supply voltage to microcontroller                                  |

## $I^2$ C-bus controlled 4 × 45 Watt power TDA8589J; TDA8589xJ



## $I^2$ C-bus controlled 4 × 45 Watt power amplifier and multiple voltage regulator

#### FUNCTIONAL DESCRIPTION

The TDA8589 is a multiple voltage regulator combined with four independent audio power amplifiers configured in bridge tied load with diagnostic capability. The output voltages of all regulators except regulators 2 and 3 can be controlled via the I<sup>2</sup>C-bus. However, regulator 3 can be set to 0 V via the I<sup>2</sup>C-bus. The output voltage of regulator 2 (microcontroller supply) and the maximum output voltage of regulator 3 (mechanical digital and microcontroller supplies) can both be either 5 V or 3.3 V depending on the type number. The maximum output voltages of both regulators are fixed to avoid any risk of damaging the microcontroller that may occur during a disturbance of the I<sup>2</sup>C-bus.

The amplifier diagnostic functions give information about output offset, load, or short-circuit. Diagnostic functions are controlled via the l<sup>2</sup>C-bus. The TDA8589 is protected against short-circuit, over-temperature, open ground and open V<sub>P</sub> connections. If a short-circuit occurs at the input or output of a single amplifier, that channel shuts down, and the other channels continue to operate normally. The channel that has a short-circuit can be disabled by the microcontroller via the appropriate enable bit of the l<sup>2</sup>C-bus to prevent any noise generated by the fault condition from being heard.

#### Start-up

At power on, regulator 2 will reach its final voltage when the backup capacitor voltage exceeds 5.5 V independently of the voltage on pin STB. When pin STB is LOW, the total quiescent current is low, and the I<sup>2</sup>C-bus lines are high impedance.

When pin STB is HIGH, the l<sup>2</sup>C-bus is biased on and then the TDA8589 performs a power-on reset. When bit D0 of instruction byte IB1 is set, the amplifier is activated, bit D7 of data byte 2 (power-on reset occurred) is reset, and pin  $\overline{\text{DIAG}}$  is no longer held LOW.

#### Start-up and shut-down timing (see Fig.12)

A capacitor connected to pin SVR enables smooth start-up and shut-down, preventing the amplifier from producing audible clicks at switch-on or switch-off. The start-up and shut-down times can be extended by increasing the capacitor value.

If the amplifier is shut down using pin STB, the amplifier is muted, the regulators and switches are switched off, and the capacitor connected to pin SVR discharges. The low current standby mode is activated 2 seconds after pin STB goes LOW.

## TDA8589J; TDA8589xJ

## **Power-on reset and supply voltage spikes** (see Fig.13 and (see Fig.14))

If the supply voltage drops too low to guarantee the integrity of the data in the  $l^2$ C-bus latches, the power-on reset cycle will start. All latches will be set to a pre-defined state, pin DIAG will be pulled LOW to indicate that a power-on reset has occurred, and bit D7 of data byte 2 is also set for the same reason. When D0 of instruction byte 1 is set, the power-on flag resets, pin DIAG is released and the amplifier will then enter its start-up cycle.

#### **Diagnostic output**

Pin DIAG indicates clipping, thermal protection pre-warning of amplifier and voltage regulator sections, short-circuit protection, low and high battery voltage. Pin DIAG is an open-drain output, is active LOW, and must be connected to an external voltage via an external pull-up resistor. If a failure occurs, pin DIAG remains LOW during the failure and no clipping information is available. The microcontroller can read the failure information via the I<sup>2</sup>C-bus.

#### AMPLIFIERS

### Muting

A hard mute and a soft mute can both be performed via the I<sup>2</sup>C-bus. A hard mute mutes the amplifier within 0.5 ms. A soft mute mutes the amplifier within 20 ms and is less audible. A hard mute is also activated if a voltage of 8 V is applied to pin STB.

#### **Temperature protection**

If the average junction temperature rises to a temperature value that has been set via the l<sup>2</sup>C-bus, a thermal protection pre-warning is activated making pin DIAG LOW. If the temperature continues to rise, all four channels will be muted to reduce the output power (soft thermal clipping). The value at which the temperature mute control activates is fixed; only the temperature at which the thermal protection pre-warning signal occurs can be specified by bit D4 in instruction byte 3. If implementing the temperature mute control does not reduce the average junction temperature, all the power stages will be switched off (muted) at the absolute maximum temperature T<sub>i(max)</sub>.

#### Offset detection

Offset detection can only be performed when there is no input signal to the amplifiers, for instance when the external digital signal processor is muted after a start-up. The output voltage of each channel is measured and

compared with a reference voltage. If the output voltage of a channel is greater than the reference voltage, bit D2 of the associated data byte is set and read by the microcontroller during a read instruction. Note that the value of this bit is only meaningful when there is no input signal and the amplifier is not muted. Offset detection is always enabled.

#### Speaker protection

If one side of a speaker is connected to ground, a missing current protection is implemented to prevent damage to the speaker. A fault condition is detected in a channel when there is a mismatch between the power current in the high side and the power current in the low side; during a fault condition the channel will be switched off.

The load status of each channel can be read via the I<sup>2</sup>C-bus: short to ground (one side of the speaker connected to ground), short to  $V_P$  (one side of the speaker connected to  $V_P$ ), and shorted load.

#### Line driver mode

An amplifier can be used as a line driver by switching it to low gain mode. In normal mode, the gain between single-ended input and differential output (across the load) is 26 dB. In low gain mode the gain between single-ended input and differential output is 20 dB.

#### Input and AC ground capacitor values

The negative inputs to all four amplifier channels are combined at pin ACGND. To obtain the best performance for supply voltage ripple rejection and unwanted audible noise, the value of the capacitor connected to pin ACGND must be as close as possible to 4 times the value of the input capacitor connected to the positive input of each channel.

#### Load detection

#### **DC-LOAD DETECTION**

When DC-load detection is enabled, during the start-up cycle, a DC-offset is applied slowly to the amplifier outputs, and the output currents are measured. If the output current of an amplifier rises above a certain level, it is assumed that there is a load of less than 6  $\Omega$  and bit D5 is reset in the associated data byte register to indicate that a load is detected.

Because the offset is measured during the amplifier start-up cycle, detection is inaudible and can be performed every time the amplifier is switched on.

## TDA8589J; TDA8589xJ

#### AC-LOAD DETECTION

AC-load detection can be used to detect that AC-coupled speakers are connected correctly during assembly. This requires at least 3 periods of a 19 kHz sine wave to be applied to the amplifier inputs. The amplifier produces a peak output voltage which also generates a peak output current through the AC-coupled speaker. The 19 kHz sine wave is also audible during the test. If the amplifier detects three current peaks that are greater than 550 mA, the AC-load detection bit D1 of instruction byte IB1 is set to logic 1. Three current peaks are counted to avoid false AC-load detection which can occur if the input signal is switched on and off. The peak current counter can be reset by setting bit D1 of instruction byte IB1 to logic 0. To guarantee AC-load detection, an amplifier current of more than 550 mA is required. AC-load detection will never occur with a current of less than 150 mA. Figure 3 shows which AC loads are detected at different output voltages. For example, if a load is detected at an output voltage of 2.5 V peak, the load is less than 4  $\Omega$ . If no load is detected, the output impedance is more than 14  $\Omega$ .



LOAD DETECTION PROCEDURE

1. At start-up, enable the AC- or DC-load detection by setting D1 of instruction byte 1 to logic 1.

- 2. After 250 ms the DC load is detected and the mute is released. This is inaudible and can be implemented each time the IC is powered on.
- 3. When the amplifier start-up cycle is completed (after 1.5 s), apply an AC signal to the input, and DC-load bits D5 of each data byte should be read and stored by the microcontroller.
- 4. After at least 3 periods of the input signal, the load status can be checked by reading AC-detect bits D4 of each data byte.

The AC-load peak current counter can be reset by setting bit D1 of instruction byte IB1 to logic 0 and then to logic 1. Note that this will also reset the DC-load detection bits D5 in each data byte.

### Low headroom protection

The normal DC output voltage of the amplifier is set to half the supply voltage and is related to the voltage on pin SVR. An external capacitor is connected to pin SVR to suppress power supply ripple. If the supply voltage drops (at vehicle engine start), the DC output voltage will follow slowly due to the affect of the SVR capacitor.

## TDA8589J; TDA8589xJ

The headroom voltage is the voltage required for correct operation of the amplifier and is defined as the voltage difference between the level of the DC output voltage before the  $V_P$  voltage drop and the level of  $V_P$  after the voltage drop (see Fig.4).

At a certain supply voltage drop, the headroom voltage will be insufficient for correct operation of the amplifier. To prevent unwanted audible noises at the output, the headroom protection mode will be activated (see Fig.13). This protection discharges the capacitors connected to pins SVR and ACGND to increase the headroom voltage.



TDA8589J; TDA8589xJ

## $I^2C$ -bus controlled 4 $\times$ 45 Watt power amplifier and multiple voltage regulator

### **VOLTAGE REGULATORS**

The voltage regulator section contains:

- Four switchable regulators and one permanent active regulator
- Two power switches with loss-of-ground protection
- Reset push-pull output
- Backup functionality.

The quiescent current condition has a very low current level of 150  $\mu$ A typical with only regulator 2 active. The TDA8589 uses low dropout voltage regulators for use in low voltage applications.

All of the voltage regulators except for the standby regulator can be controlled via the I<sup>2</sup>C-bus. The voltage regulator section of this device has two power switches which are capable of delivering unregulated 400 mA continuous current, and has several fail-safe protection modes. It conforms to peak transient tests and protects against continuous high voltage (24 V), short-circuits and thermal stress. A reset warning signal is asserted if regulator 2 is out of regulation. Regulator 2 will try to maintain output for as long as possible even if a thermal shut-down or any other fault condition occurs. During overvoltage stress conditions, all outputs except regulator 2 will switch off and the device will be able to supply a minimum current for an indefinite amount of time sufficient for powering the memory of a microcontroller. Provision is made for an external reserve supply capacitor to be connected to pin BUCAP which can store enough energy to allow regulator 2 to supply a microcontroller for a period long enough for it to prepare for a loss-of-voltage.

### **Regulator 2**

Regulator 2 is intended to supply the microcontroller and has a low quiescent current. This supply cannot be shut down in response to overvoltage stress conditions, and is not  $I^2C$ -bus controllable to prevent the microcontroller from being damaged by overvoltage which could occur during a disturbance of the  $I^2C$ -bus. This supply will not shut down during load dump transients or during a high thermal-protection condition.

### **Backup capacitor**

The backup capacitor is used as a backup supply for the regulator 2 output when the battery supply voltage ( $V_P$ ) cannot support the regulator 2 voltage.

### Backup function

The backup function is implemented by a switch function, which behaves like an ideal diode between pins V<sub>P</sub> and BUCAP; the forward voltage of this ideal diode depends on the current flowing through it. The backup function supplies regulator 2 during brief periods when no supply voltage is present on pin V<sub>P</sub>. It requires an external capacitor to be connected to pin BUCAP and ground. When the supply voltage is present on pin V<sub>P</sub> – 0.3 V. When the supply voltage is absent from pin V<sub>P</sub>, this charge can then be used to supply regulator 2 for a brief period (t<sub>backup</sub>) calculated using the formula:

$$t_{\text{backup}} = C_{\text{backup}} \times R_L \times \left( \frac{V_P - (V_{O(\text{REG2})} - 0.5)}{V_{O(\text{REG2})}} \right)$$

Example:  $V_P$  = 14.4 V,  $V_{O(REG2)}$  = 5 V,  $R_L$  = 1 k $\Omega$  and  $C_{backup}$  = 100  $\mu$ F provides a t<sub>backup</sub> of 177 ms.

When an overvoltage condition occurs, the voltage on pin BUCAP is limited to approximately 24 V; see Fig.5.

TDA8589J; TDA8589xJ

## $I^2C$ -bus controlled 4 $\times$ 45 Watt power amplifier and multiple voltage regulator



#### **Reset output**

A reset pulse is generated at pin RST when the output voltage of regulator 2 rises above the reset threshold value. The reset output is a push-pull output that both sources and sinks current. The output voltage can switch between ground and V<sub>O(REG2)</sub>, and operates at a low regulator 2 voltage or V<sub>BUCAP</sub>. The RST signal is controlled by a low-voltage detection circuit which, when activated, pulls pin RST LOW (reset active) when V<sub>O(REG2)</sub> is  $\leq$  V<sub>th(rst)</sub>. If V<sub>O(REG2)</sub>  $\geq$  V<sub>th(rst)</sub>, pin RST goes HIGH. The reset pulse is delayed by 40 µs internally. To extend the delay and to prevent oscillations occurring at the threshold voltage, an external capacitor can be connected to pin RESCAP. Note that a reset pulse is not generated when V<sub>O(REG2)</sub> falls below the reset threshold value.

#### **Reset delay capacitor**

A Reset Delay Capacitor (RDC) connected to pin RESCAP can be used to extend the delay period of the reset pulse and to ensure that a clean reset signal is sent to the microcontroller. The RDC is charged by a current source. The reset output (pin RST) will be released (pin RST goes HIGH) when the RDC voltage crosses the RDC threshold value.

### **Power switches**

There are two power switches that provide an unregulated DC voltage output for amplifiers and an aerial motor respectively. The switches have internal protection for over-temperature conditions and are activated by setting bits D2 and D3 of instruction byte IB1 to logic 1. The regulated outputs will supply pulsed current loads that can contaminate the line with high frequency noise, so it is important to prevent any cross-coupling between the regulated outputs, particularly with the 8.3 V audio supply, and the unregulated outputs.

In the ON state, the switches have a low impedance to the battery voltage. When the battery voltage is higher than 22 V, the switches are switched off. When the battery voltage is below 22 V the switches are set to their original condition.

### Protection

All regulator and switch outputs are fully protected by foldback current limiting against load dumps and short-circuits; see Fig.6. During a load dump all regulator outputs, except the output of regulator 2, will go low.

The power switches can withstand 'loss-of-ground'. This means that if pin GND becomes disconnected, the switch is protected by automatically connecting its outputs to ground.

## TDA8589J; TDA8589xJ

### **Temperature protection**

If the junction temperature of a regulator becomes too high, the amplifier(s) are switched off to prevent unwanted noise signals being audible. A regulator junction temperature that is too high is indicated by pin DIAG going LOW and is also indicated by setting bit D6 in data byte 2.

If the junction temperature of the regulator continues to rise and reaches the maximum temperature protection level, all regulators and switches will be disabled except regulator 2.



## TDA8589J; TDA8589xJ

## I<sup>2</sup>C-BUS SPECIFICATION



If address byte bit R/W = 0, the TDA8589 expects 3 instruction bytes: IB1, IB2 and IB3; see Table 1 to Table 6.

After a power-on, all instruction bits are set to zero.

If address byte bit R/W = 1, the TDA8589 will send 4 data bytes to the microcontroller: DB1, DB2, DB3 and DB4; see Table 7 to Table 10.





TDA8589J; TDA8589xJ

## $I^2C\text{-bus}$ controlled $4\times45$ Watt power amplifier and multiple voltage regulator

#### Table 1 Instruction byte IB1

| BIT | DESCRIPTION                                                                                   |
|-----|-----------------------------------------------------------------------------------------------|
| D7  | regulator 5 output voltage control                                                            |
| D6  | (see Table 2)                                                                                 |
| D5  |                                                                                               |
| D4  |                                                                                               |
| D3  | SW2 control                                                                                   |
|     | 0 = SW2  off                                                                                  |
|     | 1 = SW2 on                                                                                    |
| D2  | SW1 control                                                                                   |
|     | 0 = SW1  off                                                                                  |
|     | 1 = SW1 on                                                                                    |
| D1  | AC- or DC-load detection switch                                                               |
|     | 0 = AC- or DC-load detection off; resets                                                      |
|     | DC-load detection bits and AC-load                                                            |
|     | detection peak current counter<br>1 = AC- or DC-load detection on                             |
|     |                                                                                               |
| D0  | amplifier start enable (clear power-on reset flag; D7 of DB2)                                 |
|     | $0 = $ amplifier OFF; pin $\overline{\text{DIAG}}$ remains LOW                                |
|     | 1 = amplifier ON; when power-on occurs,<br>bit D7 of DB2 is reset and pin DIAG is<br>released |

 Table 2
 Regulator 5 (display) output voltage control

|    | В  | OUTPUT (V) |    |                         |
|----|----|------------|----|-------------------------|
| D7 | D6 | D5         | D4 |                         |
| 0  | 0  | 0          | 0  | 0 (off)                 |
| 0  | 0  | 0          | 1  | 6.0                     |
| 0  | 0  | 1          | 0  | 7.0                     |
| 0  | 0  | 1          | 1  | 8.2                     |
| 0  | 1  | 0          | 0  | 9.0                     |
| 0  | 1  | 0          | 1  | 9.5                     |
| 0  | 1  | 1          | 0  | 10.0                    |
| 0  | 1  | 1          | 1  | 10.4                    |
| 1  | 0  | 0          | 0  | 12.5                    |
| 1  | 0  | 0          | 1  | $\leq V_P - 1$ (switch) |

### Table 3 Instruction byte IB2

| Table 5 | Instruction byte ibz                                 |
|---------|------------------------------------------------------|
| BIT     | DESCRIPTION                                          |
| D7      | regulator 4 output voltage control (see              |
| D6      | Table 4)                                             |
| D5      |                                                      |
| D4      | regulator 3 (mechanical digital) control             |
|         | 0 = regulator 3 off                                  |
|         | 1 = regulator 3 on                                   |
| D3      | regulator 1 output voltage control (see              |
| D2      | Table 5)                                             |
| D1      | soft mute all amplifier channels (mute delay 20 ms)  |
|         | 0 = mute off                                         |
|         | 1 = mute on                                          |
| D0      | hard mute all amplifier channels (mute delay 0.4 ms) |
|         | 0 = mute off                                         |
|         | 1 = mute on                                          |

 Table 4
 Regulator 4 (mechanical drive) output voltage control

|    | BIT |    |            |  |
|----|-----|----|------------|--|
| D7 | D6  | D5 | OUTPUT (V) |  |
| 0  | 0   | 0  | 0 (off)    |  |
| 0  | 0   | 1  | 5          |  |
| 0  | 1   | 0  | 6          |  |
| 0  | 1   | 1  | 7          |  |
| 1  | 0   | 0  | 8.6        |  |

| В  | ІТ | OUTPUT (V) |
|----|----|------------|
| D3 | D2 |            |
| 0  | 0  | 0 (off)    |
| 0  | 1  | 8.3        |
| 1  | 0  | 8.5        |
| 1  | 1  | 8.7        |

## TDA8589J; TDA8589xJ

| Table 6 Ir | nstruction byte IB3                      |
|------------|------------------------------------------|
| BIT        | DESCRIPTION                              |
| D7         | clip detection level                     |
|            | 0 = 3 % detection level                  |
|            | 1 = 1 % detection level                  |
| D6         | amplifier channels 1 and 2 gain select   |
|            | 0 = 26 dB gain (normal mode)             |
|            | 1 = 20 dB gain (line driver mode)        |
| D5         | amplifier channels 3 and 4 gain select   |
|            | 0 = 26 dB gain (normal mode)             |
|            | 1 = 20 dB gain (line driver mode)        |
| D4         | amplifier thermal protection pre-warning |
|            | 0 = warning at 145 °C                    |
|            | 1 = warning at 122 °C                    |
| D3         | disable channel 1                        |
|            | 0 = enable channel 1                     |
|            | 1 = disable channel 1                    |
| D2         | disable channel 2                        |
|            | 0 = enable channel 2                     |
|            | 1 = disable channel 2                    |
| D1         | disable channel 3                        |
|            | 0 = enable channel 3                     |
|            | 1 = disable channel 3                    |
| D0         | disable channel 4                        |
|            | 0 = enable channel 4                     |
|            | 1 = disable channel 4                    |

## Table 7 Data byte DB1

| BIT | DESCRIPTION                                      |
|-----|--------------------------------------------------|
| D7  | amplifier thermal protection pre-warning         |
|     | 0 = no warning                                   |
|     | 1 = junction temperature above pre-warning level |
| D6  | amplifier maximum thermal protection             |
|     | 0 = junction temperature below 175 °C            |
|     | 1 = junction temperature above 175 °C            |
| D5  | channel 4 DC load detection                      |
|     | 0 = DC load detected                             |
|     | 1 = no DC load detected                          |
| D4  | channel 4 AC load detection                      |
|     | 0 = no AC load detected                          |
|     | 1 = AC load detected                             |
| D3  | channel 4 load short-circuit                     |
|     | 0 = normal load                                  |
|     | 1 = short-circuit load                           |
| D2  | channel 4 output offset                          |
|     | 0 = no output offset                             |
|     | 1 = output offset                                |
| D1  | channel 4 V <sub>P</sub> short-circuit           |
|     | $0 = no short-circuit to V_P$                    |
|     | $1 = $ short-circuit to $V_P$                    |
| D0  | channel 4 ground short-circuit                   |
|     | 0 = no short-circuit to ground                   |
|     | 1 = short-circuit to ground                      |

| Table 8         Data byte DB2 |  |
|-------------------------------|--|
|-------------------------------|--|

| BIT | DESCRIPTION                                       |
|-----|---------------------------------------------------|
| D7  | Power-on reset occurred or amplifier status       |
|     | 0 = amplifier on                                  |
|     | 1 = POR has occurred; amplifier off               |
| D6  | regulator thermal protection pre-warning          |
|     | 0 = no warning                                    |
|     | 1 = regulator temperature too high; amplifier off |
| D5  | channel 3 DC load detection                       |
|     | 0 = DC load detected                              |
|     | 1 = no DC load detected                           |
| D4  | channel 3 AC load detection                       |
|     | 0 = no AC load detected                           |
|     | 1 = AC load detected                              |
| D3  | channel 3 load short-circuit                      |
|     | 0 = normal load                                   |
|     | 1 = short-circuit load                            |
| D2  | channel 3 output offset                           |
|     | 0 = no output offset                              |
|     | 1 = output offset                                 |
| D1  | channel 3 V <sub>P</sub> short-circuit            |
|     | $0 = no short-circuit to V_P$                     |
|     | 1 = short-circuit to $V_P$                        |
| D0  | channel 3 ground short-circuit                    |
|     | 0 = no short-circuit to ground                    |
|     | 1 = short-circuit to ground                       |

| Table 9 | Data byte DB3 |
|---------|---------------|
|         | Dulu Dylo DD0 |

| BIT | DESCRIPTION                            |  |  |
|-----|----------------------------------------|--|--|
| D7  | -                                      |  |  |
| D6  | -                                      |  |  |
| D5  | channel 2 DC load detection            |  |  |
|     | 0 = DC load detected                   |  |  |
|     | 1 = no DC load detected                |  |  |
| D4  | channel 2 AC load detection            |  |  |
|     | 0 = no AC load detected                |  |  |
|     | 1 = AC load detected                   |  |  |
| D3  | channel 2 load short-circuit           |  |  |
|     | 0 = normal load                        |  |  |
|     | 1 = short-circuit load                 |  |  |
| D2  | channel 2 output offset                |  |  |
|     | 0 = no output offset                   |  |  |
|     | 1 = output offset                      |  |  |
| D1  | channel 2 V <sub>P</sub> short-circuit |  |  |
|     | $0 = no short-circuit to V_P$          |  |  |
|     | $1 = \text{short-circuit to } V_P$     |  |  |
| D0  | channel 2 ground short-circuit         |  |  |
|     | 0 = no short-circuit to ground         |  |  |
|     | 1 = short-circuit to ground            |  |  |

### Table 10 Data byte DB4

| BIT | DESCRIPTION                            |
|-----|----------------------------------------|
| D7  | -                                      |
| D6  | -                                      |
| D5  | channel 1 DC load detection            |
|     | 0 = DC load detected                   |
|     | 1 = no DC load detected                |
| D4  | channel 1 AC load detection            |
|     | 0 = no AC load detected                |
|     | 1 = AC load detected                   |
| D3  | channel 1 load short-circuit           |
|     | 0 = normal load                        |
|     | 1 = short-circuit load                 |
| D2  | channel 1 output offset                |
|     | 0 = no output offset                   |
|     | 1 = output offset                      |
| D1  | channel 1 V <sub>P</sub> short-circuit |
|     | $0 = no short-circuit to V_P$          |
|     | $1 = $ short-circuit to $V_P$          |
| D0  | channel 1 ground short-circuit         |
|     | 0 = no short-circuit to ground         |
|     | 1 = short-circuit to ground            |

## TDA8589J; TDA8589xJ

### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL                                                                            | PARAMETER                                   | CONDITION                                                         | MIN. | MAX. | UNIT |
|-----------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------------------------|------|------|------|
| V <sub>P</sub>                                                                    | supply voltage                              | operating                                                         | _    | 18   | V    |
|                                                                                   |                                             | not operating                                                     | -1   | +50  | V    |
|                                                                                   |                                             | with load dump protection                                         | 0    | 50   | V    |
| $V_{SDA}, V_{SCL}$                                                                | voltage on pins SDA and SCL                 | operating                                                         | 0    | 7    | V    |
| V <sub>IN</sub> , V <sub>SVR</sub> ,<br>V <sub>ACGND</sub> ,<br>V <sub>DIAG</sub> | voltage on pins INn, SVR,<br>ACGND and DIAG | operating                                                         | 0    | 13   | V    |
| V <sub>STB</sub>                                                                  | voltage on pin STB                          | operating                                                         | 0    | 24   | V    |
| I <sub>OSM</sub>                                                                  | non-repetitive peak output<br>current       |                                                                   | -    | 10   | A    |
| I <sub>ORM</sub>                                                                  | repetitive peak output current              |                                                                   | _    | 6    | А    |
| V <sub>sc</sub>                                                                   | AC and DC short-circuit voltage             | short-circuit of output pins across loads and to ground or supply | -    | 18   | V    |
| V <sub>rp</sub>                                                                   | reverse polarity voltage                    | voltage regulator only                                            | _    | -18  | V    |
| P <sub>tot</sub>                                                                  | total power dissipation                     | T <sub>case</sub> = 70 °C                                         | -    | 80   | W    |
| Tj                                                                                | junction temperature                        |                                                                   | -    | 150  | °C   |
| T <sub>stg</sub>                                                                  | storage temperature                         |                                                                   | -55  | +150 | °C   |
| T <sub>amb</sub>                                                                  | ambient temperature                         |                                                                   | -40  | +85  | °C   |
| V <sub>esd</sub>                                                                  | electrostatic discharge voltage             | note 1                                                            | _    | 2000 | V    |
|                                                                                   |                                             | note 2                                                            | _    | 200  | V    |

### Notes

1. Human body model:  $R_s = 1.5 \text{ k}\Omega$ ; C = 100 pF; all pins have passed all tests to 2500 V to guarantee 2000 V, according to class II.

2. Machine model:  $R_s = 10 \Omega$ ; C = 200 pF; L = 0.75 mH; all pins have passed all tests to 250 V to guarantee 200 V, according to class II.

## TDA8589J; TDA8589xJ

## THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 40    | K/W  |
| R <sub>th(j-c)</sub> | thermal resistance from junction to case    | see Fig.11  | 0.75  | K/W  |



## QUALITY SPECIFICATION

In accordance with "General Quality Specification for Integrated Circuits SNW-FQ-611D".

## TDA8589J; TDA8589xJ

## CHARACTERISTICS

### Amplifier section

 $T_{amb} = 25 \text{ °C}$ ;  $V_P = 14.4 \text{ V}$ ;  $R_L = 4 \Omega$ ; measured in the test circuit Fig.28; unless otherwise specified.

| SYMBOL                            | PARAMETER                                                                                    | CONDITION                                                                           | MIN. | TYP. | MAX. |    |
|-----------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------|------|------|----|
| Supply volta                      | age behaviour                                                                                |                                                                                     |      |      |      |    |
| V <sub>P1</sub> , V <sub>P2</sub> | operating supply voltage                                                                     | $R_L = 4 \Omega$                                                                    | 8    | 14.4 | 18   | V  |
|                                   |                                                                                              | $R_L = 2\Omega$                                                                     | 8    | 14.4 | 16   | V  |
| I <sub>q(tot)</sub>               | total quiescent current                                                                      | no load                                                                             | _    | 280  | 400  | mA |
| I <sub>stb</sub>                  | standby current                                                                              |                                                                                     | -    | 10   | 50   | μA |
| Vo                                | DC output voltage                                                                            |                                                                                     | -    | 7.2  | -    | V  |
| V <sub>P(mute)</sub>              | low supply voltage mute                                                                      |                                                                                     | 6.5  | 7    | 8    | V  |
| V <sub>hr</sub>                   | headroom voltage                                                                             | when headroom protection is activated; see Fig.3                                    | -    | 1.4  | -    | V  |
| V <sub>POR</sub>                  | power-on reset voltage                                                                       | see Fig.13                                                                          | _    | 5.5  | -    | V  |
| V <sub>OO</sub>                   | output offset voltage                                                                        | mute mode and power on                                                              | -100 | 0    | +100 | mV |
| Mode select                       | (pin STB)                                                                                    |                                                                                     | ·    | -    |      |    |
| V <sub>stb</sub>                  | standby mode voltage                                                                         |                                                                                     | _    | _    | 1.3  | V  |
| V <sub>oper</sub>                 | operating mode voltage                                                                       |                                                                                     | 2.5  | _    | 5.5  | V  |
| V <sub>mute</sub>                 | mute mode voltage                                                                            |                                                                                     | 8    | _    | VP   | V  |
| l <sub>l</sub>                    | input current                                                                                | V <sub>STB</sub> = 5 V                                                              | -    | 4    | 25   | μA |
| Start-up, sh                      | ut-down and mute timing                                                                      | -                                                                                   |      |      | 1    | 1  |
| t <sub>wake</sub>                 | wake-up time from standby<br>before first I <sup>2</sup> C-bus transmission<br>is recognised | via pin STB; see Fig.12                                                             | -    | 300  | 500  | μs |
| t <sub>mute(off)</sub>            | time from amplifier switch-on to mute release                                                | via I <sup>2</sup> C-bus (IB1 bit D0);<br>C <sub>SVR</sub> = 22 $\mu$ F; see Fig.12 | -    | 250  | -    | ms |
| t <sub>d(mute-on)</sub>           | delay from mute to on                                                                        | soft mute; via I <sup>2</sup> C-bus<br>(IB2 bit D1 = 1 to 0)                        | 10   | 25   | 40   | ms |
|                                   |                                                                                              | hard mute; via $I^2$ C-bus<br>(IB2 bit D0 = 1 to 0)                                 | 10   | 25   | 40   | ms |
|                                   |                                                                                              | via pin STB; V <sub>STB</sub> = 4 to 8 V                                            | 10   | 25   | 40   | ms |
| t <sub>d(on-mute)</sub>           | delay from on to mute                                                                        | soft mute; via I <sup>2</sup> C-bus<br>(IB2 bit D1 = 0 to 1)                        | 10   | 25   | 40   | ms |
|                                   |                                                                                              | hard mute; via I <sup>2</sup> C-bus<br>(IB2 bit D0 = 0 to 1)                        | -    | 0.4  | 1    | ms |
|                                   |                                                                                              | via pin STB; V <sub>STB</sub> = 4 to 8 V                                            | -    | 0.4  | 1    | ms |
| I <sup>2</sup> C-bus inter        | rface                                                                                        |                                                                                     | •    |      | •    |    |
| V <sub>IL</sub>                   | LOW-level input voltage on pins SCL and SDA                                                  |                                                                                     | -    | -    | 1.5  | V  |
| V <sub>IH</sub>                   | HIGH-level input voltage on pins<br>SCL and SDA                                              |                                                                                     | 2.3  | -    | 5.5  | V  |
| V <sub>OL</sub>                   | LOW-level output voltage on pin SDA                                                          | I <sub>L</sub> = 3 mA                                                               | -    | -    | 0.4  | V  |

| SYMBOL                 | PARAMETER                                                      | CONDITION                                                                                                                         | MIN.  | TYP. | MAX.  | UNIT |
|------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|
| f <sub>SCL</sub>       | SCL clock frequency                                            |                                                                                                                                   | _     | 400  | _     | kHz  |
| Diagnostic             |                                                                |                                                                                                                                   | 1     | 1    | 1     | 1    |
| V <sub>DIAG</sub>      | diagnostic pin LOW output voltage                              | fault condition; $I_{DIAG} = 200 \ \mu A$                                                                                         | -     | -    | 0.8   | V    |
| V <sub>o(offset)</sub> | output voltage when offset is detected                         |                                                                                                                                   | ± 1.5 | ± 2  | ± 2.5 | V    |
| THD <sub>clip</sub>    | THD clip detection level                                       | IB3 bit D7 = 0                                                                                                                    | _     | 3    | -     | %    |
|                        |                                                                | IB3 bit D7 = 1                                                                                                                    | _     | 1    | -     | %    |
| T <sub>j(warn)</sub>   | average junction temperature for                               | IB3 bit D4 = 0                                                                                                                    | 135   | 145  | 155   | °C   |
|                        | pre-warning                                                    | IB3 bit D4 = 1                                                                                                                    | 112   | 122  | 132   | °C   |
| T <sub>j(mute)</sub>   | average junction temperature for 3 dB muting                   | V <sub>IN</sub> = 0.05 V                                                                                                          | 150   | 160  | 170   | °C   |
| T <sub>j(off)</sub>    | average junction temperature when all outputs are switched off |                                                                                                                                   | 165   | 175  | 185   | °C   |
| Z <sub>o(load)</sub>   | impedance when a DC load is detected                           |                                                                                                                                   | -     | _    | 6     | Ω    |
| Z <sub>o(open)</sub>   | impedance when an open DC load is detected                     |                                                                                                                                   | 500   | -    | -     | Ω    |
| I <sub>o(load)</sub>   | amplifier current when AC load detection is detected           |                                                                                                                                   | 550   | _    | -     | mA   |
| I <sub>o(open)</sub>   | amplifier current when an open<br>AC load is detected          |                                                                                                                                   | -     | _    | 150   | mA   |
| Amplifier              | •                                                              |                                                                                                                                   |       |      | 1     | •    |
| Po                     | output power                                                   | $R_L = 4 \Omega$ ; $V_P = 14.4 V$ ; THD = 0.5 %                                                                                   | 18    | 19   | _     | W    |
|                        |                                                                | $R_L = 4 \Omega$ ; $V_P = 14.4 V$ ; THD = 10 %                                                                                    | 25    | 26   | -     | W    |
|                        |                                                                | $R_L = 4 \Omega; V_P = 14.4 V;$<br>$V_{IN} = 2 V RMS square wave$<br>(maximum power)                                              | 39    | 41   | -     | W    |
|                        |                                                                | $ \begin{array}{l} R_L = 4 \ \Omega; \ V_P = 15.2 \ V; \\ V_{IN} = 2 \ V \ RMS \ square \ wave \\ (maximum \ power) \end{array} $ | 44    | 46   | -     | W    |
|                        |                                                                | $R_L$ = 2 $\Omega;V_P$ = 14.4 V; THD = 0.5 %                                                                                      | 27    | 31   | -     | W    |
|                        |                                                                | $R_L$ = 2 $\Omega$ ; $V_P$ = 14.4 V; THD = 10 %                                                                                   | 40    | 44   | -     | W    |
|                        |                                                                | $R_L = 2 \Omega; V_P = 14.4 V;$<br>$V_{IN} = 2 V RMS$ square wave<br>(maximum power)                                              | 64    | 69   | -     | W    |
| THD                    | total harmonic distortion                                      |                                                                                                                                   | -     | 0.01 | 0.1   | %    |
|                        |                                                                | $P_0 = 1$ W to 12 W; f = 10 kHz                                                                                                   | _     | 0.2  | 0.5   | %    |
|                        |                                                                | $P_{o} = 4 W; f = 1 kHz$                                                                                                          | _     | 0.01 | 0.03  | %    |
|                        |                                                                | line driver mode; $V_o = 2 V (RMS)$ ;<br>f = 1 kHz; $R_L = 600 \Omega$                                                            | -     | 0.01 | 0.03  | %    |

## TDA8589J; TDA8589xJ

| SYMBOL                    | PARAMETER                                        | CONDITION                                                                                     | MIN. | TYP. | MAX. | UNIT |
|---------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------|------|------|------|------|
| α <sub>cs</sub>           | channel separation (crosstalk)                   | f = 1 Hz to 10 kHz; $R_{source}$ = 600 $\Omega$                                               | 50   | 60   | -    | dB   |
|                           |                                                  | P <sub>o</sub> = 4 W; f = 1 kHz                                                               | -    | 80   | _    | dB   |
| SVRR                      | supply voltage ripple rejection                  | f = 100 Hz to 10 kHz;<br>R <sub>source</sub> = 600 Ω                                          | 55   | 70   | -    | dB   |
| CMRR                      | common mode ripple rejection                     | amplifier mode;<br>$V_{common} = 0.3 V (p-p);$<br>f = 1 kHz to 3 kHz; $R_{source} = 0 \Omega$ | 40   | 70   | -    | dB   |
| V <sub>cm(max)(rms)</sub> | maximum common mode voltage<br>level (rms value) | f = 1 kHz                                                                                     | -    | -    | 0.6  | V    |
| V <sub>n(o)(LN)</sub>     | noise output voltage in line driver mode         | filter 20 Hz to 22 kHz;<br>$R_{source} = 600 \Omega$                                          | -    | 25   | 35   | μV   |
| V <sub>n(o)(amp)</sub>    | noise output voltage in amplifier mode           | filter 20 Hz to 22 kHz;<br>$R_{source} = 600 \Omega$                                          | -    | 50   | 70   | μV   |
| G <sub>v(amp)</sub>       | voltage gain in amplifier mode                   | single-ended in to differential out                                                           | 25   | 26   | 27   | dB   |
| G <sub>v(LN)</sub>        | voltage gain in line driver mode                 | single-ended in to differential out                                                           | 19   | 20   | 21   | dB   |
| Zi                        | input impedance                                  | C <sub>IN</sub> = 220 nF                                                                      | 55   | 70   | -    | kΩ   |
| α <sub>mute</sub>         | mute attenuation                                 | V <sub>O(on)</sub> /V <sub>O(mute)</sub>                                                      | 80   | 90   | -    | dB   |
| V <sub>o(mute)</sub>      | output voltage mute                              | V <sub>IN</sub> = 1 V (RMS)                                                                   | _    | 70   | -    | μV   |
| B <sub>p</sub>            | power bandwidth                                  | -1 dB; THD = 1 %                                                                              | -    | 20   | -    | kHz  |

## Voltage regulator section

 $T_{amb}$  = 25 °C;  $V_P$  = 14.4 V; measured in the test circuit Fig.28; unless otherwise specified.

| SYMBOL                   | PARAMETER                                | CONDITIONS                                                                                          | MIN.                           | TYP.                           | MAX.                           | UNIT |
|--------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------|--------------------------------|------|
| Supply                   |                                          |                                                                                                     |                                |                                |                                |      |
| V <sub>P</sub>           | supply voltage                           | regulator 1, 3, 4 and 5 on                                                                          | 10.0                           | 14.4                           | 18                             | V    |
|                          |                                          | regulator 2                                                                                         |                                |                                |                                |      |
|                          |                                          | switched on                                                                                         | 4                              | _                              | _                              | V    |
|                          |                                          | in regulation                                                                                       | 6.3                            | -                              | 50                             | V    |
|                          |                                          | overvoltage for shut-down                                                                           | 18.1                           | 22                             | -                              | V    |
| I <sub>q(tot)</sub>      | total quiescent supply current           | standby mode; note 1                                                                                | -                              | 150                            | 190                            | μA   |
| Reset outp               | out (push-pull stage, pin F              | RST)                                                                                                |                                | ·                              |                                | •    |
| V <sub>REG2(th)(r)</sub> | rising threshold voltage of regulator 2  | $V_P$ is rising;<br>$I_{O(REG2)} = 50 \text{ mA}$                                                   | V <sub>O(REG2)</sub><br>- 0.2  | V <sub>O(REG2)</sub><br>- 0.1  | V <sub>O(REG2)</sub><br>- 0.04 | V    |
| V <sub>REG2(th)(f)</sub> | falling threshold voltage of regulator 2 | $V_P$ is falling;<br>$I_{O(REG2)} = 50 \text{ mA}$                                                  | V <sub>O(REG2)</sub><br>- 0.25 | V <sub>O(REG2)</sub><br>- 0.15 | V <sub>O(REG2)</sub><br>- 0.1  | V    |
| I <sub>sink(L)</sub>     | LOW-level sink current                   | $V_{RST} \le 0.8 V$                                                                                 | 1                              | -                              | -                              | mA   |
| I <sub>source(H)</sub>   | HIGH-level source current                | $\label{eq:VRST} \begin{array}{l} V_{RST} = V_{O(REG2)} - 0.5 \ V; \\ V_{P} = 14.4 \ V \end{array}$ | 200                            | 600                            | -                              | μA   |
| t <sub>r</sub>           | rise time                                | note 2                                                                                              | -                              | 2                              | 50                             | μs   |
| t <sub>f</sub>           | fall time                                | note 2                                                                                              | _                              | 10                             | 50                             | μs   |

| SYMBOL               | PARAMETER                             | CONDITIONS                                                                                                             | MIN. | TYP. | MAX. | UNIT |
|----------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Reset dela           | y (pin RESCAP)                        |                                                                                                                        | 1    | I    | I    | I    |
| I <sub>ch</sub>      | charge current                        | V <sub>RESCAP</sub> = 0 V                                                                                              | 1    | 4    | 8    | μA   |
| I <sub>dch</sub>     | discharge current                     | $V_{\text{RESCAP}} = 3 \text{ V}; \text{ V}_{\text{P}} \ge 4.3 \text{ V}$                                              | 1    | 7    | _    | mA   |
| V <sub>th(rst)</sub> | reset signal threshold voltage        | TDA8588AJ and<br>TDA8588J                                                                                              | 2.5  | 3    | 3.5  | V    |
|                      |                                       | TDA8588BJ                                                                                                              | 1.6  | 2.1  | 2.6  | V    |
| t <sub>d(rst)</sub>  | reset signal delay                    | without C <sub>RESCAP</sub> ; note 3                                                                                   | _    | 40   | _    | μs   |
|                      |                                       | C <sub>RESCAP</sub> = 47 nF; note 3;<br>see Fig.15                                                                     | 15   | 35   | 100  | ms   |
| Regulator            | 1: REG1 (audio; I <sub>O</sub> = 5 m/ | A)                                                                                                                     | *    |      |      |      |
| V <sub>O(REG1)</sub> | output voltage                        | 0.5 mA $\le$ I <sub>O</sub> $\le$ 400 mA;<br>12 V < V <sub>P</sub> < 18 V                                              |      |      |      |      |
|                      |                                       | IB2[D3:D2] = 01                                                                                                        | 7.9  | 8.3  | 8.7  | V    |
|                      |                                       | IB2[D3:D2] = 10                                                                                                        | 8.1  | 8.5  | 8.9  | V    |
|                      |                                       | IB2[D3:D2] = 11                                                                                                        | 8.3  | 8.7  | 9.1  | V    |
| V <sub>O(LN)</sub>   | line regulation voltage               | $12 \text{ V} \le \text{V}_{\text{P}} \le 18 \text{ V}$                                                                | -    | -    | 50   | mV   |
| V <sub>O(load)</sub> | load regulation voltage               | $5 \text{ mA} \le I_O \le 400 \text{ mA}$                                                                              | -    | -    | 100  | mV   |
| SVRR                 | supply voltage ripple rejection       | f <sub>ripple</sub> = 120 Hz;<br>V <sub>ripple</sub> = 2 V (p-p)                                                       | 50   | 60   | -    | dB   |
| V <sub>drop</sub>    | dropout voltage                       | V <sub>P</sub> = 7.5 V; note 4                                                                                         |      |      |      |      |
|                      |                                       | I <sub>O</sub> = 200 mA                                                                                                | _    | 0.4  | 0.8  | V    |
|                      |                                       | I <sub>O</sub> = 400 mA4                                                                                               | _    | 0.6  | 2.5  | V    |
| l <sub>limit</sub>   | current limit                         | $V_0 \ge 7 V$ ; note 5                                                                                                 | 400  | 700  | _    | mA   |
| I <sub>sc</sub>      | short-circuit current                 | $R_L \le 0.5 \Omega$ ; note 6                                                                                          | 70   | 190  | _    | mA   |
| Regulator            | 2: REG2 (microprocesso                | r; l <sub>O</sub> = 5 mA)                                                                                              | -    |      |      |      |
| V <sub>O(REG2)</sub> | output voltage                        | $\begin{array}{l} 0.5 \text{ mA} \leq I_O \leq 350 \text{ mA}; \\ 10 \text{ V} \leq V_P \leq 18 \text{ V} \end{array}$ |      |      |      |      |
|                      |                                       | TDA8589AJ and<br>TDA8589J                                                                                              | 4.75 | 5.0  | 5.25 | V    |
|                      |                                       | TDA8589BJ                                                                                                              | 3.1  | 3.3  | 3.5  | V    |
| V <sub>O(LN)</sub>   | line regulation voltage               | $10 \text{ V} \le \text{V}_{\text{P}} \le 18 \text{ V}$                                                                | -    | 3    | 50   | mV   |
| V <sub>O(load)</sub> | load regulation voltage               | $0.5 \text{ mA} \le I_O \le 300 \text{ mA}$                                                                            | -    | -    | 100  | mV   |
| SVRR                 | supply voltage ripple rejection       | $f_{ripple} = 120 \text{ Hz};$<br>$V_{ripple} = 2 \text{ V} (p-p)$                                                     | 40   | 50   | -    | dB   |
|                      |                                       |                                                                                                                        |      |      |      |      |