

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# TDA8932B

# Class-D audio amplifier Rev. 04 — 18 December 2008

**Product data sheet** 

#### **General description** 1.

The TDA8932B is a high efficiency class-D amplifier with low power dissipation.

The continuous time output power is  $2 \times 15$  W in stereo half-bridge application ( $R_L = 4 \Omega$ ) or 1  $\times$  30 W in mono full-bridge application (R<sub>L</sub> = 8  $\Omega$ ). Due to the low power dissipation the device can be used without any external heat sink when playing music. Due to the implementation of thermal foldback, even for high supply voltages and/or lower load impedances, the device continues to operate with considerable music output power without the need for an external heat sink.

The device has two full-differential inputs driving two independent outputs. It can be used in a mono full-bridge configuration (BTL) or in a stereo half-bridge configuration (SE).

#### 2. **Features**

- Operating voltage from 10 V to 36 V asymmetrical or ±5 V to ±18 V symmetrical
- Mono-bridged tied load (full-bridge) or stereo single-ended (half-bridge) application
- Application without heat sink using thermally enhanced small outline package
- High efficiency and low-power dissipation
- Thermally protected and thermal foldback
- Current limiting to avoid audio holes
- Full short-circuit proof across load and to supply lines (using advanced current protection)
- Switchable internal or external oscillator (master-slave setting)
- No pop noise
- Full-differential inputs

## **Applications**

- Flat panel television sets
- Flat panel monitor sets
- Multimedia systems
- Wireless speakers
- Mini and micro systems
- Home sound sets



## 4. Quick reference data

Table 1. Quick reference data

 $V_P$  = 22 V;  $f_{osc}$  = 320 kHz;  $T_{amb}$  = 25 °C; unless otherwise specified.

| Symbol              | Parameter                       | Conditions                                                                     | N          | /lin | Тур  | Max | Unit |
|---------------------|---------------------------------|--------------------------------------------------------------------------------|------------|------|------|-----|------|
| Supplies            |                                 |                                                                                |            |      |      |     |      |
| $V_P$               | supply voltage                  | asymmetrical supply                                                            | 1          | 0    | 22   | 36  | V    |
| l <sub>P</sub>      | supply current                  | Sleep mode                                                                     | -          |      | 145  | 195 | μΑ   |
| $I_{q(tot)}$        | total quiescent<br>current      | Operating mode; no load, no snubbers and no filter connected                   | -          |      | 40   | 50  | mA   |
| Stereo S            | E channel; R <sub>s</sub> < 0.1 | <u>Ω[1]</u>                                                                    |            |      |      |     |      |
| $P_{o(RMS)}$        | RMS output power                | continuous time output power per channel; THD+N = 10 %; $f_i$ = 1 kHz          |            |      |      |     |      |
|                     |                                 | $R_L = 4 \Omega; V_P = 22 V$                                                   | 1          | 3.8  | 15.3 | -   | W    |
|                     |                                 | $R_L = 8 \Omega$ ; $V_P = 30 V$                                                | 1          | 4.0  | 15.5 | -   | W    |
|                     |                                 | short time output power per<br>channel; THD+N = 10 %;<br>$f_i = 1 \text{ kHz}$ | <u>[2]</u> |      |      |     |      |
|                     |                                 | $R_L = 4 \Omega$ ; $V_P = 29 V$                                                | 2          | 23.8 | 26.5 | -   | W    |
| Mono B              | ΓL; $R_s < 0.1 \Omega^{[1]}$    |                                                                                |            |      |      |     |      |
| P <sub>o(RMS)</sub> | RMS output power                | continuous time output power;<br>THD+N = 10 %; $f_i$ = 1 kHz                   |            |      |      |     |      |
|                     |                                 | $R_L = 4 \Omega; V_P = 12 V$                                                   | 1          | 5.5  | 17.2 | -   | W    |
|                     |                                 | $R_L = 8 \Omega$ ; $V_P = 22 V$                                                | 2          | 8.9  | 32.1 | -   | W    |
|                     |                                 | short time output power;<br>THD+N = 10 %; $f_i$ = 1 kHz                        | [2]        |      |      |     |      |
|                     |                                 | $R_L = 8 \Omega; V_P = 29 V$                                                   | 4          | 9.5  | 55.0 | -   | W    |

<sup>[1]</sup> Output power is measured indirectly; based on  $R_{DSon}$  measurement.

## 5. Ordering information

Table 2. Ordering information

| Type number | Package  |                                                                                                                                    |          |  |  |  |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|
|             | Name     | Description                                                                                                                        | Version  |  |  |  |
| TDA8932BT   | SO32     | plastic small outline package; 32 leads;<br>body width 7.5 mm                                                                      | SOT287-1 |  |  |  |
| TDA8932BTW  | HTSSOP32 | plastic thermal enhanced thin shrink small outline<br>package; 32 leads; body width 6.1 mm; lead pitch<br>0.65 mm; exposed die pad | SOT549-1 |  |  |  |

TDA8932B\_4 © NXP B.V. 2008. All rights reserved.

<sup>[2]</sup> Two layer application board (55 mm  $\times$  45 mm), 35  $\mu$ m copper, FR4 base material in free air with natural convection.

NXP Semiconductors TDA8932B

Class-D audio amplifier

## 6. Block diagram



NXP Semiconductors TDA8932B

#### **Class-D audio amplifier**

## 7. Pinning information

#### 7.1 Pinning



#### 7.2 Pin description

Table 3. Pin description

| Symbol               | Pin | Description                                                       |
|----------------------|-----|-------------------------------------------------------------------|
| V <sub>SSD(HW)</sub> | 1   | negative digital supply voltage and handle wafer connection       |
| IN1P                 | 2   | positive audio input for channel 1                                |
| IN1N                 | 3   | negative audio input for channel 1                                |
| DIAG                 | 4   | diagnostic output; open-drain                                     |
| ENGAGE               | 5   | engage input to switch between Mute mode and Operating mode       |
| POWERUP              | 6   | power-up input to switch between Sleep mode and Mute mode         |
| CGND                 | 7   | control ground; reference for POWERUP, ENGAGE and DIAG            |
| $V_{DDA}$            | 8   | positive analog supply voltage                                    |
| $V_{SSA}$            | 9   | negative analog supply voltage                                    |
| OSCREF               | 10  | input internal oscillator setting (only master setting)           |
| HVPREF               | 11  | decoupling of internal half supply voltage reference              |
| INREF                | 12  | decoupling for input reference voltage                            |
| TEST                 | 13  | test signal input; for testing purpose only                       |
| IN2N                 | 14  | negative audio input for channel 2                                |
| IN2P                 | 15  | positive audio input for channel 2                                |
| V <sub>SSD(HW)</sub> | 16  | negative digital supply voltage and handle wafer connection       |
| V <sub>SSD(HW)</sub> | 17  | negative digital supply voltage and handle wafer connection       |
| DREF                 | 18  | decoupling of internal (reference) 5 V regulator for logic supply |

Table 3. Pin description ... continued

| 145.00.              | 4000. | manage and the second s |
|----------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol               | Pin   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| HVP2                 | 19    | half supply output voltage 2 for charging single-ended capacitor for channel 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| $V_{DDP2}$           | 20    | positive power supply voltage for channel 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| BOOT2                | 21    | bootstrap high-side driver channel 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| OUT2                 | 22    | PWM output channel 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| $V_{SSP2}$           | 23    | negative power supply voltage for channel 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| STAB2                | 24    | decoupling of internal 11 V regulator for channel 2 drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| STAB1                | 25    | decoupling of internal 11 V regulator for channel 1 drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| V <sub>SSP1</sub>    | 26    | negative power supply voltage for channel 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| OUT1                 | 27    | PWM output channel 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| BOOT1                | 28    | bootstrap high-side driver channel 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| $V_{DDP1}$           | 29    | positive power supply voltage for channel 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| HVP1                 | 30    | half supply output voltage 1 for charging single-ended capacitor for channel 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| OSCIO                | 31    | oscillator input in slave configuration or oscillator output in master configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| V <sub>SSD(HW)</sub> | 32    | negative digital supply voltage and handle wafer connection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Exposed die pad      | e -   | HTSSOP32 package only[1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

<sup>[1]</sup> The exposed die pad has to be connected to  $V_{SSD(HW)}$ .

## 8. Functional description

#### 8.1 General

The TDA8932B is a mono full-bridge or stereo half-bridge audio power amplifier using class-D technology. The audio input signal is converted into a Pulse Width Modulated (PWM) signal via an analog input stage and PWM modulator. To enable the output power Diffusion Metal Oxide Semiconductor (DMOS) transistors to be driven, this digital PWM signal is applied to a control and handshake block and driver circuits for both the high side and low side. A 2nd-order low-pass filter converts the PWM signal to an analog audio signal across the loudspeakers.

The TDA8932B contains two independent half-bridges with full differential input stages. The loudspeakers can be connected in the following configurations:

- Mono full-bridge: Bridge Tied Load (BTL)
- Stereo half-bridge: Single-Ended (SE)

The TDA8932B contains common circuits to both channels such as the oscillator, all reference sources, the mode functionality and a digital timing manager. The following protections are built-in: thermal foldback, temperature, current and voltage protections.

#### 8.2 Mode selection and interfacing

The TDA8932B supports four operating modes, selected using pins POWERUP and ENGAGE:

- Sleep mode: with low supply current.
- Mute mode: the amplifiers are switching idle (50 % duty cycle), but the audio signal at the output is suppressed by disabling the VI-converter input stages. The capacitors on pins HVP1 and HVP2 have been charged to half the supply voltage (asymmetrical supply only).
- · Operating mode: the amplifiers are fully operational with output signal.
- · Fault mode.

Pins POWERUP and ENGAGE are referenced to pin CGND.

<u>Table 4</u> shows the different modes as a function of the voltages on the POWERUP and ENGAGE pins.

Table 4. Mode selection

| Mode      | Pin             |                   |            |  |  |
|-----------|-----------------|-------------------|------------|--|--|
|           | POWERUP         | ENGAGE            | DIAG       |  |  |
| Sleep     | < 0.8 V         | < 0.8 V           | don't care |  |  |
| Mute      | 2 V to 6.0 V[1] | < 0.8 V[1]        | > 2 V      |  |  |
| Operating | 2 V to 6.0 V[1] | 2.4 V to 6.0 V[1] | > 2 V      |  |  |
| Fault     | 2 V to 6.0 V[1] | don't care        | < 0.8 V    |  |  |

<sup>[1]</sup> In case of symmetrical supply conditions the voltage applied to pins POWERUP and ENGAGE must never exceed the supply voltage (V<sub>DDA</sub>, V<sub>DDP1</sub> or V<sub>DDP2</sub>).

If the transition between Mute mode and Operating mode is controlled via a time constant, the start-up will be pop free since the DC output offset voltage is applied gradually to the output between Mute mode and Operating mode. The bias current setting of the VI-converters is related to the voltage on pin ENGAGE:

- Mute mode: the bias current setting of the VI-converters is zero (VI-converters disabled)
- · Operating mode: the bias current is at maximum

The time constant required to apply the DC output offset voltage gradually between Mute mode and Operating mode can be generated by connecting a 470 nF decoupling capacitor to pin ENGAGE.



#### 8.3 Pulse width modulation frequency

The output of the amplifier is a PWM signal with a carrier frequency of approximately 320 kHz. Using a 2nd-order low-pass filter in the application results in an analog audio signal across the loudspeaker. The PWM switching frequency can be set by an external resistor Rosc connected between pins OSCREF and  $V_{SSD(HW)}$ . The carrier frequency can be set between 300 kHz and 500 kHz. Using an external resistor of 39 k $\Omega$ , the carrier frequency is set to an optimized value of 320 kHz (see Figure 5).

If two or more TDA8932B devices are used in the same audio application, it is recommended to synchronize the switching frequency of all devices. This can be realized by connecting all OSCIO pins together and configure one of the TDA8932B in the application as clock master, while the other TDA8932B devices are configured in slave mode.

Pin OSCIO is a 3-state input or output buffer. Pin OSCIO is configured in master mode as an oscillator output and in slave mode as an oscillator input. Master mode is enabled by applying a resistor while slave mode is entered by connecting pin OSCREF directly to pin  $V_{\text{SSD(HW)}}$  (without any resistor).

The value of the resistor also sets the frequency of the carrier which can be estimated by the following formula:

$$f_{osc} = \frac{12.45 \times 10^9}{Rosc} \tag{1}$$

Where:

f<sub>osc</sub> = oscillator frequency (Hz)

Rosc = oscillator resistor (on pin OSCREF) ( $\Omega$ )



Table 5 summarizes how to configure the TDA8932B in master or slave configuration.

For device synchronization see Section 14.6 "Device synchronization".

Table 5. Master or slave configuration

| Configuration | Pin                                          |        |
|---------------|----------------------------------------------|--------|
|               | OSCREF                                       | OSCIO  |
| Master        | Rosc > 25 k $\Omega$ to $V_{SSD(HW)}$        | output |
| Slave         | Rosc = 0 $\Omega$ ; shorted to $V_{SSD(HW)}$ | input  |

#### 8.4 Protection

The following protection is included in the TDA8932B:

- Thermal Foldback (TF)
- OverTemperature Protection (OTP)
- OverCurrent Protection (OCP)
- Window Protection (WP)
- Supply voltage protection:
  - UnderVoltage Protection (UVP)
  - OverVoltage Protection (OVP)
  - UnBalance Protection (UBP)
- ElectroStatic Discharge (ESD)

The reaction of the device to the different fault conditions differs per protection.

8 of 48

#### 8.4.1 Thermal Foldback (TF)

If the junction temperature of the TDA8932B exceeds the threshold level ( $T_j > 140~^{\circ}C$ ) the gain of the amplifier is decreased gradually to a level where the combination of dissipation (P) and the thermal resistance from junction to ambient [ $R_{th(j-a)}$ ] results in a junction temperature around the threshold level.

This means that the device will not completely switch off, but remains operational at lower output power levels. Especially with music output signals this feature enables high peak output power while still operating without any external heat sink other than the printed-circuit board area.

If the junction temperature still increases due to external causes, the OTP shuts down the amplifier completely.

#### 8.4.2 OverTemperature Protection (OTP)

If the junction temperature  $T_i > 155$  °C, then the power stage will shut down immediately.

#### 8.4.3 OverCurrent Protection (OCP)

When the loudspeaker terminals are short-circuited or if one of the demodulated outputs of the amplifier is short-circuited to one of the supply lines, this will be detected by the OCP.

If the output current exceeds the maximum output current ( $I_{O(ocp)} > 4$  A), this current will be limited by the amplifier to 4 A while the amplifier outputs remain switching (the amplifier is NOT shutdown completely). This is called current limiting.

The amplifier can distinguish between an impedance drop of the loudspeaker and a low-ohmic short-circuit across the load or to one of the supply lines. This impedance threshold depends on the supply voltage used:

- In case of a short-circuit across the load, the audio amplifier is switched off completely
  and after approximately 100 ms it will try to restart again. If the short-circuit condition
  is still present after this time, this cycle will be repeated. The average dissipation will
  be low because of this low duty cycle.
- In case of a short to one of the supply lines, this will trigger the OCP and the amplifier will be shut down. During restart the window protection will be activated. As a result the amplifier will not start until 100 ms after the short to the supply lines is removed.
- In case of impedance drop (e.g. due to dynamic behavior of the loudspeaker) the same protection will be activated. The maximum output current is again limited to 4 A, but the amplifier will NOT switch off completely (thus preventing audio holes from occurring). The result will be a clipping output signal without any artifacts.

#### 8.4.4 Window Protection (WP)

The WP checks the PWM output voltage before switching from Sleep mode to Mute mode (outputs switching) and is activated:

During the start-up sequence, when pin POWERUP is switched from Sleep mode to
Mute mode. In the event of a short-circuit at one of the output terminals to V<sub>DDP1</sub>,
V<sub>SSP1</sub>, V<sub>DDP2</sub> or V<sub>SSP2</sub> the start-up procedure is interrupted and the TDA8932B waits
for open-circuit outputs. Because the check is done before enabling the power stages,
no large currents will flow in the event of a short-circuit.

 When the amplifier is completely shut down due to activation of the OCP because a short-circuit to one of the supply lines is made, then during restart (after 100 ms) the window protection will be activated. As a result the amplifier will not start until the short-circuit to the supply lines is removed.

#### 8.4.5 Supply voltage protection

If the supply voltage drops below 10 V, the UnderVoltage Protection (UVP) circuit is activated and the system will shut down directly. This switch-off will be silent and without pop noise. When the supply voltage rises above the threshold level, the system is restarted again after 100 ms.

If the supply voltage exceeds 36 V the OverVoltage Protection (OVP) circuit is activated and the power stages will shut down. It is re-enabled as soon as the supply voltage drops below the threshold level. The system is restarted again after 100 ms.

It should be noted that supply voltages > 40 V may damage the TDA8932B. Two conditions should be distinguished:

- 1. If the supply voltage is pumped to higher values by the TDA8932B application itself (see also <u>Section 14.3</u>), the OVP is triggered and the TDA8932B is shut down. The supply voltage will decrease and the TDA8932B is protected against any overstress.
- 2. If a supply voltage > 40 V is caused by other or external causes, then the TDA8932B will shut down, but the device can still be damaged since the supply voltage will remain > 40 V in this case. The OVP protection is not a supply voltage clamp.

An additional UnBalance Protection (UBP) circuit compares the positive analog supply voltage ( $V_{DDA}$ ) and the negative analog supply voltage ( $V_{SSA}$ ) and is triggered if the voltage difference between them exceeds a certain level. This level depends on the sum of both supply voltages. The unbalance threshold levels can be defined as follows:

- LOW-level threshold:  $V_{P(th)(ubp)I} < \frac{8}{5} \times V_{HVPREF}$
- HIGH-level threshold:  $V_{P(th)(ubp)h} > \frac{8}{3} \times V_{HVPREF}$

In a symmetrical supply the UBP is released when the unbalance of the supply voltage is within 6 % of its starting value.

Table 6 shows an overview of all protection and the effect on the output signal.

Table 6. Protection overview

| Protection | Restart               |              |  |  |
|------------|-----------------------|--------------|--|--|
|            | When fault is removed | Every 100 ms |  |  |
| OTP        | no                    | yes          |  |  |
| OCP        | yes                   | no           |  |  |
| WP         | yes                   | no           |  |  |
| UVP        | no                    | yes          |  |  |
| OVP        | no                    | yes          |  |  |
| UBP        | no                    | yes          |  |  |

#### 8.5 Diagnostic input and output

Whenever a protection other than TF is triggered, pin DIAG is forced LOW level (see Table 6). An internal reference supply will pull-up the open-drain DIAG output to approximately 2.4 V. This internal reference supply can deliver approximately 50 µA. Pin DIAG refers to pin CGND. The diagnostic output signal during different short conditions is illustrated in Figure 6. Using pin DIAG as input, a voltage < 0.8 V will put the device into Fault mode.



#### 8.6 Differential inputs

For a high common-mode rejection ratio and a maximum of flexibility in the application, the audio inputs are fully differential. By connecting the inputs anti-parallel, the phase of one of the two channels can be inverted, so that the amplifier can operate as a mono BTL amplifier. The input configuration for a mono BTL application is illustrated in Figure 7.

In SE configuration it is also recommended to connect the two differential inputs in anti-phase. This has advantages for the current handling of the power supply at low signal frequencies and minimizes supply pumping (see also Section 14.8).



#### 8.7 Output voltage buffers

When pin POWERUP is set HIGH, the half supply output voltage buffers are switched on in asymmetrical supply configuration. The start-up will be pop free since the device starts switching when the capacitor on pin HVPREF and the SE capacitors are completely charged.

Output voltage buffers:

- Pins HVP1 and HVP2: The time required for charging the SE capacitor depends on its value. The half supply voltage output is disabled when the TDA8932B is used in a symmetrical supply application.
- Pin HVPREF: This output voltage reference buffer charges the capacitor on pin HVPREF.
- Pin INREF: This output voltage reference buffer charges the input reference capacitor on pin INREF. Pin INREF applies the bias voltage for the inputs.

## 9. Internal circuitry

Table 7. Internal circuitry

| Pin | Symbol        | Equivalent circuit |
|-----|---------------|--------------------|
| 1   | $V_{SSD(HW)}$ |                    |
| 16  | $V_{SSD(HW)}$ |                    |
| 17  | $V_{SSD(HW)}$ |                    |
| 32  | $V_{SSD(HW)}$ |                    |



| 2  | IN1P  |  |
|----|-------|--|
| 3  | IN1N  |  |
| 12 | INREF |  |
| 14 | IN2N  |  |
| 15 | IN2P  |  |



#### 4 DIAG



TDA8932B\_4

**Product data sheet** 

Table 7. Internal circuitry ...continued

## Pin Symbol **Equivalent circuit ENGAGE** 5 2.8 V $\frac{1}{4}$ 100 kΩ ± 20 % 本 太 CGND VSSA 001aaf608 6 **POWERUP** $V_{DDA}$ 本 本 本 $V_{\text{SSA}}$ CGND 001aad788 7 CGND $V_{DDA}$ 本 本 $V_{SSA}$ 001aad789 8 $V_{\text{DDA}}$ 本 $V_{SSA}$ - V<sub>SSD</sub>

001aad790

 Table 7.
 Internal circuitry ...continued

| Pin | Symbol           | Equivalent circuit |                                                              |
|-----|------------------|--------------------|--------------------------------------------------------------|
| 9   | V <sub>SSA</sub> | 9 —                | V <sub>DDA</sub> V <sub>SSD</sub> 001aad791                  |
| 10  | OSCREF           |                    | V <sub>DDA</sub> I <sub>ref</sub> V <sub>SSA</sub> 001aad792 |
| 11  | HVPREF           |                    | VDDA<br>11<br>VSSA 001aaf604                                 |
| 13  | TEST             |                    | V <sub>DDA</sub> 13  V <sub>SSA</sub> 001aad795              |
| 18  | DREF             |                    | V <sub>DD</sub><br>18<br>V <sub>SSD</sub><br>001aag025       |

14 of 48

 Table 7.
 Internal circuitry ...continued

| Pin | Symbol Symbol     | Equivalent circuit                                                                                       |
|-----|-------------------|----------------------------------------------------------------------------------------------------------|
| 19  | HVP2              | =quitaion, onoun                                                                                         |
| 30  | HVP1              | 19, 30 VDDA VSSA 001aag026                                                                               |
| 20  | $V_{DDP2}$        |                                                                                                          |
| 23  | V <sub>SSP2</sub> | 20, 29 ——                                                                                                |
| 26  | V <sub>SSP1</sub> | —<br>本                                                                                                   |
| 29  | $V_{DDP1}$        | 23, 26 ———————————————————————————————————                                                               |
| 21  | BOOT2             | 21 29                                                                                                    |
| 28  | BOOT1             | 21, 28 ———————————————————————————————————                                                               |
| 22  | OUT2              |                                                                                                          |
| 27  | OUT1              | V <sub>DDP1</sub> ,<br>V <sub>DDP2</sub><br>22, 27<br>V <sub>SSP1</sub> ,<br>V <sub>SSP2</sub> 001aag027 |
| 24  | STAB2             | - V                                                                                                      |
| 25  | STAB1             | V <sub>DDA</sub> 24, 25  V <sub>SSP1</sub> , V <sub>SSP2</sub> 001aag028                                 |
| 31  | OSCIO             | DREF<br>V <sub>SSD</sub><br>001aag029                                                                    |

15 of 48

## 10. Limiting values

Table 8. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

|                  |                                |                                 |     | •                          |                |      |
|------------------|--------------------------------|---------------------------------|-----|----------------------------|----------------|------|
| Symbol           | Parameter                      | Conditions                      |     | Min                        | Max            | Unit |
| $V_{P}$          | supply voltage                 | asymmetrical supply             | [1] | -0.3                       | +40            | V    |
| $V_{x}$          | voltage on pin x               |                                 |     |                            |                |      |
|                  | IN1P, IN1N, IN2P, IN2N         |                                 | [2] | <b>-</b> 5                 | +5             | V    |
|                  | OSCREF, OSCIO, TEST            |                                 | [3] | $V_{\text{SSD(HW)}} - 0.3$ | 5              | V    |
|                  | POWERUP, ENGAGE,<br>DIAG       |                                 | [4] | V <sub>CGND</sub> – 0.3    | 6              | V    |
|                  | all other pins                 |                                 | [5] | $V_{SS} - 0.3$             | $V_{DD} + 0.3$ | V    |
| I <sub>ORM</sub> | repetitive peak output current | maximum output current limiting | [6] | 4                          | -              | Α    |
| Tj               | junction temperature           |                                 |     | -                          | 150            | °C   |
| $T_{stg}$        | storage temperature            |                                 |     | -55                        | +150           | °C   |
| T <sub>amb</sub> | ambient temperature            |                                 |     | -40                        | +85            | °C   |
| Р                | power dissipation              |                                 |     | -                          | 5              | W    |
| V <sub>esd</sub> | electrostatic discharge        | HBM                             | [7] | -2000                      | +2000          | V    |
|                  | voltage                        | MM                              | [8] | -200                       | +200           | V    |

<sup>[1]</sup>  $V_P = V_{DDP1} - V_{SSP1} = V_{DDP2} - V_{SSP2}$ .

#### 11. Thermal characteristics

Table 9. Thermal characteristics

| Symbol                 | Parameter                                                          | Conditions                  | Min          | Тур | Max | Unit |
|------------------------|--------------------------------------------------------------------|-----------------------------|--------------|-----|-----|------|
| SO32 pack              | kage                                                               |                             |              |     |     |      |
| R <sub>th(j-a)</sub>   | thermal resistance from junction to ambient                        | free air natural convection |              |     |     |      |
|                        |                                                                    | JEDEC test board            | <u>[1]</u> _ | 41  | 44  | K/W  |
|                        |                                                                    | 2 layer application board   | [2] _        | 44  | -   | K/W  |
| $\Psi_{\text{j-lead}}$ | thermal characterization parameter from junction to lead           |                             | -            | -   | 30  | K/W  |
| $\Psi_{\text{j-top}}$  | thermal characterization parameter from junction to top of package |                             | [3] _        | -   | 8   | K/W  |

TDA8932B\_4 © NXP B.V. 2008. All rights reserved.

<sup>[2]</sup> Measured with respect to pin INREF;  $V_x < V_{DD} + 0.3 \text{ V}$ .

<sup>[3]</sup> Measured with respect to pin  $V_{SSD(HW)}$ ;  $V_x < V_{DD} + 0.3 \text{ V}$ .

<sup>[4]</sup> Measured with respect to pin CGND;  $V_x < V_{DD} + 0.3 \text{ V}$ .

<sup>[5]</sup>  $V_{SS} = V_{SSP1} = V_{SSP2}$ ;  $V_{DD} = V_{DDP1} = V_{DDP2}$ .

<sup>[6]</sup> Current limiting concept.

<sup>[7]</sup> Human Body Model (HBM);  $R_s$  = 1500  $\Omega$ ; C = 100 pF For pins 2, 3, 11, 14 and 15  $V_{esd}$  = ±1800 V.

<sup>[8]</sup> Machine Model (MM);  $R_s = 0 \Omega$ ; C = 200 pF;  $L = 0.75 \mu H$ .

Table 9. Thermal characteristics ... continued

| Symbol                 | Parameter                                                          | Conditions                  | Min          | Тур | Max | Unit |
|------------------------|--------------------------------------------------------------------|-----------------------------|--------------|-----|-----|------|
| HTSSOP3                | 2 package                                                          |                             |              |     |     |      |
| R <sub>th(j-a)</sub>   | thermal resistance from junction to ambient                        | free air natural convection |              |     |     |      |
|                        |                                                                    | JEDEC test board            | [1] -        | 47  | 50  | K/W  |
|                        |                                                                    | 2 layer application board   | <u>[4]</u> _ | 48  | -   | K/W  |
| $\Psi_{\text{j-lead}}$ | thermal characterization parameter from junction to lead           |                             | -            | -   | 30  | K/W  |
| $\Psi_{\text{j-top}}$  | thermal characterization parameter from junction to top of package |                             | <u>[3]</u> - | -   | 2   | K/W  |
| $R_{th(j-c)}$          | thermal resistance from junction to case                           | free air natural convection | -            | 4.0 | -   | K/W  |

- [1] Measured on a JEDEC high K-factor test board (standard EIA/JESD 51-7) in free air with natural convection.
- [2] Two layer application board (55 mm  $\times$  45 mm), 35  $\mu$ m copper, FR4 base material in free air with natural convection.
- [3] Strongly depends on where the measurement is taken on the package.
- [4] Two layer application board (55 mm  $\times$  40 mm), 35  $\mu$ m copper, FR4 base material in free air with natural convection.

#### 12. Static characteristics

Table 10. Static characteristics

 $V_P$  = 22 V;  $f_{osc}$  = 320 kHz;  $T_{amb}$  = 25 °C; unless otherwise specified.

| Symbol              | Parameter                      | Conditions                                                   | Min | Тур | Max | Unit      |
|---------------------|--------------------------------|--------------------------------------------------------------|-----|-----|-----|-----------|
| Supply              |                                |                                                              |     |     |     |           |
| $V_P$               | supply voltage                 | asymmetrical supply                                          | 10  | 22  | 36  | V         |
|                     |                                | symmetrical supply                                           | ±5  | ±11 | ±18 | V         |
| I <sub>P</sub>      | supply current                 | Sleep mode; no load                                          | -   | 145 | 195 | μΑ        |
| I <sub>q(tot)</sub> | total quiescent current        | Operating mode; no load, no snubbers and no filter connected | -   | 40  | 50  | mA        |
| Series res          | istance output power switch    | es                                                           |     |     |     |           |
| R <sub>DSon</sub>   | drain-source on-state          | T <sub>j</sub> = 25 °C                                       | -   | 150 | -   | mΩ        |
|                     | resistance                     | T <sub>j</sub> = 125 °C                                      | -   | 234 | -   | $m\Omega$ |
| Power-up            | input: pin POWERUP[1]          |                                                              |     |     |     |           |
| $V_{I}$             | input voltage                  |                                                              | 0   | -   | 6.0 | V         |
| I <sub>I</sub>      | input current                  | $V_I = 3 V$                                                  | -   | 1   | 20  | μΑ        |
| $V_{IL}$            | LOW-level input voltage        |                                                              | 0   | -   | 8.0 | V         |
| $V_{IH}$            | HIGH-level input voltage       |                                                              | 2   | -   | 6.0 | V         |
| Engage in           | put: pin ENGAGE <sup>[1]</sup> |                                                              |     |     |     |           |
| V <sub>O</sub>      | output voltage                 | open pin                                                     | 2.4 | 2.8 | 3.1 | V         |
| VI                  | input voltage                  |                                                              | 0   | -   | 6.0 | V         |
| lo                  | output current                 | $V_I = 0 V$                                                  | -   | 50  | 60  | μΑ        |
| V <sub>IL</sub>     | LOW-level input voltage        |                                                              | 0   | -   | 0.8 | V         |
| V <sub>IH</sub>     | HIGH-level input voltage       |                                                              | 2.4 | -   | 6.0 | V         |

**Product data sheet** 

Class-D audio amplifier

18 of 48

Table 10. Static characteristics ... continued

 $V_P$  = 22 V;  $f_{osc}$  = 320 kHz;  $T_{amb}$  = 25 °C; unless otherwise specified.

| Symbol                    | Parameter                                          | Conditions                                                                                 | Min                        | Тур               | Max                        | Unit |
|---------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------------|-------------------|----------------------------|------|
| Diagnostic                | output: pin DIAG[1]                                |                                                                                            |                            |                   |                            |      |
| V <sub>O</sub>            | output voltage                                     | protection activated; see Table 6                                                          | -                          | -                 | 8.0                        | V    |
|                           |                                                    | Operating mode                                                                             | 2                          | 2.5               | 3.3                        | V    |
| Bias voltag               | e for inputs: pin INREF                            |                                                                                            |                            |                   |                            |      |
| V <sub>O(bias)</sub>      | bias output voltage                                | with respect to pin V <sub>SSA</sub>                                                       | -                          | 2.1               | -                          | V    |
| Half supply               | voltage                                            |                                                                                            |                            |                   |                            |      |
| Pins HVP1                 | and HVP2                                           |                                                                                            |                            |                   |                            |      |
| V <sub>O</sub>            | output voltage                                     | half supply voltage to charge SE capacitor                                                 | 0.5V <sub>P</sub> –<br>0.2 | 0.5V <sub>P</sub> | 0.5V <sub>P</sub> +<br>0.2 | V    |
| l <sub>O</sub>            | output current                                     | $V_{HVP1} = V_O - 1 V;$<br>$V_{HVP2} = V_O - 1 V$                                          | -                          | 50                | -                          | mA   |
| Pin HVPRE                 | F                                                  |                                                                                            |                            |                   |                            |      |
| V <sub>O</sub>            | output voltage                                     | half supply reference voltage in<br>Mute mode                                              | 0.5V <sub>P</sub> –<br>0.2 | 0.5V <sub>P</sub> | 0.5V <sub>P</sub> +<br>0.2 | V    |
| Reference                 | voltage for internal logic: pin                    | DREF                                                                                       |                            |                   |                            |      |
| V <sub>O</sub>            | output voltage                                     |                                                                                            | 4.5                        | 4.8               | 5.1                        | ٧    |
| Amplifier o               | utputs: pins OUT1 and OUT2                         |                                                                                            |                            |                   |                            |      |
| V <sub>O(offset)</sub>    | output offset voltage                              | SE; with respect to pin HVPREF                                                             |                            |                   |                            |      |
|                           |                                                    | Mute mode                                                                                  | -                          | -                 | 15                         | mV   |
|                           |                                                    | Operating mode                                                                             | -                          | -                 | 100                        | mV   |
|                           |                                                    | BTL                                                                                        |                            |                   |                            |      |
|                           |                                                    | Mute mode                                                                                  | -                          | -                 | 20                         | mV   |
|                           |                                                    | Operating mode                                                                             | -                          | -                 | 150                        | mV   |
| Stabilizer o              | output: pins STAB1 and STAB                        | 2                                                                                          |                            |                   |                            |      |
| V <sub>O</sub>            | output voltage                                     | Mute mode and Operating mode; with respect to pins V <sub>SSP1</sub> and V <sub>SSP2</sub> | 10                         | 11                | 12                         | V    |
| Voltage pro               | otection                                           |                                                                                            |                            |                   |                            |      |
| $V_{P(uvp)}$              | undervoltage protection supply voltage             |                                                                                            | 8.0                        | 9.2               | 9.9                        | V    |
| V <sub>P(ovp)</sub>       | overvoltage protection supply voltage              |                                                                                            | 36.1                       | 37.4              | 40                         | V    |
| $V_{P(th)(ubp)I}$         | low unbalance protection threshold supply voltage  | V <sub>HVPREF</sub> = 11 V                                                                 | -                          | -                 | 18                         | V    |
| $V_{P(th)(ubp)h}$         | high unbalance protection threshold supply voltage | V <sub>HVPREF</sub> = 11 V                                                                 | 29                         | -                 | -                          | V    |
| Current pro               | otection                                           |                                                                                            |                            |                   |                            |      |
| I <sub>O(ocp)</sub>       | overcurrent protection output current              | current limiting                                                                           | 4                          | 5                 | -                          | Α    |
| Temperatu                 | re protection                                      |                                                                                            |                            |                   |                            |      |
| T <sub>act(th_prot)</sub> | thermal protection activation temperature          |                                                                                            | 155                        | -                 | 160                        | °C   |

Table 10. Static characteristics ... continued

 $V_P$  = 22 V;  $f_{osc}$  = 320 kHz;  $T_{amb}$  = 25 °C; unless otherwise specified.

| Symbol                  | Parameter                               | Conditions           | Min | Тур | Max | Unit |
|-------------------------|-----------------------------------------|----------------------|-----|-----|-----|------|
| $T_{act(th\_fold)}$     | thermal foldback activation temperature |                      | 140 | -   | 150 | °C   |
| Oscillator r            | reference; pin OSCIO[2]                 |                      |     |     |     |      |
| V <sub>IH</sub>         | HIGH-level input voltage                |                      | 4.0 | -   | 5   | V    |
| V <sub>IL</sub>         | LOW-level input voltage                 |                      | 0   | -   | 8.0 | V    |
| $V_{OH}$                | HIGH-level output voltage               |                      | 4.0 | -   | 5   | V    |
| V <sub>OL</sub>         | LOW-level output voltage                |                      | 0   | -   | 8.0 | V    |
| N <sub>slave(max)</sub> | maximum number of slaves                | driven by one master | 12  | -   | -   | -    |

<sup>[1]</sup> Measured with respect to pin CGND.

## 13. Dynamic characteristics

#### Table 11. Switching characteristics

 $V_P = 22 \text{ V}$ ;  $T_{amb} = 25 \,^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol              | Parameter                | Conditions           | Min | Тур | Max | Unit |  |  |
|---------------------|--------------------------|----------------------|-----|-----|-----|------|--|--|
| Internal o          | Internal oscillator      |                      |     |     |     |      |  |  |
| f <sub>osc</sub>    | oscillator frequency     | $Rosc = 39 k\Omega$  | -   | 320 | -   | kHz  |  |  |
|                     |                          | range                | 300 | -   | 500 | kHz  |  |  |
| Timing P            | WM output: pins OUT1 and | OUT2                 |     |     |     |      |  |  |
| t <sub>r</sub>      | rise time                | I <sub>O</sub> = 0 A | -   | 10  | -   | ns   |  |  |
| t <sub>f</sub>      | fall time                | I <sub>O</sub> = 0 A | -   | 10  | -   | ns   |  |  |
| t <sub>w(min)</sub> | minimum pulse width      | I <sub>O</sub> = 0 A | -   | 80  | -   | ns   |  |  |

#### Table 12. SE characteristics

 $V_P = 22 \; V; \; R_L = 2 \times 4 \; \Omega; \; f_i = 1 \; \text{kHz}; \; f_{osc} = 320 \; \text{kHz}; \; R_S < 0.1 \; \Omega ^{\boxed{11}}; \; T_{amb} = 25 \; ^{\circ}C; \; \text{unless otherwise specified}.$ 

| Symbol               | Parameter                      | Conditions                                                     | M            | lin | Тур   | Max  | Unit |
|----------------------|--------------------------------|----------------------------------------------------------------|--------------|-----|-------|------|------|
| THD+N                | total harmonic                 | $P_0 = 1 W$                                                    | <u>[2]</u>   |     |       |      |      |
|                      | distortion-plus-noise          | $f_i = 1 \text{ kHz}$                                          | -            |     | 0.015 | 0.05 | %    |
|                      |                                | $f_i = 6 \text{ kHz}$                                          | -            |     | 80.0  | 0.10 | %    |
| $G_{v(cl)}$          | closed-loop voltage gain       | V <sub>i</sub> = 100 mV; no load                               | 2            | 9   | 30    | 31   | dB   |
| $ \Delta G_v $       | voltage gain difference        |                                                                | -            |     | 0.5   | 1    | dB   |
| $\alpha_{\tt CS}$    | channel separation             | $P_0 = 1 W; f_i = 1 kHz$                                       | 7            | 0   | 80    | -    | dB   |
| SVRR                 | supply voltage rejection ratio | Operating mode                                                 | [3]          |     |       |      |      |
|                      |                                | f <sub>i</sub> = 100 Hz                                        | -            |     | 60    | -    | dB   |
|                      |                                | f <sub>i</sub> = 1 kHz                                         | 4            | 0   | 50    | -    | dB   |
| $ Z_i $              | input impedance                | differential                                                   | 7            | 0   | 100   | -    | kΩ   |
| V <sub>n(o)</sub>    | output noise voltage           | Operating mode; $R_s = 0 \Omega$                               | <u>[4]</u> - |     | 100   | 150  | μV   |
|                      |                                | Mute mode                                                      | [4] _        |     | 70    | 100  | μV   |
| V <sub>O(mute)</sub> | mute output voltage            | Mute mode; $V_i = 1 \text{ V (RMS)}$ and $f_i = 1 \text{ kHz}$ | -            |     | 100   | -    | μV   |

<sup>[2]</sup> Measured with respect to pin  $V_{SSD(HW)}$ .

Table 12. SE characteristics ... continued

 $V_P = 22 \text{ V}; R_L = 2 \times 4 \Omega; f_i = 1 \text{ kHz}; f_{osc} = 320 \text{ kHz}; R_s < 0.1 \Omega$   $T_{amb} = 25 \degree C; unless otherwise specified.$ 

| Symbol                | Parameter                   | Conditions                                | Min        | Тур  | Max | Unit |
|-----------------------|-----------------------------|-------------------------------------------|------------|------|-----|------|
| CMRR                  | common mode rejection ratio | $V_{i(cm)} = 1 V (RMS)$                   | -          | 75   | -   | dB   |
| ηρο                   | output power efficiency     | P <sub>o</sub> = 15 W                     |            |      |     |      |
|                       |                             | $V_P = 22 \text{ V}; R_L = 4 \Omega$      | 90         | 92   | -   | %    |
|                       |                             | $V_P = 30 \text{ V}; R_L = 8 \Omega$      | 91         | 93   | -   | %    |
| P <sub>o(RMS)</sub> R | RMS output power            | continuous time output power per channel  | <u>[5]</u> |      |     |      |
|                       |                             | $R_L = 4 \Omega$ ; $V_P = 22 V$           |            |      |     |      |
|                       |                             | $THD+N = 0.5 \%$ ; $f_i = 1 \text{ kHz}$  | 10.9       | 12.1 | -   | W    |
|                       |                             | THD+N = $0.5 \%$ ; $f_i = 100 \text{ Hz}$ | -          | 12.1 | -   | W    |
|                       |                             | THD+N = 10 %; f <sub>i</sub> = 1 kHz      | 13.8       | 15.3 | -   | W    |
|                       |                             | THD+N = 10 %; $f_i = 100 \text{ Hz}$      | -          | 15.3 | -   | W    |
|                       |                             | $R_L = 8 \Omega$ ; $V_P = 30 V$           |            |      |     |      |
|                       |                             | $THD+N = 0.5 \%; f_i = 1 \text{ kHz}$     | 11.1       | 12.3 | -   | W    |
|                       |                             | $THD+N = 0.5 \%$ ; $f_i = 100 Hz$         | -          | 12.3 | -   | W    |
|                       |                             | $THD+N = 10 \%$ ; $f_i = 1 \text{ kHz}$   | 14.0       | 15.5 | -   | W    |
|                       |                             | $THD+N = 10 \%$ ; $f_i = 100 Hz$          | -          | 15.5 | -   | W    |
|                       |                             | short time output power per channel       | <u>[5]</u> |      |     |      |
|                       |                             | $R_L=4~\Omega;~V_P=29~V$                  |            |      |     |      |
|                       |                             | THD+N = 0.5 %                             | 19.0       | 21.1 | -   | W    |
|                       |                             | THD+N = 10 %                              | 23.8       | 26.5 | -   | W    |

<sup>[1]</sup>  $R_s$  is the series resistance of inductor and capacitor of low-pass LC filter in the application.

Table 13. BTL characteristics

 $V_P = 22~V; R_L = 8~\Omega; f_i = 1~kHz; f_{osc} = 320~kHz; R_s < 0.1~\Omega^{11}; T_{amb} = 25~^{\circ}C; unless otherwise specified.$ 

| Symbol             | Parameter                                   | Conditions                     | Min   | Тур   | Max | Unit |
|--------------------|---------------------------------------------|--------------------------------|-------|-------|-----|------|
| THD+N              | D+N total harmonic<br>distortion-plus-noise | $P_0 = 1 W$                    | [2]   |       |     |      |
|                    |                                             | f <sub>i</sub> = 1 kHz         | -     | 0.007 | 0.1 | %    |
|                    |                                             | f <sub>i</sub> = 6 kHz         | -     | 0.05  | 0.1 | %    |
| G <sub>v(cl)</sub> | closed-loop voltage gain                    |                                | 35    | 36    | 37  | dB   |
| SVRR               | supply voltage rejection ratio              | Operating mode                 | [3]   |       |     |      |
|                    |                                             | f <sub>i</sub> = 100 Hz        | -     | 75    | -   | dB   |
|                    |                                             | f <sub>i</sub> = 1000 Hz       | 70    | 75    | -   | dB   |
|                    |                                             | sleep; f <sub>i</sub> = 100 Hz | [3] _ | 80    | -   | dB   |
| $ Z_i $            | input impedance                             | differential                   | 35    | 50    |     | kΩ   |

DA8932B\_4 © NXP B.V. 2008. All rights reserved.

<sup>[2]</sup> THD+N is measured in a bandwidth of 20 Hz to 20 kHz, AES17 brick wall.

<sup>[3]</sup> Maximum  $V_{ripple} = 2 V (p-p)$ ;  $R_s = 0 \Omega$ .

<sup>[4]</sup> B = 20 Hz to 20 kHz, AES17 brick wall.

 <sup>[5]</sup> Output power is measured indirectly; based on R<sub>DSon</sub> measurement.
 Two layer application board (55 mm × 45 mm), 35 μm copper, FR4 base material in free air with natural convection.

Table 13. BTL characteristics ...continued

 $V_P$  = 22 V;  $R_L$  = 8  $\Omega$ ;  $f_i$  = 1 kHz;  $f_{osc}$  = 320 kHz;  $R_s$  < 0.1  $\Omega^{[1]}$ ;  $T_{amb}$  = 25 °C; unless otherwise specified.

| Symbol               | Parameter                   | Conditions                                                     | Min          | Тур  | Max | Unit |
|----------------------|-----------------------------|----------------------------------------------------------------|--------------|------|-----|------|
| $V_{n(o)}$           | output noise voltage        | $R_s = 0 \Omega$                                               |              |      |     |      |
|                      |                             | Operating mode                                                 | <u>[4]</u> _ | 100  | 150 | μV   |
|                      |                             | Mute mode                                                      | <u>[4]</u> _ | 70   | 100 | μV   |
| V <sub>O(mute)</sub> | mute output voltage         | Mute mode; $V_i = 1 \text{ V (RMS)}$ and $f_i = 1 \text{ kHz}$ | -            | 100  | -   | μV   |
| CMRR                 | common mode rejection ratio | $V_{i(cm)} = 1 V (RMS)$                                        | -            | 75   | -   | dB   |
| ηρο                  | output power efficiency     | $P_0$ = 15 W; $V_P$ = 12 V and $R_L$ = 4 $\Omega$              | 88           | 90   | -   | %    |
|                      |                             | $P_0$ = 30 W; $V_P$ = 22 V and $R_L$ = 8 $\Omega$              | 90           | 92   | -   | %    |
| P <sub>o(RMS)</sub>  | RMS output power            | continuous time output power                                   | [5]          |      |     |      |
|                      |                             | $R_L = 4 \Omega; V_P = 12 V$                                   |              |      |     |      |
|                      |                             | $THD+N = 0.5 \%$ ; $f_i = 1 \text{ kHz}$                       | 11.8         | 13.2 | -   | W    |
|                      |                             | $THD+N = 0.5 \%$ ; $f_i = 100 Hz$                              | -            | 13.2 | -   | W    |
|                      |                             | $THD+N = 10 \%; f_i = 1 \text{ kHz}$                           | 15.5         | 17.2 | -   | W    |
|                      |                             | THD+N = 10 %; $f_i = 100 \text{ Hz}$                           | -            | 17.2 | -   | W    |
|                      |                             | $R_L = 8 \Omega; V_P = 22 V$                                   |              |      |     |      |
|                      |                             | $THD+N = 0.5 \%$ ; $f_i = 1 \text{ kHz}$                       | 23.1         | 25.7 | -   | W    |
|                      |                             | THD+N = 0.5 %; $f_i = 100 \text{ Hz}$                          | -            | 25.7 | -   | W    |
|                      |                             | $THD+N = 10 \%; f_i = 1 \text{ kHz}$                           | 28.9         | 32.1 | -   | W    |
|                      |                             | THD+N = 10 %; $f_i = 100 \text{ Hz}$                           | -            | 32.1 | -   | W    |
|                      |                             | short time output power                                        | [5]          |      |     |      |
|                      |                             | $R_L = 4 \Omega; V_P = 15 V$                                   |              |      |     |      |
|                      |                             | THD+N = 0.5 %                                                  | 18.5         | 20.6 | -   | W    |
|                      |                             | THD+N = 10 %                                                   | 23.9         | 26.6 | -   | W    |
|                      |                             | $R_L = 8 \Omega$ ; $V_P = 29 V$                                |              |      |     |      |
|                      |                             | THD+N = 0.5 %                                                  | 36.0         | 40.0 | -   | W    |
|                      |                             | THD+N = 10 %                                                   | 49.5         | 55.0 | -   | W    |

<sup>[1]</sup>  $R_s$  is the series resistance of inductor and capacitor of low-pass LC filter in the application.

<sup>[2]</sup> THD+N is measured in a bandwidth of 20 Hz to 20 kHz, AES17 brick wall.

<sup>[3]</sup> Maximum  $V_{ripple} = 2 V (p-p); R_s = 0 \Omega.$ 

<sup>[4]</sup> B = 20 Hz to 20 kHz, AES17 brick wall.

<sup>[5]</sup> Output power is measured indirectly; based on  $R_{DSon}$  measurement. Two layer application board (55 mm  $\times$  45 mm), 35  $\mu$ m copper, FR4 base material in free air with natural convection.

## 14. Application information

#### 14.1 Output power estimation

The output power  $P_o$  at THD+N = 0.5 %, just before clipping, for the SE and BTL configuration can be estimated using Equation 2 and Equation 3.

SE configuration:

$$P_{o(0.5\%)} = \frac{\left[ \left( \frac{R_L}{R_L + R_{DSon} + R_s + R_{ESR}} \right) \times (1 - t_{w(min)} \times f_{osc}) \times V_P \right]^2}{8 \times R_L}$$
 (2)

BTL configuration:

$$P_{o(0.5\%)} = \frac{\left[ \left( \frac{R_L}{R_L + 2 \times (R_{DSon} + R_s)} \right) \times (I - t_{w(min)} \times f_{osc}) \times V_P \right]^2}{2 \times R_I}$$
 (3)

Where:

 $V_P$  = supply voltage  $V_{DDP1} - V_{SSP1}$  (V) or  $V_{DDP2} - V_{SSP2}$  (V)

 $R_L$  = load impedance ( $\Omega$ )

 $R_{DSon}$  = on-resistance power switch ( $\Omega$ )

 $R_s$  = series resistance output inductor ( $\Omega$ )

 $R_{ESR}$  = equivalent series resistance SE capacitor ( $\Omega$ )

 $t_{w(min)}$  = minimum pulse width (s); 80 ns typical

 $f_{osc}$  = oscillator frequency (Hz); 320 kHz typical with Rosc = 39 k $\Omega$ 

The output power  $P_0$  at THD+N = 10 % can be estimated by:

$$P_{o(10\%)} = 1.25 \times P_{o(0.5\%)} \tag{4}$$

<u>Figure 8</u> and <u>Figure 9</u> show the estimated output power at THD+N = 0.5 % and THD+N = 10 % as a function of the supply voltage for SE and BTL configurations at different load impedances. The output power is calculated with:  $R_{DSon}$  = 0.15  $\Omega$  (at  $T_i$  = 25 °C),  $R_s$  = 0.05  $\Omega$ ,  $R_{ESR}$  = 0.05  $\Omega$  and  $I_{O(ocp)}$  = 4 A (minimum).





#### 14.2 Output current limiting

The peak output current  $I_{O(max)}$  is internally limited above a level of 4 A (minimum). During normal operation the output current should not exceed this threshold level of 4 A otherwise the output signal is distorted. The peak output current in SE or BTL configurations can be estimated using Equation 5 and Equation 6.

SE configuration:

$$I_{O(max)} \le \frac{0.5 \times V_P}{R_L + R_{DSon} + R_s + R_{ESR}} \le 4 A \tag{5}$$

BTL configuration:

$$I_{O(max)} \le \frac{V_P}{R_I + 2 \times (R_{DSon} + R_s)} \le 4 A$$
 (6)

Where:

 $V_P$  = supply voltage  $V_{DDP1} - V_{SSP1}$  (V) or  $V_{DDP2} - V_{SSP2}$  (V)

 $R_L$  = load impedance ( $\Omega$ )

 $R_{DSon}$  = on-resistance power switch ( $\Omega$ )

 $R_s$  = series resistance output inductor ( $\Omega$ )

 $R_{ESR}$  = equivalent series resistance SE capacitor ( $\Omega$ )

#### **Example:**

A 4  $\Omega$  speaker in the BTL configuration can be used up to a supply voltage of 18 V without running into current limiting. Current limiting (clipping) will avoid audio holes but it causes a comparable distortion like voltage clipping.

#### 14.3 Speaker configuration and impedance

For a flat frequency response (second-order Butterworth filter) it is necessary to change the low-pass filter components Llc and Clc according to the speaker configuration and impedance. Table 14 shows the practical required values.

Table 14. Filter component values

| Configuration | <b>R</b> <sub>L</sub> (Ω) | LIc (μH) | Clc (nF) |
|---------------|---------------------------|----------|----------|
| SE            | 4                         | 22       | 680      |
|               | 6                         | 33       | 470      |
|               | 8                         | 47       | 330      |
| BTL           | 4                         | 10       | 1500     |
|               | 6                         | 15       | 1000     |
|               | 8                         | 22       | 680      |

#### 14.4 Single-ended capacitor

The SE capacitor forms a high-pass filter with the speaker impedance. So the frequency response will roll-off with 20 dB per decade below f<sub>-3dB</sub> (3 dB cut-off frequency).

TDA8932B\_4 © NXP B.V. 2008. All rights reserved.

The 3 dB cut-off frequency is equal to:

$$f_{-3dB} = \frac{1}{2\pi \times R_L \times Cse} \tag{7}$$

Where:

 $f_{-3dB} = 3 dB cut-off frequency (Hz)$ 

 $R_L$  = load impedance ( $\Omega$ )

Cse = single-ended capacitance (F); see Figure 36

<u>Table 15</u> shows an overview of the required SE capacitor values in case of 60 Hz, 40 Hz or 20 Hz 3 dB cut-off frequency.

Table 15. SE capacitor values

| Impedance ( $\Omega$ ) Cse ( $\mu$ F) |                           |                           |                           |  |  |
|---------------------------------------|---------------------------|---------------------------|---------------------------|--|--|
|                                       | f <sub>-3dB</sub> = 60 Hz | f <sub>-3dB</sub> = 40 Hz | f <sub>-3dB</sub> = 20 Hz |  |  |
| 4                                     | 680                       | 1000                      | 2200                      |  |  |
| 6                                     | 470                       | 680                       | 1500                      |  |  |
| 8                                     | 330                       | 470                       | 1000                      |  |  |

#### 14.5 Gain reduction

The gain of the TDA8932B is internally fixed at 30 dB for SE (or 36 dB for BTL). The gain can be reduced by a resistive voltage divider at the input (see Figure 10).



Fig 10. Input configuration for reducing gain

When applying a resistive divider, the total closed-loop gain  $G_{v(tot)}$  can be calculated by Equation 8 and Equation 9:

$$G_{v(tot)} = G_{v(cl)} + 20log \left[ \frac{R_{EQ}}{R_{EQ} + (RI + R2)} \right]$$
 (8)

Where:

 $G_{v(tot)}$  = total closed-loop voltage gain (dB)

 $G_{v(cl)}$  = closed-loop voltage gain, fixed at 30 dB for SE (dB)

 $R_{EQ}$  = equivalent resistance, R3 and  $Z_i$  ( $\Omega$ )

 $R1 = series resistor(\Omega)$ 

 $R2 = series resistor (\Omega)$ 

TDA8932B\_4 © NXP B.V. 2008. All rights reserved.