# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



INTEGRATED CIRCUITS



Product specification Supersedes data of 2002 Oct 23 2004 Nov 02



### **TDA9888TS; TDA9889TS**

### FEATURES

- Applicable for terrestrial and cable TV reception
- 70 dB variable gain wide-band Intermediate Frequency (IF) amplifier (AC-coupled)
- Gain control via external control voltage (0 to 3 V)
- 2 V (p-p) differential low IF (downconverted) output for direct Analog-to-Digital Converter (ADC) interfacing
- Digital Video Broadcast (DVB) downconversion with integrated selectivity (allows to use one SAW filter applications)
- Integrated anti-aliasing tracking low-pass filter
- Fully integrated synthesizer controlled oscillator with excellent phase noise performance
- Synthesizer frequencies for a wide range of world wide DVB standards (for IF centre frequencies of 36, 44 and 57 MHz) with different channel bandwidths (6, 7 and 8 MHz) are possible; see Tables 1 and 2
- 4 MHz reference frequency input [signal from Phase-Locked Loop (PLL) tuning system] or operating as crystal oscillator

- Tuner Automatic Gain Control (TAGC) detector for independent tuner gain control loop applications
- TAGC operating as peak-sync detector, fast reaction time due to additional speed-up detector
- TAGC switch for feed-through of TAGC signal from analog TV demodulator (e.g. TDA9886) in case of hybrid (analog and digital TV demodulation) application
- Stabilizer circuit for ripple rejection and to achieve constant output signals
- Electrostatic discharge (ESD) protection for all pins.

### **GENERAL DESCRIPTION**

The TDA9888TS; TDA9889TS is an AGC amplifier circuit with integrated selectivity. The device provides downconversion and filtering without alignment for all DVB standards. The filtering considers the tough neighbouring channel conditions.

#### **ORDERING INFORMATION**

| ТҮРЕ      | PACKAGE |                                                                   |          |  |  |
|-----------|---------|-------------------------------------------------------------------|----------|--|--|
| NUMBER    | NAME    | DESCRIPTION                                                       | VERSION  |  |  |
| TDA9888TS | SSOP16  | plastic shrink small outline package; 16 leads; body width 5.3 mm | SOT338-1 |  |  |
| TDA9889TS |         |                                                                   |          |  |  |

# TDA9888TS; TDA9889TS

### QUICK REFERENCE DATA

| SYMBOL                      | PARAMETER                                                                                                | CONDITIONS                                                        | MIN. | TYP. | MAX. | UNIT   |
|-----------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------|------|------|--------|
| V <sub>P</sub>              | supply voltage                                                                                           | note 1                                                            | 4.5  | 5    | 5.5  | V      |
| I <sub>P</sub>              | supply current                                                                                           |                                                                   | 46   | 55   | 64   | mA     |
| V <sub>o(LIF)(p-p)</sub>    | typical low IF operating output voltage (peak-to-peak value)                                             |                                                                   | -    | 2    | -    | V      |
| $G_{\text{IF}(\text{max})}$ | maximum conversion gain                                                                                  | output peak-to-peak level to input RMS level ratio                | 85   | 90   | _    | dB     |
| G <sub>IF(cr)</sub>         | IF gain control range                                                                                    | see Fig.3                                                         | 60   | 70   | -    | dB     |
| f <sub>osc</sub>            | synthesizer controlled oscillator                                                                        | see Tables 1 and 2                                                | _    | 31   | -    | MHz    |
|                             | frequencies                                                                                              |                                                                   | _    | 31.5 | -    | MHz    |
|                             |                                                                                                          |                                                                   | _    | 32   | -    | MHz    |
|                             |                                                                                                          |                                                                   | _    | 40   | -    | MHz    |
|                             |                                                                                                          |                                                                   | _    | 53   | _    | MHz    |
| ΦN(synth)                   | synthesizer phase noise                                                                                  | at 1 kHz                                                          | 89   | 99   | -    | dBc    |
|                             | performance                                                                                              | at 10 kHz                                                         | 89   | 97   | -    | dBc    |
|                             |                                                                                                          | at 100 kHz                                                        | 98   | 102  | -    | dBc    |
| $\alpha_{LIF}$              | low IF band amplitude characteristic                                                                     | 0 dB at middle of band (standard independent)                     | -0.9 | -    | +0.9 | dB     |
| $\alpha_{N-1}$              | low-pass filter attenuation                                                                              | 8 MHz band; at 15.75 MHz                                          | 15   | -    | -    | dB     |
| $\alpha_{N+1}$              | suppression of IF input frequencies below wanted band at low IF output                                   | input frequency between<br>21 and 31 MHz; referenced<br>to 36 MHz | 30   | _    | _    | dB     |
| C/N                         | carrier-to-noise ratio at low IF                                                                         | at $\Delta f > 1$ MHz; see Fig.5                                  | 112  | 116  | -    | dBc/Hz |
| PSRR                        | power supply ripple rejection<br>[residual ripple AM, modulation<br>factor m at 2 V (p-p) low IF signal] | f <sub>ripple</sub> = 70 Hz; see Fig.7                            | -    | 1.4  | -    | %      |

#### Note

1. Some parameters can be decreased at  $V_{\text{P}}$  = 4.5 V.





### TDA9888TS; TDA9889TS

### PINNING

| SYMBOL         | PIN | DESCRIPTION                        |
|----------------|-----|------------------------------------|
| S0             | 1   | logic switch S0 input (frequency   |
|                |     | select)                            |
| REF            | 2   | 4 MHz crystal or reference input   |
| S2             | 3   | logic switch S2 input (AGC select) |
| LFS            | 4   | loop filter synthesizer PLL        |
| LFLP           | 5   | loop filter low-pass control PLL   |
| AGC            | 6   | AGC control voltage input          |
| LIF1           | 7   | low IF differential output 1       |
| LIF2           | 8   | low IF differential output 2       |
| TADJ           | 9   | tuner AGC TakeOver Point (TOP)     |
|                |     | adjustment                         |
| TAGC           | 10  | tuner AGC output                   |
| TAGCEXT        | 11  | external tuner AGC voltage input   |
| V <sub>P</sub> | 12  | supply voltage (+5 V)              |
| S1             | 13  | logic switch S1 input (frequency   |
|                |     | select)                            |
| GND            | 14  | ground supply                      |
| IF1            | 15  | IF differential input 1            |
| IF2            | 16  | IF differential input 2            |

### FUNCTIONAL DESCRIPTION

Figure 1 shows the simplified block diagram of the device. The integrated circuit contains the following functional blocks:

- 1. Gain controlled IF amplifier
- 2. Tuner AGC
- 3. Reference generation
- 4. Synthesizer for downconversion
- 5. Downconversion and complex filtering
- 6. Tracking low-pass filter with reference control
- 7. Low IF differential output stage
- 8. Logic control
- 9. Internal voltage stabilizer.

### Gain controlled IF amplifier

The IF amplifier consists of three AC-coupled differential stages. Gain control is performed by emitter degeneration. Total gain control range is 70 dB (typ.). The differential input impedance is typical 2 k $\Omega$  in parallel with 3 pF.



### **Tuner AGC**

The tuner AGC is realized by a TakeOver Point (TOP) network and a peak-level detector. The threshold level of the peak detector can be adjusted by an external potentiometer connected to pin TADJ. For IF signals above this threshold the level detector provides a discharge current to pin TAGC. An additional current source is internally connected to this pin providing charge current to the external tuner AGC capacitor. For IF signals of 8 dB below the threshold voltage this current will be increased by a factor of approximately 40 for faster AGC reaction. The ratio of discharge to charge current is normally approximately 2000 and approximately 50 for fast mode.

For use of the device in different applications the charge current can be switched off, for hybrid applications the signal at pin TAGCEXT can be fed via a transmission gate to pin TAGC (TDA9888TS; TDA9889TS combined with analog IF), controlled by the 3-state input pin S2. With an activated transmission gate all internal currents are off. In the event that the tuner AGC is not needed (e.g. TAGC from channel decoder or from an analog IF in hybrid chassis), pin TADJ should be left open-circuit and therefore all internal AGC currents will be switched off.

### TDA9888TS; TDA9889TS

#### **Reference generation**

The 4 MHz crystal is the reference for the downconversion synthesizer and the filter synthesizer.

The downconverted DVB frequency and the frequency adjustment of the integrated filters are dependent on the precision of the reference signal at pin REF. An operation as crystal oscillator is possible as well as connecting this input via a serial capacitor to another low-ohmic reference frequency source.

The integrated divider-by-8 generates the internally needed 500 kHz reference frequency for the DVB synthesizer and the reference filter.

#### Synthesizer for downconversion

The PLL synthesizer for downconversion consists of a Voltage Controlled Oscillator (VCO), a divider with a standard dependent divider factor, a frequency phase detector (constructed as a digital 3-state comparator) and a charge pump.

The VCO operates as an integrated low radiation relaxation oscillator at double the conversion frequency. For downconversion the VCO frequency is divided-by-2 to provide two differential square wave signals with exactly 90 degrees phase difference, independent of the VCO frequency.

The frequency phase detector compares the down-divided oscillator signal with the 500 kHz reference frequency signal and controls, via the charge pump, the control voltage at the external loop filter connected to pin LFS, which is required to tune the VCO exactly to the wanted frequency.

The divider, the frequency phase detector and the reference frequency divider are constructed in a low radiation technique to optimize the synthesizer spurious suppression in the downconverted output signal.

#### Downconversion and complex filtering

The gain controlled IF signal from the IF amplifier is fed to two identical linear mixers, operating in the 'in phase' and 'quadrature' mode in accordance to the 0 and 90 degree VCO signal from the synthesizer. With this, the downconverted DVB low IF signal is available as an I and Q signal in the frequency band from 1 to 9 MHz. These signals are fed to the complex filter section. As a result of adding both signals, the unwanted mirror signal will be attenuated (approximately 34 dB). The unwanted frequency components below 1 MHz are attenuated in a high-pass filter. This signal is then fed through a group-delay equalizer circuit.

#### Tracking low-pass filter with reference control

The low-pass filter is controlled by a reference signal [generated by a frequency synthesizer and can be switched by the standard selection (S0 and S1)].

The tracking low-pass filter is designed as a Tschebyscheff filter to guarantee sufficient suppression for the neighbouring picture carrier. An all-pass filter corrects the characteristic to obtain a flat (equivalent ripple) group delay behaviour.

#### Low IF differential output stage

The output amplifier consists of two identical differential operational amplifiers with a high common mode (DC) rejection ratio, to provide a constant DC voltage at the output stage. The amplified Low IF (LIF) signal is available as a differential signal with an amplitude of 2 V (p-p) and DC level of 2 V (typ.) between the output terminals of both amplifiers.

#### Logic control

The logic control provides an easy selection of the most common standards for Europe, USA and Japan with the two switches S0 and S1 (frequency selection different for TDA9888TS and TDA9889TS) and controls all internal standard dependent stages.

The five available tuner AGC modes can be set via the 3-state input pin S2 and  $R_{TOP}$  connection (at pin TADJ).

#### Internal voltage stabilizer

The band gap circuit generates a voltage of approximately 2.4 V, independent of the supply voltage and the temperature. A voltage regulator circuit, controlled by this voltage, produces a constant voltage of 3.55 V which is used as an internal reference voltage.

### TDA9888TS; TDA9889TS

### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL            | PARAMETER                                    | CONDITIONS                                                                                                        | MIN.  | MAX.           | UNIT |
|-------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------|----------------|------|
| V <sub>P</sub>    | supply voltage                               | $I_P = 64 \text{ mA}; T_{amb} = 70 \text{ °C};$<br>maximum chip temperature of<br>125 °C; $R_{th(j-a)} = maximum$ | _     | 5.5            | V    |
| V <sub>i(n)</sub> | input voltage at pins 1 to 11, 13, 15 and 16 |                                                                                                                   | -     | V <sub>P</sub> | V    |
| t <sub>sc</sub>   | short-circuit time to ground or VP           |                                                                                                                   | _     | 10             | s    |
| T <sub>stg</sub>  | storage temperature                          |                                                                                                                   | -25   | +150           | °C   |
| T <sub>amb</sub>  | ambient temperature                          |                                                                                                                   | -20   | +70            | °C   |
| V <sub>es</sub>   | electrostatic handling voltage for all pins  | note 1                                                                                                            | -200  | +200           | V    |
|                   |                                              | note 2                                                                                                            | -2500 | +2500          | V    |

#### Notes

1. Machine model (class B; SNW-FQ-302B): discharging a 200 pF capacitor via a 0.75 μH inductance.

2. Human body model (class 2; SNW-FQ-302A): discharging a 100 pF capacitor via a 1.5 k $\Omega$  series resistor.

### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 136   | K/W  |

# TDA9888TS; TDA9889TS

### CHARACTERISTICS

 $V_P = 5 V$ ;  $T_{amb} = 25 °C$ ; 8 MHz system; see Tables 1 or 2, CW test input signal is used for specification;  $V_{i(IF)(rms)} = 10 \text{ mV}$  frequency  $f_{IF} = 36 \text{ MHz}$  for low IF output of 5 MHz; IF input from 50  $\Omega$  via broadband transformer 1 : 1; gain controlled amplifier adjusted to low IF differential output of 2 V (p-p); measurements taken in test circuit of Fig.11 with external 4 MHz reference signal of 140 mV (RMS); unless otherwise specified.

| SYMBOL                      | PARAMETER                                                       | CONDITIONS                                       | MIN. | TYP. | MAX. | UNIT |
|-----------------------------|-----------------------------------------------------------------|--------------------------------------------------|------|------|------|------|
| Supply; pin                 | V <sub>P</sub>                                                  |                                                  | •    |      | -    |      |
| V <sub>P</sub>              | supply voltage                                                  | note 1                                           | 4.5  | 5    | 5.5  | V    |
| l <sub>P</sub>              | supply current                                                  |                                                  | 46   | 55   | 64   | mA   |
| P <sub>tot</sub>            | total power dissipation                                         |                                                  | -    | 275  | 352  | mW   |
| IF amplifier;               | pins IF1 and IF2; differential                                  |                                                  |      | -1   | •    | •    |
| G <sub>IF(max)</sub>        | maximum conversion gain                                         | output peak-to-peak level to                     | 85   | 90   | _    | dB   |
| G <sub>IF(min)</sub>        | minimum conversion gain                                         | input RMS level ratio                            | -    | 20   | 23   | dB   |
| G <sub>IF(cr)</sub>         | IF gain control range                                           | see Fig.3                                        | 60   | 70   | _    | dB   |
| B <sub>IF(-3dB)(II)</sub>   | lower limit –3 dB IF bandwidth                                  | note 2                                           | -    | 15   | _    | MHz  |
| B <sub>IF(-3dB)(ul)</sub>   | upper limit –3 dB IF bandwidth                                  | note 2                                           | -    | 80   | _    | MHz  |
| R <sub>i(dif)</sub>         | differential input resistance                                   | note 2                                           | -    | 2    | _    | kΩ   |
| C <sub>i(dif)</sub>         | differential input capacitance                                  | note 2                                           | -    | 3    | _    | pF   |
| VI                          | DC input voltage                                                |                                                  | -    | 1.9  | _    | V    |
| Low IF outp                 | ut signal; pins LIF1 and LIF2; d                                | ifferential; see Fig.8                           | 1    |      |      | •    |
| V <sub>o(LIF)(p-p)</sub>    | typical low IF operating output voltage (peak-to-peak value)    |                                                  | -    | 2    | -    | V    |
| V <sub>clip(u)</sub>        | upper clipping voltage level<br>(single-ended)                  |                                                  | 2.9  | -    | -    | V    |
| V <sub>clip(I)</sub>        | lower clipping voltage level<br>(single-ended)                  |                                                  | -    | -    | 0.6  | V    |
| R <sub>o(diff)</sub>        | output resistance (differential)                                | note 2                                           | _    | _    | 150  | Ω    |
| Vo                          | DC output voltage                                               |                                                  | _    | 2    | _    | V    |
| I <sub>bias(int)</sub>      | internal DC bias current for<br>emitter-follower (single-ended) |                                                  | 0.8  | 1    | -    | mA   |
| I <sub>o(source)(max)</sub> | maximum AC and DC output source current (single-ended)          |                                                  | 2.5  | -    | -    | mA   |
| I <sub>o(sink)(max)</sub>   | maximum AC and DC output sink current (single-ended)            | note 3                                           | 0.6  | -    | -    | mA   |
| Z <sub>L(diff)</sub>        | differential load impedance                                     | note 2                                           | 1.7  | -    | -    | kΩ   |
| $\alpha_{LIF}$              | low IF band amplitude characteristic                            | 0 dB at middle of band<br>(standard independent) | -0.9 | -    | +0.9 | dB   |
| t <sub>d(g)(LIF)</sub>      | low IF band group delay ripple                                  | from 1 MHz to 2 MHz                              | -    | _    | 150  | ns   |
|                             |                                                                 | from 2 MHz to end of band                        | -    | _    | 100  | ns   |
| $\alpha_{N-1}$              | low-pass filter attenuation                                     | 6 MHz band; at 11.75 MHz                         | 15   | -    | -    | dB   |
|                             |                                                                 | 7 MHz band; at 13.75 MHz                         | 15   | -    | -    | dB   |
|                             |                                                                 | 8 MHz band; at 15.75 MHz                         | 15   | -    | -    | dB   |
| α <sub>27MHz</sub>          | low-pass filter attenuation                                     | any band; at 27 MHz                              | 40   | 50   | _    | dB   |

| SYMBOL                    | PARAMETER                                                                                                   | CONDITIONS                                                                                                              | MIN. | TYP. | MAX.           | UNIT   |
|---------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|------|----------------|--------|
| $\alpha_{N+1}$            | suppression of IF input<br>frequencies below wanted<br>band at low IF output                                | input frequency between<br>21 and 31 MHz; referenced<br>to 36 MHz                                                       | 30   | 35   | -              | dB     |
| C/N                       | carrier-to-noise ratio at low IF                                                                            | at $\Delta f = 4.9 \text{ MHz}$ ; note 4a; see Fig.5                                                                    | 112  | 116  | -              | dBc/Hz |
|                           |                                                                                                             | at $\Delta f = 4.9 \text{ MHz}$ ; note 4b;<br>see Fig.5                                                                 | 90   | 100  | -              | dBc/Hz |
| $\alpha_{d3}$             | intermodulation at $f_{LIF1} = 4.1 \text{ MHz or}$ $f_{LIF2} = 5.9 \text{ MHz}$                             |                                                                                                                         | 35   | -    | -              | dB     |
| α <sub>d2</sub>           | in-band harmonics<br>low IF = multiple of 1.31 MHz<br>up to 7.86 MHz                                        | $f_{\rm IF1} = f_{\rm osc} + 1.31 \text{ MHz}$                                                                          | 40   | -    | -              | dB     |
| $\alpha_{H(spur)}$        | in-band spurious elements<br>(1 to 9 MHz)                                                                   | AC load: $Z_{L(diff)} > 1.7 \text{ k}\Omega$                                                                            | 50   | -    | -              | dB     |
|                           | out-band spurious elements<br>(>9 MHz)                                                                      |                                                                                                                         | 50   | -    | -              | dB     |
| PSRR                      | power supply ripple rejection                                                                               | f <sub>ripple</sub> = 70 Hz; see Fig.7                                                                                  | _    | _    | 5              | Hz     |
|                           | [residual ripple FM, peak<br>deviation ∆f at 2 V (p-p) low IF<br>signal]                                    | f <sub>ripple</sub> = 1 kHz; see Fig.7                                                                                  | _    | 25   | 35             | Hz     |
|                           |                                                                                                             | f <sub>ripple</sub> = 10 kHz; see Fig.7                                                                                 | -    | 1400 | 2000           | Hz     |
|                           | Signai                                                                                                      | f <sub>ripple</sub> = 100 kHz; see Fig.7                                                                                | _    | 2700 | 4000           | Hz     |
|                           | power supply ripple rejection<br>[residual ripple AM, modulation<br>factor m at 2 V (p-p) low IF<br>signal] | f <sub>ripple</sub> = 70 Hz; see Fig.7                                                                                  | -    | 1.4  | -              | %      |
| IF AGC cont               | rol; pin AGC                                                                                                |                                                                                                                         |      |      | •              |        |
| I <sub>i(sink)(max)</sub> | maximum input sink current                                                                                  |                                                                                                                         | _    | _    | 2              | μA     |
| V <sub>i(max)</sub>       | maximum allowable input voltage                                                                             |                                                                                                                         | -    | -    | V <sub>P</sub> | V      |
| G <sub>v</sub>            | gain control voltage range                                                                                  |                                                                                                                         | 0    | _    | 3              | V      |
| S <sub>AGC</sub>          | negative control steepness $\Delta G_{\text{IF}} / \Delta V_{\text{con}}$                                   | G <sub>v</sub> = 0.8 to 2.2 V                                                                                           | -    | 45   | -              | dB/V   |
| Tuner AGC;                | pin TAGC, operating as current                                                                              | t output; see Figs 3 and 4                                                                                              |      |      |                |        |
| Vi(IF)(min)(p-p)          | minimum controlled IF input<br>signal voltage between<br>pins IF1 and IF2<br>(peak-to-peak value)           | $\label{eq:top-state} \begin{split} R_{TOP} &= 22 \ \text{k}\Omega; \\ I_{TAGC(sink)} &= 100 \ \mu\text{A} \end{split}$ | -    | 81   | 84             | dBµV   |
| Vi(IF)(max)(p-p)          | maximum controlled IF input<br>signal voltage between<br>pins IF1 and IF2<br>(peak-to-peak value)           | $\label{eq:top-state} \begin{split} R_{TOP} &= 0 \ \Omega; \\ I_{TAGC(sink)} &= 100 \ \mu A \end{split}$                | 102  | 106  | -              | dBμV   |
| $V_{i(IF)}/\Delta T$      | variation of AGC controlled IF input voltage with temperature                                               | $\label{eq:response} \begin{split} R_{TOP} &= 8.2 \ k\Omega; \\ I_{TAGC(sink)} &= 100 \ \mu A \end{split}$              | -    | -    | 0.07           | dB/K   |
| l <sub>sink</sub>         | sink current (tuner AGC discharge current)                                                                  | V <sub>TAGC</sub> = 1 V                                                                                                 | 400  | 500  | 600            | μA     |

| SYMBOL                   | PARAMETER                                                               | CONDITIONS                                     | MIN.                 | TYP.       | MAX. | UNIT   |
|--------------------------|-------------------------------------------------------------------------|------------------------------------------------|----------------------|------------|------|--------|
| I <sub>source(1)</sub>   | source current (tuner AGC                                               | normal mode                                    | 0.21                 | 0.27       | 0.33 | μA     |
| I <sub>source(2)</sub>   | charge current)                                                         | fast mode activated by internal level detector | 8                    | 10         | 12   | μΑ     |
| V <sub>sat(ul)</sub>     | upper limit saturation voltage                                          | pin operating as current                       | V <sub>P</sub> - 0.3 | _          | _    | V      |
| V <sub>sat(II)</sub>     | lower limit saturation voltage                                          | output                                         | -                    | -          | 0.3  | V      |
| $\alpha_{TH}$            | level loss threshold of internal detector for activating fast AGC       | 0 dB corresponds to R <sub>TOP</sub> alignment | 6                    | 8          | 10   | dB     |
| t <sub>det(off)</sub>    | fast AGC detection off time                                             | all signal events below $\alpha_{TH}$          | 40                   | 60         | 80   | ms     |
| External tu              | ner AGC; electronic switch ope                                          | ration; pin TAGC connected t                   | o pin TAG            | CEXT       | •    | •      |
| R <sub>on</sub>          | resistance between pins TAGC and TAGCEXT in operation                   |                                                | -                    | 900        | 1200 | Ω      |
| V <sub>op(I/O)</sub>     | I/O operating voltage range                                             |                                                | 0                    | _          | VP   | V      |
| Tuner AGC                | takeover point adjust and TAG                                           | C operating mode settings; p                   | in TADJ; s           | ee Table : | 3    | •      |
| V <sub>RTOP</sub>        | alignment voltage                                                       | $R_{TOP}$ at pin<br>TADJ = 0 to 22 k $\Omega$  | 0                    | -          | 2    | V      |
| V <sub>TADJ</sub>        | voltage at pin TADJ                                                     | pin open-circuit                               | -                    | 3.5        | -    | V      |
| R <sub>TOP</sub>         | resistor connected between                                              | for LOW: R <sub>TOP</sub> at pin TADJ          | -                    | _          | 25   | kΩ     |
|                          | pin TADJ and GND                                                        | for HIGH: pin open-circuit                     | 1                    | _          | -    | MΩ     |
| Low-pass c               | ontrol PLL; pin LFLP                                                    |                                                |                      |            |      |        |
| V <sub>LFLP</sub>        | loop filter operating range                                             |                                                | 1                    | -          | 3    | V      |
| Ko                       | VCO steepness: $\Delta f_{VCO}/\Delta V_{LFS}$                          | note 5                                         | -                    | 4          | _    | MHz/V  |
| K <sub>D</sub>           | phase frequency detector steepness: $\Delta I_{LFLP}/\Delta \phi_{FM}$  |                                                | -                    | 9          | -    | μA/rad |
| R <sub>lf(int)</sub>     | internal loop filter resistor                                           |                                                | 3.75                 | 4.7        | 5.65 | kΩ     |
| I <sub>sink/source</sub> | phase frequency detector I/O current                                    |                                                | -                    | -          | 65   | μA     |
| Synthesize               | r PLL; pin LFS                                                          |                                                | •                    |            |      | •      |
| V <sub>LFS</sub>         | loop filter operating range                                             |                                                | 1                    | -          | 3    | V      |
| Ko                       | VCO steepness: $\Delta f_{VCO} / \Delta V_{LFS}$                        | note 5                                         | -                    | 25         | -    | MHz/V  |
| K <sub>D</sub>           | phase frequency detector steepness: $\Delta I_{LFS} / \Delta \phi_{FM}$ |                                                | -                    | 16         | -    | μA/rad |
| I <sub>sink/source</sub> | phase frequency detector I/O current                                    |                                                | -                    | -          | 100  | μA     |
| φ <sub>N(synth)</sub>    | synthesizer phase noise                                                 | at 1 kHz                                       | 89                   | 99         | _    | dBc/Hz |
|                          | performance                                                             | at 10 kHz                                      | 89                   | 97         | _    | dBc/Hz |
|                          |                                                                         | at 100 kHz                                     | 98                   | 102        | -    | dBc/Hz |
|                          |                                                                         | at 1.4 MHz                                     | 115                  | 119        | _    | dBc/Hz |
| $\alpha_{spur}$          | synthesizer spurious performance                                        | multiple of $\Delta f = 500 \text{ kHz}$       | 50                   | -          | —    | dBc    |
| I <sub>leak(If)</sub>    | loop filter leakage current                                             | synthesizer spurious<br>performance > 50 dBc   | -                    | -          | 10   | nA     |

| SYMBOL                 | PARAMETER                                                 | CONDITIONS                                           | MIN.    | TYP.       | MAX.                      | UNIT |
|------------------------|-----------------------------------------------------------|------------------------------------------------------|---------|------------|---------------------------|------|
| Standard sv            | vitch S0 and S1; pins S0 and S1                           | ; see Tables 1 or 2                                  | Į       | 1          | I                         | 1    |
| Vi                     | input voltage                                             | for LOW                                              | 0       | -          | 2                         | V    |
|                        |                                                           | for HIGH                                             | 2.5     | -          | VP                        | V    |
| V <sub>fr(S0,S1)</sub> | free-running voltage at pin S0<br>or pin S1               | pin open-circuit;<br>I <sub>fr(S0,S1)</sub> < 0.1 μA | -       | 3.5        | -                         | V    |
| R <sub>i</sub>         | input resistance                                          |                                                      | -       | 37         | -                         | kΩ   |
| Standard sv            | vitch S2; pin S2; see Table 3                             |                                                      | •       | •          | •                         |      |
| Vi                     | input voltage                                             | for LOW                                              | 0       | -          | 0.8                       | V    |
|                        |                                                           | for MID                                              | 1.3     | -          | 2                         | V    |
|                        |                                                           | for HIGH                                             | 2.5     | _          | VP                        | V    |
| V <sub>fr(S2)</sub>    | free-running voltage at pin S2                            | pin open-circuit;<br>I <sub>fr(S2)</sub> < 0.1 μA    | -       | 1.65       | -                         | V    |
| R <sub>i</sub>         | input resistance                                          |                                                      | _       | 25         | -                         | kΩ   |
| Reference i            | nput; pin REF; note 6                                     |                                                      | •       |            |                           |      |
| VI                     | DC input voltage                                          |                                                      | 2.3     | 2.6        | 2.9                       | V    |
| R <sub>i</sub>         | input resistance                                          |                                                      | 1.5     | 2          | 2.5                       | kΩ   |
| Ci                     | input capacitance                                         |                                                      | -       | 2          | -                         | pF   |
| R <sub>xtal</sub>      | resonance resistance of crystal                           | operation as crystal oscillator                      | -       | _          | 200                       | Ω    |
| C <sub>x</sub>         | pull-up/down capacitance                                  | note 7                                               | depends | on crystal | type                      | pF   |
| f <sub>ref</sub>       | frequency of reference signal                             |                                                      | -       | 4          | -                         | MHz  |
| $\Delta f_{ref}$       | tolerance of reference<br>frequency                       | note 8                                               | -       | -          | ±100×<br>10 <sup>-6</sup> |      |
| V <sub>ref(p-p)</sub>  | amplitude of reference signal source (peak-to-peak value) | operation as input terminal                          | 230     | _          | 1100                      | mV   |
| R <sub>o(ref)</sub>    | allowed output resistance of external reference source    |                                                      | -       | -          | 4.7                       | kΩ   |
| C <sub>K</sub>         | decoupling capacitance to external reference source       | operation as input terminal                          | 22      | 100        | -                         | pF   |

### TDA9888TS; TDA9889TS

#### Notes

- 1. Some parameters can be decreased at  $V_P = 4.5 V$ .
- 2. This parameter is not tested during production and is only given as application information.
- 3. For a higher AC load a resistor application is possible.
- 4. Measured without input signal but AGC adjusted corresponding to following input level
  - a) 10 mV (RMS)
  - b) 0.5 mV (RMS).
- 5. Calculation of the PLL loop filter by using following formulae, valid under the condition for the damping factor  $d \ge 1.2$ .

$$BL_{-3 dB} = \frac{1}{2\pi} \frac{K_O}{n} K_D R_{LFS}$$
 and  $d = \frac{1}{2} R_{LFS} \sqrt{\frac{K_O}{n} K_D C_{LFS}}$  with the following parameters

 $K_O = VCO$  steepness (rad/V) or (2 $\pi$  Hz/V),

 $K_D$  = phase frequency detector steepness ( $\mu$ A/rad),

 $R_{LFS}$  = synthesizer loop filter serial resistor ( $\Omega$ ),

 $C_{LFS}$  = synthesizer loop filter serial capacitor (F),

 $BL_{-3dB}$  = loop filter bandwidth at -3 dB amplitude (Hz),

d = damping factor

n = divider factor; see Table 4.

- 6. The reference input at pin S2 is able to operate as a one-pin crystal oscillator as well as an input terminal with external reference signal, e.g. from the tuning system.
- 7. The value of C<sub>x</sub> determines the accuracy of the resonance frequency of the crystal and depends on the crystal type.
- 8. The tolerance of the reference frequency determines the accuracy of the low IF. The tolerance of  $f_{osc}$  is given by

$$\Delta f_{osc} = \frac{\Delta f_{ref}}{f_{ref}} f_{osc} \text{ and the tolerance of } f_{LIF} \text{ is given by } \Delta f_{LIF} = -\Delta f_{osc}.$$

| S1   | SO   | f <sub>IF(centre)</sub><br>(MHz) | f <sub>osc</sub><br>(MHz) | CHANNEL<br>BANDWIDTH<br>(MHz) | REGION |
|------|------|----------------------------------|---------------------------|-------------------------------|--------|
| HIGH | HIGH | 36                               | 31                        | 8                             | Europe |
| HIGH | LOW  | 36                               | 31.5                      | 7                             | Europe |
| LOW  | HIGH | 44                               | 40                        | 6                             | USA    |
| LOW  | LOW  | 36                               | 32                        | 6                             | Europe |

 Table 1
 Standard switch settings for TDA9889TS

### TDA9888TS; TDA9889TS

| S1   | SO   | f <sub>IF(centre)</sub><br>(MHz) | f <sub>osc</sub><br>(MHz) | CHANNEL<br>BANDWIDTH<br>(MHz) | REGION |
|------|------|----------------------------------|---------------------------|-------------------------------|--------|
| HIGH | HIGH | 36                               | 31                        | 8                             | Europe |
| HIGH | LOW  | 36                               | 31.5                      | 7                             | Europe |
| LOW  | HIGH | 44                               | 40                        | 6                             | USA    |
| LOW  | LOW  | 57                               | 53                        | 6                             | Japan  |

### Table 2 Standard switch settings for TDA9888TS

### Table 3 AGC mode settings

| S2       | R <sub>TOP</sub> | FUNCTION (PIN TADJ)                                             |
|----------|------------------|-----------------------------------------------------------------|
| LOW      | connected        | all currents off; voltage from pin TAGCEXT switched to pin TAGC |
| MID      |                  | charge currents disabled; discharge current enabled             |
| HIGH     |                  | all charge and discharge currents enabled                       |
| MID/HIGH | open-circuit     | all currents off; pin TAGC high-ohmic                           |
| LOW      |                  | all currents off; voltage from pin TAGCEXT switched to pin TAGC |

Table 4 Synthesizer PLL loop filter dimensions for different standards; see note 5 of Chapter "Characteristics"

| f <sub>IF(centre)</sub><br>(MHz) | f <sub>osc</sub><br>(MHz) | n   | BL <sub>–3dB</sub><br>(kHz) | d    | R <sub>LFS</sub><br>(kΩ) | C <sub>LFS</sub><br>(nF) | C <sub>P(LFS)</sub><br>(pF) |
|----------------------------------|---------------------------|-----|-----------------------------|------|--------------------------|--------------------------|-----------------------------|
| 36                               | 31                        | 62  | 36.1                        | 1.22 | 5.6                      | 4.7                      | 22                          |
|                                  | 31.5                      | 63  | 35.6                        | 1.21 |                          |                          |                             |
|                                  | 32                        | 64  | 35                          | 1.20 |                          |                          |                             |
| 44                               | 40                        | 80  | 34                          | 1.31 | 6.8                      |                          | 18                          |
| 57                               | 53                        | 106 | 34.4                        | 1.52 | 9.1                      |                          | 15                          |





# TDA9888TS; TDA9889TS

### **TEST AND APPLICATION INFORMATION**







# TDA9888TS; TDA9889TS

### PACKAGE OUTLINE



#### SOLDERING

#### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### **Reflow soldering**

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 seconds and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 °C to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferably be kept:

- below 225 °C (SnPb process) or below 245 °C (Pb-free process)
  - for all BGA, HTSSON..T and SSOP..T packages
  - for packages with a thickness  $\geq$  2.5 mm
  - for packages with a thickness < 2.5 mm and a volume ≥ 350 mm<sup>3</sup> so called thick/large packages.
- below 240 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called small/thin packages.

Moisture sensitivity precautions, as indicated on packing, must be respected at all times.

#### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems. TDA9888TS; TDA9889TS

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 seconds to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 seconds to 5 seconds between 270  $^\circ$ C and 320  $^\circ$ C.

### TDA9888TS; TDA9889TS

#### Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE <sup>(1)</sup>                                                                     | SOLDERING METHOD                  |                       |  |
|--------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|--|
| FACKAGE                                                                                    | WAVE                              | REFLOW <sup>(2)</sup> |  |
| BGA, HTSSONT <sup>(3)</sup> , LBGA, LFBGA, SQFP, SSOPT <sup>(3)</sup> , TFBGA, VFBGA, XSON | not suitable                      | suitable              |  |
| DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP, HSQFP, HSSON,<br>HTQFP, HTSSOP, HVQFN, HVSON, SMS    | not suitable <sup>(4)</sup>       | suitable              |  |
| PLCC <sup>(5)</sup> , SO, SOJ                                                              | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                                                                            | not recommended <sup>(5)(6)</sup> | suitable              |  |
| SSOP, TSSOP, VSO, VSSOP                                                                    | not recommended <sup>(7)</sup>    | suitable              |  |
| CWQCCNL <sup>(8)</sup> , PMFP <sup>(9)</sup> , WQCCNL <sup>(8)</sup>                       | not suitable                      | not suitable          |  |

#### Notes

- 1. For more detailed information on the BGA packages refer to the "(*LF*)BGA Application Note" (AN01026); order a copy from your Philips Semiconductors sales office.
- 2. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 3. These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 °C ± 10 °C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible.
- 4. These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 6. Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 7. Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.
- 8. Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request.
- 9. Hot bar soldering or manual soldering is suitable for PMFP packages.

### TDA9888TS; TDA9889TS

#### DATA SHEET STATUS

| LEVEL | DATA SHEET<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)(3)</sup> | DEFINITION                                                                                                                                                                                                                                                                                                 |
|-------|-------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | Objective data                      | Development                         | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                |
| 11    | Preliminary data                    | Qualification                       | This data sheet contains data from the preliminary specification.<br>Supplementary data will be published at a later date. Philips<br>Semiconductors reserves the right to change the specification without<br>notice, in order to improve the design and supply the best possible<br>product.             |
|       | Product data                        | Production                          | This data sheet contains data from the product specification. Philips<br>Semiconductors reserves the right to make changes at any time in order<br>to improve the design, manufacturing and supply. Relevant changes will<br>be communicated via a Customer Product/Process Change Notification<br>(CPCN). |

#### Notes

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- 3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### DEFINITIONS

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### DISCLAIMERS

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes in the products including circuits, standard cells, and/or software described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

# Philips Semiconductors – a worldwide company

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2004

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

R25/03/pp22

Date of release: 2004 Nov 02

Document order number: 9397 750 14249

SCA76

Let's make things better.





Philips Semiconductors