# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China





# TDK5111

ASK/FSK Transmitter 315 MHz

# Data Sheet

Revision 1.1, 2002-10-31

# Wireless Control

| <b>Revision Hist</b>                                                                                        | ory                |                                                             |  |
|-------------------------------------------------------------------------------------------------------------|--------------------|-------------------------------------------------------------|--|
| Current Versio                                                                                              | n: Version 1.1 as  | of 31.10.2002                                               |  |
| Previous Versi                                                                                              | ion: 1.0 as of Mar | ch 2002                                                     |  |
| Page<br>(in previous<br>Version)Page<br>(in current<br>Version)Subjects (major changes since last revision) |                    |                                                             |  |
| 5-4, 5-7                                                                                                    | 5-4, 5-7           | Tolerances of Lcosc specified<br>Value of Iclkout corrected |  |
|                                                                                                             |                    |                                                             |  |
|                                                                                                             |                    |                                                             |  |

ABM®, AOP®, ARCOFI®, ARCOFI®-BA, ARCOFI®-SP, DigiTape®, EPIC®-1, EPIC®-S, ELIC®, FALC®54, FALC®56, FALC®-E1, FALC®-LH, IDEC®, IOM®, IOM®-1, IOM®-2, IPAT®-2, ISAC®-P, ISAC®-S, ISAC®-S TE, ISAC®-P TE, ITAC®, IWE®, MUSAC®-A, OCTAT®-P, QUAT®-S, SICAT®, SICOFI®, SICOFI 2, SICOFI®-4, SICOFI®-4µC, SLICOFI® are registered trademarks of Infineon Technologies AG.

ACE<sup>™</sup>, ASM<sup>™</sup>, ASP<sup>™</sup>, POTSWIRE<sup>™</sup>, QuadFALC<sup>™</sup>, SCOUT<sup>™</sup> are trademarks of Infineon Technologies AG.

#### Edition 31.10.2002 Published by Infineon Technologies AG, Balanstraße 73. 81541 München

© Infineon Technologies AG 2002. All Rights Reserved.

#### Attention please!

As far as patents or other rights of third parties are concerned, liability is only assumed for components, not for applications, processes and circuits implemented within components or assemblies.

The information describes the type of component and shall not be considered as assured characteristics.

Terms of delivery and rights to change design reserved.

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies AG is an approved CECC manufacturer.

#### Packing

Please use the recycling operators known to you. We can also help you - get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport.

For packing material that is returned to us unsorted or which we are not obliged to accept, we shall have to invoice you for any costs incurred.

Components used in life-support devices or systems must be expressly authorized for such purpose! Critical components<sup>1</sup> of the Infineon Technologies AG, may only be used in life-support devices or systems<sup>2</sup> with the express written approval of the Infineon Technologies AG.

1 A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that life-support device or system, or to affect its safety or effectiveness of that device or system.

2 Life support devices or systems are intended (a) to be implanted in the human body, or (b) to support and/or maintain and sustain human life. If they fail, it is reasonable to assume that the health of the user may be endangered.





# Infineon

# **Product Info**

The TDK 5111 is a single chip ASK/ Package **General Description** FSK transmitter for the frequency band 314-317 MHz. The IC offers a high level of integration and needs only a few external components. The device contains a fully integrated PLL synthesizer and a high efficiency power amplifier to drive a loop antenna. A special circuit design and an unique power amplifier design are used to save current consumption and therefore to save battery life. Additionally features like a power down mode, a low power detect and a divided clock output are implemented. The IC can be used for both ASK and FSK modulation. Features fully integrated frequency synthevoltage supply range 2.1 - 4 V sizer

- power down mode
- VCO without external components
  - low voltage sensor
  - programmable divided clock output for µC
  - low external component count

#### Applications

Keyless entry systems

ASK/FSK modulation

Remote control systems

high efficiency power amplifier

frequency range 314-317 MHz

Iow supply current typ. 13 mA@3V

typically 10 dBm @ 3 V

- Alarm systems
- Communication systems

#### **Ordering Information**

| Туре                       | Ordering Code | Package    |  |  |
|----------------------------|---------------|------------|--|--|
| TDK 5111                   | Q67100-H2046  | P-TSSOP-16 |  |  |
| available on tape and reel |               |            |  |  |



#### **Contents of this Chapter**

| Overview         | 2-2          |
|------------------|--------------|
| Applications     | 2-2          |
| Features         | 2-2          |
| Package Outlines | 2-3          |
|                  | Applications |

#### **Product Description**



#### 2.1 Overview

The TDK 5111 is a single chip ASK/FSK transmitter for the frequency band 314-317 MHz. The IC offers a high level of integration and needs only a few external components. The device contains a fully integrated PLL synthesizer and a high efficiency power amplifier to drive a loop antenna. A special circuit design and an unique power amplifier design are used to save current consumption and therefore to save battery life. Additional features like a power down mode, a low power detect and a divided clock output are implemented. The IC can be used for both ASK and FSK modulation.

### 2.2 Applications

- Keyless entry systems
- Remote control systems
- Alarm systems
- Communication systems

#### 2.3 Features

- fully integrated frequency synthesizer
- VCO without external components
- high efficiency power amplifier typ. 10 dBm @ 3 V
- frequency range 314-317 MHz
- ASK/FSK modulation
- Iow supply current typ. 13 mA @ 3 V
- voltage supply range 2.1 4 V
- power down mode
- low voltage sensor
- programmable divided clock output for μC
- low external component count





## 2.4 Package Outlines



1) Does not include plastic or metal protrusion of 0.15 max. per side 2) Does not include dambar protrusion



# **3** Functional Description

#### Contents of this Chapter

| 3.1     | Pin Configuration                                            |
|---------|--------------------------------------------------------------|
| 3.2     | Pin Definitions and Functions                                |
| 3.3     | Functional Block diagram                                     |
| 3.4     | Functional Blocks                                            |
| 3.4.1   | PLL Synthesizer                                              |
| 3.4.2   | Crystal Oscillator                                           |
| 3.4.3   | Power Amplifier                                              |
| 3.4.4   | Low Power Detect                                             |
| 3.4.5   | Power Modes                                                  |
| 3.4.5.1 | Power Down Mode                                              |
| 3.4.5.2 | PLL Enable Mode                                              |
| 3.4.5.3 | Transmit Mode                                                |
| 3.4.5.4 | Power mode control                                           |
| 3.4.6   | Recommended timing diagrams for ASK- and FSK-Modulation 3-12 |



# 3.1 Pin Configuration



Figure 3-1 IC Pin Configuration

| Table 3-1 |        |                                                                              |
|-----------|--------|------------------------------------------------------------------------------|
| Pin No.   | Symbol | Function                                                                     |
| 1         | PDWN   | Power Down Mode Control                                                      |
| 2         | LPD    | Low Power Detect Output                                                      |
| 3         | VS     | Voltage Supply                                                               |
| 4         | LF     | Loop Filter                                                                  |
| 5         | GND    | Ground                                                                       |
| 6         | ASKDTA | Amplitude Shift Keying Data Input                                            |
| 7         | FSKDTA | Frequency Shift Keying Data Input                                            |
| 8         | CLKOUT | Clock Driver Output                                                          |
| 9         | CLKDIV | Clock Divider Control                                                        |
| 10        | COSC   | Crystal Oscillator Input                                                     |
| 11        | FSKOUT | Frequency Shift Keying Switch Output                                         |
| 12        | FSKGND | Frequency Shift Keying Ground                                                |
| 13        | PAGND  | Power Amplifier Ground                                                       |
| 14        | PAOUT  | Power Amplifier Output                                                       |
| 15        | FSEL   | Frequency Range Selection: Has to be shorted to ground for 315 MHz operation |
| 16        | CSEL   | Crystal Frequency Selection: Has to be left open                             |



# 3.2 Pin Definitions and Functions

| Table      | Table 3-2 |                                                                                  |                                                                                                                                                                                                                                                                                                                          |  |  |  |
|------------|-----------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin<br>No. | Symbol    | Interface Schematic <sup>1)</sup>                                                | Function                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 1          | PDWN      | $1$ $V_{S}$ $40 \mu A * (ASKDTA+FSKDTA)$ $5 k\Omega$ $150 k\Omega$ $250 k\Omega$ | Disable pin for the complete transmitter cir-<br>cuit.<br>A logic low (PDWN < 0.7 V) turns off all<br>transmitter functions.<br>A logic high (PDWN > 1.5 V) gives access to<br>all transmitter functions.<br>PDWN input will be pulled up by 40 μA inter-<br>nally by setting FSKDTA or ASKDTA to a<br>logic high-state. |  |  |  |
| 2          | LPD       | 40 μA 2<br>300 Ω                                                                 | This pin provides an output indicating the low-voltage state of the supply voltage VS. VS < 2.15 V will set LPD to the low-state. An internal pull-up current of 40 $\mu$ A gives the output a high-state at supply voltages above 2.15 V.                                                                               |  |  |  |
| 3          | VS        |                                                                                  | This pin is the positive supply of the trans-<br>mitter electronics.<br>An RF bypass capacitor should be con-<br>nected directly to this pin and returned to<br>GND (pin 5) as short as possible.                                                                                                                        |  |  |  |



# Infineon

#### **Functional Description**







| 8  | CLKOUT |                                                                   | Clock output to supply an external device.<br>An external pull-up resistor has to be added<br>in accordance to the driving requirements of<br>the external device.<br>A clock frequency of 2.46 MHz is selected<br>by a logic low at CLKDIV input (pin 9).<br>A clock frequency of 615 kHz is selected by<br>a logic high at CLKDIV input (pin 9).                                                                                                                          |
|----|--------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9  | CLKDIV | 9<br>60 kΩ<br>60 kΩ<br>5 μA<br>60 kΩ<br>60 kΩ                     | This pin is used to select the desired clock<br>division rate for the CLKOUT signal.<br>A logic low (CLKDIV < 0.2 V) applied to this<br>pin selects the 2.46 MHz output signal at<br>CLKOUT (pin 8).<br>A logic high (CLKDIV open) applied to this<br>pin selects the 615 kHz output signal at<br>CLKOUT (pin 8).                                                                                                                                                           |
| 10 | COSC   | V <sub>s</sub><br>6 kΩ<br>100 μA                                  | This pin is connected to the reference oscil-<br>lator circuit.<br>The reference oscillator is working as a neg-<br>ative impedance converter. It presents a<br>negative resistance in series to an induc-<br>tance at the COSC pin.                                                                                                                                                                                                                                        |
| 11 | FSKOUT | $V_{S}$ $V_{S}$<br>$200 \mu A$<br>$1.5 k\Omega$<br>11<br>12<br>12 | <ul> <li>This pin is connected to a switch to FSKGND (pin 12).</li> <li>The switch is closed when the signal at FSKDTA (pin 7) is in a logic low state.</li> <li>The switch is open when the signal at FSKDTA (pin 7) is in a logic high state.</li> <li>FSKOUT can switch an additional capacitor to the reference crystal network to pull the crystal frequency by an amount resulting in the desired FSK frequency shift of the transmitter output frequency.</li> </ul> |
| 12 | FSKGND |                                                                   | Ground connection for FSK modulation output FSKOUT.                                                                                                                                                                                                                                                                                                                                                                                                                         |

#### **Functional Description**





1) Indicated voltages and currents apply for PLL Enable Mode and Transmit Mode. In Power Down Mode, the values are zero or high-ohmic.



# 3.3 Functional Block diagram



Wireless Components

3 - 7

Specification, October 2002



## 3.4 Functional Blocks

#### 3.4.1 PLL Synthesizer

The Phase Locked Loop synthesizer consists of a Voltage Controlled Oscillator (VCO), an asynchronous divider chain, a phase detector, a charge pump and a loop filter. It is fully implemented on chip. The tuning circuit of the VCO consisting of spiral inductors and varactor diodes is on chip, too. Therefore no additional external components are necessary. The nominal center frequency of the VCO is 630 MHz. The oscillator signal is fed both, to the synthesizer divider chain and to the power amplifier. The overall division ratio of the asynchronous divider chain is 64. The phase detector is a Type IV PD with charge pump. The passive loop filter is realized on chip. In all 315 MHz applications, the CSEL pin is not connected (logic high).

#### 3.4.2 Crystal Oscillator

The crystal oscillator operates at 9.84 MHz. Frequencies of 615 kHz or 2.46 MHz are available at the clock output CLKOUT (pin 8) to drive the clock input of a micro controller.

The frequency at CLKOUT (pin 8) is controlled by the signal at CLKDIV (pin 9)

| Table 3-3                                                                  |                  |  |  |
|----------------------------------------------------------------------------|------------------|--|--|
| CLKDIV (pin 9)                                                             | CLKOUT Frequency |  |  |
| Low <sup>1)</sup>                                                          | 2.46 MHz         |  |  |
| Open <sup>2)</sup>                                                         | 615 kHz          |  |  |
| <ol> <li>Low: Voltage at pin &lt; 0.2 V</li> <li>Open: Pin open</li> </ol> |                  |  |  |

To achieve FSK transmission, the oscillator frequency can be detuned by a fixed amount by switching an external capacitor via FSKOUT (pin 11).

The condition of the switch is controlled by the signal at FSKDTA (pin 7).

| Table 3-4                                                                                                           |            |
|---------------------------------------------------------------------------------------------------------------------|------------|
| FSKDTA (pin7)                                                                                                       | FSK Switch |
| Low <sup>1)</sup>                                                                                                   | CLOSED     |
| Open <sup>2)</sup> , High <sup>3)</sup>                                                                             | OPEN       |
| <ol> <li>Low: Voltage at pin &lt; 0.5 V</li> <li>Open: Pin open</li> <li>High: Voltage at pin &gt; 1.5 V</li> </ol> |            |



#### 3.4.3 Power Amplifier

For operation at 315 MHz, the power amplifier is fed with the VCO frequency divided by 2. It is possible to feed the power amplifier directly from the voltage controlled oscillator. This is controlled by FSEL (pin 15) as described in the table below. This is not recommended for this frequency range.

| Table 3-5                                                                  |                           |
|----------------------------------------------------------------------------|---------------------------|
| FSEL (pin 15)                                                              | Radiated Frequency Band   |
| Low <sup>1)</sup>                                                          | 315 MHz                   |
| Open <sup>2)</sup>                                                         | 630 MHz (not recommended) |
| <ol> <li>Low: Voltage at pin &lt; 0.5 V</li> <li>Open: Pin open</li> </ol> |                           |

The Power Amplifier can be switched on and off by the signal at ASKDTA (pin 6).

| Table 3-6                                           |                 |
|-----------------------------------------------------|-----------------|
| ASKDTA (pin 6)                                      | Power Amplifier |
| Low <sup>1)</sup>                                   | OFF             |
| Open <sup>2)</sup> , High <sup>3)</sup>             | ON              |
| 1) Low: Voltage at pin < 0.5 V<br>2) Open: Pin open |                 |

3) High: Voltage at pin > 1.5 V

The Power Amplifier has an Open Collector output at PAOUT (pin 14) and requires an external pull-up coil to provide bias. The coil is part of the tuning and matching LC circuitry to get best performance with the external loop antenna. To achieve the best power amplifier efficiency, the high frequency voltage swing at PAOUT (pin 14) should be twice the supply voltage.

The power amplifier has its own ground pin PAGND (pin 13) in order to reduce the amount of coupling to the other circuits.

In all 315 MHz applications, the pin FSEL is connected to ground.

#### 3.4.4 Low Power Detect

The supply voltage is sensed by a low power detector. When the supply voltage drops below 2.15 V, the output LPD (pin 2) switches to the low-state. To minimize the external component count, an internal pull-up current of 40  $\mu$ A gives the output a high-state at supply voltages above 2.15 V.

The output LPD (pin 2) can either be connected to ASKDTA (pin 6) to switch off the PA as soon as the supply voltage drops below 2.15 V or it can be used to inform a micro-controller to stop the transmission after the current data packet.



#### 3.4.5 Power Modes

The IC provides three power modes, the POWER DOWN MODE, the PLL ENABLE MODE and the TRANSMIT MODE.

#### 3.4.5.1 Power Down Mode

In the POWER DOWN MODE the complete chip is switched off.

The current consumption is typically 0.25 nA at 3 V 25°C.

This current doubles every 8°C. The values for higher temperatures are typically 14 nA at 85°C and typically 600 nA at 125°C.

#### 3.4.5.2 PLL Enable Mode

In the PLL ENABLE MODE the PLL is switched on but the power amplifier is turned off to avoid undesired power radiation during the time the PLL needs to settle. The turn on time of the PLL is determined mainly by the turn on time of the crystal oscillator and is less than 1 msec when the specified crystal is used.

The current consumption is typically 4 mA.

#### 3.4.5.3 Transmit Mode

In the TRANSMIT MODE the PLL is switched on and the power amplifier is turned on too.

The current consumption of the IC is typically 13 mA when using a proper transforming network at PAOUT, see Figure 4-1.

#### 3.4.5.4 Power mode control

The bias circuitry is powered up via a voltage V > 1.5 V at the pin PDWN (pin 1). When the bias circuitry is powered up, the pins ASKDTA and FSKDTA are pulled up internally.

Forcing the voltage at the pins low overrides the internally set state.

Alternatively, if the voltage at ASKDTA or FSKDTA is forced high externally, the PDWN pin is pulled up internally via a current source. In this case, it is not necessary to connect the PDWN pin, it is recommended to leave it open.

The principle schematic of the power mode control circuitry is shown in Figure 3-5.



**Functional Description** 



Power\_Mode.wmf

Figure 3-5 Power mode control circuitry

Table 3-7 provides a listing of how to get into the different power modes

| Table 3-7                       |                                                              |            |            |  |
|---------------------------------|--------------------------------------------------------------|------------|------------|--|
| PDWN                            | FSKDTA                                                       | ASKDTA     | MODE       |  |
| Low <sup>1)</sup>               | Low, Open                                                    | Low, Open  | POWER DOWN |  |
| Open <sup>2)</sup>              | Low                                                          | Low        | FOWER DOWN |  |
| High <sup>3)</sup>              | Low, Open, High                                              | Low        | PLL ENABLE |  |
| Open                            | High                                                         | Low        |            |  |
| High                            | Low, Open, High                                              | Open, High |            |  |
| Open                            | High                                                         | Open, High | TRANSMIT   |  |
| Open                            | Low, Open, High                                              | High       |            |  |
| 1) Low:<br>2) Open:<br>3) High: | Voltage at pin < 0.5 V (FSKDTA, ASKDTA)<br>2) Open: Pin open |            |            |  |

Other combinations of the control pins PDWN, FSKDTA and ASKDTA are not recommended.

ASK\_mod.wmf



#### 

# 3.4.6 Recommended timing diagrams for ASK- and FSK-Modulation

ASK Modulation using FSKDTA and ASKDTA, PDWN not connected

Figure 3-6 ASK Modulation





Figure 3-7 FSK Modulation



**Functional Description** 



Alternative ASK Modulation, FSKDTA not connected.

Figure 3-8 Alternative ASK Modulation

Alternative FSK Modulation



Figure 3-9 Alternative FSK Modulation



#### Contents of this Chapter

| . 4-3 |
|-------|
|       |
| . 4-4 |
| . 4-5 |
| . 4-6 |
| . 4-8 |
| . 4-9 |
|       |





50ohm\_test\_v5.wmf

Figure 4-1 50 Ω-Output testboard schematic

Infineon



# 4.2 50 Ohm-Output Testboard: Layout



tda5110\_v1\_pcboben.pdf

Figure 4-2 Top Side of TDK 5111-Testboard with 50  $\Omega$ -Output. It is the same board as used for the TDK5110.

+

+



tda5110\_v1\_pcbunten.pdf

Figure 4-3 Bottom Side of TDK 5111-Testboard with 50  $\Omega$ -Output. It is the same board as used for the TDK5110.



| 4.3 | 50 Ohm-Output | Testboard: Bill of material |
|-----|---------------|-----------------------------|
|     |               |                             |

| Table 4-1 | Bill of material        |              |       |                                                        |
|-----------|-------------------------|--------------|-------|--------------------------------------------------------|
| Part      | Value                   | ASK          | FSK   | Specification                                          |
|           |                         |              |       |                                                        |
| R1        | 4.7kΩ                   |              |       | 0805, ± 5%                                             |
| R2        |                         |              | 12kΩ  | 0805, ± 5%                                             |
| R3A       |                         | 15kΩ         |       | 0805, ± 5%                                             |
| R3F       |                         |              | 15kΩ  | 0805, ± 5%                                             |
| R4        | open                    |              |       | 0805, ± 5%                                             |
| C1        | 47nF                    |              |       | 0805, X7R, ± 10%                                       |
| C2        | 47pF                    |              |       | 0805, COG, ± 5%                                        |
| C3        | 10pF                    |              |       | 0805, COG, ± 1%                                        |
| C4        | 330pF                   |              |       | 0805, COG, ± 5%                                        |
| C5        | 1nF                     |              |       | 0805, X7R, ± 10%                                       |
| C6        |                         | 8.2pF        | 15pF  | 15pF: 0805, COG, ± 1%<br>8.2pF: 0805, COG, ± 0.1pF     |
| C7        |                         | 0Ω<br>Jumper | 6.8pF | 0805, COG, ± 0.1pF<br>0805, 0Ω Jumper                  |
| C8        | 22pF                    |              |       | 0805, COG, ± 5%                                        |
| L1        | 120nH                   |              |       | TOKO LL2012-J                                          |
| L2        | 33nH                    |              |       | TOKO LL2012-J                                          |
| Q1        | 9843.75 kHz,<br>CL=12pF |              |       | Tokyo Denpa TSS-3B<br>9843.75 kHz<br>Spec.No. 10-50221 |
| IC1       | TDK5111                 |              |       |                                                        |
| T1        | Push-button             |              |       | replaced by a short                                    |
| X1        | SMA-S                   |              |       | SMA standing                                           |
| X2        | SMA-S                   |              |       | SMA standing                                           |



## 4.4 50 Ohm-Output Testboard: Measurement results

Note the specified operating range: 2.1 V to 4.0 V and -40°C to +125°C.



Pout\_over\_Temp\_315.wmf

Figure 4-4 Pout over Temperature of the 50Ω-testboard with TDK5111 at 315 MHz



is\_over\_temp\_315.wmf





## 4.5 Application Hints on the Crystal Oscillator

The crystal oscillator achieves a turn on time less than 1 msec when the specified crystal is used. To achieve this, a NIC oscillator type is implemented in the TDK 5111. The input impedance of this oscillator is a negative resistance in series to an inductance. Therefore the load capacitance of the crystal CL (specified by the crystal supplier) is transformed to the capacitance Cv.



$$Cv = \frac{1}{\frac{1}{CL} + \omega^2 L}$$
(1)

- CL: crystal load capacitance for nominal frequency
- ω: angular frequency
- L: inductance of the crystal oscillator

#### Example for the ASK-Mode:

Referring to the application circuit, in ASK-Mode the capacitance C7 is replaced by a short to ground. Assume a crystal frequency of 9.84 MHz and a crystal load capacitance of CL = 12 pF. The inductance L at 9.84 MHz is about 4.4  $\mu$ H. Therefore C6 is calculated to 10 pF.

$$Cv = \frac{1}{\frac{1}{CL} + \omega^2 L} = C6$$