# mail

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



## **TJA1022**

Dual LIN 2.2A/SAE J2602 transceiver

Rev. 3 — 24 May 2018

### 1. General description

The TJA1022 is a dual LIN transceiver that provides the interface between a Local Interconnect Network (LIN) master/slave protocol controller and the physical bus in a LIN network. It is primarily intended for in-vehicle subnetworks using baud rates up to 20 kBd and is compliant with LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2A, ISO 17987-4:2016 (12 V LIN) and SAE J2602. The TJA1022T and TJA1022TK (SO14/HVSON14 packages) are pin compatible with the TJA1020, TJA1021, TJA1027 and TJA1029; the TJA1022HG (DHVQFN24 package) is pin compatible with the TJA1024 (see Section 18). The TJA1022, TJA1024, TJA1027 and TJA1029 are software compatible.

The transmit data streams generated by the protocol controller are converted by the TJA1022 into optimized bus signals shaped to minimize ElectroMagnetic Emissions (EME). The LIN bus output pins are pulled HIGH via internal termination resistors. For a master application, an external resistor in series with a diode should be connected between pin  $V_{BAT}$  and each of the LIN pins. The receivers detect receive data streams on the LIN bus input pins and transfer them via pins RXD1 and RXD2 to the microcontroller.

Power consumption is very low when both transceivers are in Sleep mode. However, the TJA1022 can still be woken up via pins LIN1/LIN2 and SLP1\_N/SLP2\_N.

### 2. Features and benefits

### 2.1 General

- Two LIN transceivers in a single package
- LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2A, ISO 17987-4:2016 (12 V LIN) and SAE J2602 compliant
- Baud rate up to 20 kBd
- Very low ElectroMagnetic Emissions (EME)
- Very low current consumption in Sleep mode with remote LIN wake-up
- Input levels compatible with 3.3 V and 5 V devices
- Integrated termination resistors for LIN slave applications
- Passive behavior in unpowered state
- Operational during cranking pulse: full operation from 5 V upwards
- Undervoltage detection
- K-line compatible
- Available in SO14, HVSON14 and DHVQFN24 packages
- Leadless HVSON14 (3.0 mm × 4.5 mm) and DHVQFN24 (3.5 mm × 5.5 mm) packages with improved Automated Optical Inspection (AOI) capability



TJA1022

- Dark green product (halogen free and Restriction of Hazardous Substances (RoHS) compliant)
- 14-pin variants pin-compatible with TJA1020, TJA1021, TJA1027 and TJA1029
- 24-pin variant pin-compatible subset of the TJA1024
- Software-compatible with the TJA1024, TJA1027 and TJA1029.

### 2.2 Protection

- Very high ElectroMagnetic Immunity (EMI)
- Very high ESD robustness: ±8 kV according to IEC 61000-4-2 for pins LIN1, LIN2 and V<sub>BAT</sub>
- Bus terminal and battery pin protected against transients in the automotive environment (ISO 7637)
- Bus terminal short-circuit proof to battery and ground
- Thermally protected
- Initial TXD dominant check when switching to Normal mode
- TXD dominant time-out function

### 3. Quick reference data

| Symbol           | Parameter                       | Conditions                                                                                                               | Min  | Тур  | Max  | Unit |
|------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>BAT</sub> | battery supply voltage          | limiting values                                                                                                          | -0.3 | -    | +42  | V    |
|                  |                                 | operating range                                                                                                          | 5    | -    | 18   | V    |
| I <sub>BAT</sub> | battery supply current          | Sleep mode (both channels); bus recessive (both channels); $V_{LINx} = V_{BAT}$ ; $V_{SLPx_N} = 0 V$                     | 2.5  | 7    | 10   | μA   |
|                  |                                 | Standby mode (both channels); bus recessive (both channels); $V_{LINx} = V_{BAT}$ ; $V_{SLPx_N} = 0 V$                   | 2.5  | 7    | 10   | μA   |
|                  |                                 | Normal mode (both channels); bus recessive (both channels); $V_{TXDx} = 5 V$ ; $V_{LINx} = V_{BAT}$ ; $V_{SLPx_N} = 5 V$ | 300  | 1600 | 3200 | μA   |
| V <sub>LIN</sub> | voltage on pin LIN              | pins LIN1 and LIN2; limiting value; with respect to GND and $V_{\text{BAT}}$                                             | -42  | -    | +42  | V    |
| V <sub>ESD</sub> | electrostatic discharge voltage | on pins LIN1, LIN2 and V <sub>BAT</sub> ; according to IEC 61000-4-2                                                     | -8   | -    | +8   | kV   |
| T <sub>vi</sub>  | virtual junction temperature    |                                                                                                                          | -40  | -    | +150 | °C   |

## 4. Ordering information

#### Table 2. Ordering information

| Type number | Package  |                                                                                                                                            |           |  |  |  |  |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|
|             | Name     | Description                                                                                                                                | Version   |  |  |  |  |
| TJA1022T    | SO14     | plastic small outline package; 14 leads; body width 3.9 mm                                                                                 | SOT108-1  |  |  |  |  |
| TJA1022TK   | HVSON14  | plastic, thermal enhanced very thin small outline package; no leads; 14 terminals; body $3 \times 4.5 \times 0.85$ mm                      | SOT1086-2 |  |  |  |  |
| TJA1022HG   | DHVQFN24 | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 24 terminals; body $3.5 \times 5.5 \times 0.85$ mm | SOT815-1  |  |  |  |  |

**TJA1022** 

### 5. Block diagram



## 6. Pinning information

### 6.1 Pinning





### 6.2 Pin description

#### Table 3. Pin description: SO14 and HVSON14 packages

| Symbol | Pin | Description                                                          |
|--------|-----|----------------------------------------------------------------------|
| RXD1   | 1   | receive data output 1 (open-drain); active LOW after a wake-up event |
| SLP1_N | 2   | sleep control input 1 (active LOW); resets wake-up request on RXD1   |
| TXD1   | 3   | transmit data input 1                                                |

All information provided in this document is subject to legal disclaimers. **Rev. 3 — 24 May 2018** 

#### Table 3. Pin description: SO14 and HVSON14 packages ...continued

| Symbol           | Pin          | Description                                                          |
|------------------|--------------|----------------------------------------------------------------------|
| RXD2             | 4            | receive data output 2 (open-drain); active LOW after a wake-up event |
| SLP2_N           | 5            | sleep control input 2 (active LOW); resets wake-up request on RXD2   |
| n.c.             | 6            | not connected                                                        |
| TXD2             | 7            | transmit data input 2                                                |
| GND              | 8 <u>[1]</u> | ground                                                               |
| LIN2             | 9            | LIN bus line 2 input/output                                          |
| V <sub>BAT</sub> | 10           | battery supply                                                       |
| n.c.             | 11           | not connected                                                        |
| n.c.             | 12           | not connected                                                        |
| LIN1             | 13           | LIN bus line 1 input/output                                          |
| n.c.             | 14           | not connected                                                        |

[1] For enhanced thermal and electrical performance, the exposed center pad of the HVSON14 package should be soldered to board ground.

#### Table 4. Pin description: DHVQFN24 package

| Symbol           | Pin                | Description                                                          |
|------------------|--------------------|----------------------------------------------------------------------|
| RXD1             | 1                  | receive data output 1 (open-drain); active LOW after a wake-up event |
| SLP1_N           | 2                  | sleep control input 1 (active LOW); resets wake-up request on RXD1   |
| TXD1             | 3                  | transmit data input 1                                                |
| RXD2             | 4                  | receive data output 2 (open-drain); active LOW after a wake-up event |
| SLP2_N           | 5                  | sleep control input 2 (active LOW); resets wake-up request on RXD2   |
| TXD2             | 6                  | transmit data input 2                                                |
| n.c.             | 7 to 18            | not connected                                                        |
| GND              | 19 <mark>11</mark> | ground                                                               |
| LIN2             | 20                 | LIN bus line 2 input/output                                          |
| V <sub>BAT</sub> | 21                 | battery supply                                                       |
| LIN1             | 22                 | LIN bus line 1 input/output                                          |
| n.c.             | 23, 24             | not connected                                                        |

[1] For enhanced thermal and electrical performance, the exposed center pad of the DHVQFN24 package should be soldered to board ground.

### 7. Functional description

The TJA1022 is the interface between the LIN master/slave protocol controller and the physical bus in a LIN network. According to the Open System Interconnect (OSI) model, this is the LIN physical layer.

The LIN transceivers are optimized for, but not limited to, automotive applications with excellent ElectroMagnetic Compatibility (EMC) performance.

### 7.1 LIN 2.x/ISO 17987/SAE J2602 compliant

The TJA1022 is fully LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2A, ISO 17987-4:2016 (12 V LIN) and SAE J2602 compliant. The LIN physical layer is independent of higher OSI model layers (e.g. the LIN protocol). Consequently, nodes containing a LIN 2.2A-compliant physical layer can be combined, without restriction, with LIN physical layer nodes that comply with earlier revisions (LIN 1.0, LIN 1.1, LIN 1.2, LIN 1.3, LIN 2.0, LIN 2.1 and LIN 2.2).

### 7.2 Operating modes

The transceivers are fully operational in Normal mode. A low-power Sleep mode is also supported, as well as a Reset mode. Standby mode facilitates the transition between Sleep and Normal modes.

The transceivers operate independently (except in Reset mode), so one transceiver can be in Normal mode while the other is Sleep or Standby etc. Power consumption is at a minimum when both transceivers are in Sleep mode.

### 7.2.1 Normal mode

In Normal mode, the TJA1022 can transmit and receive data via the LIN bus lines. The transceivers operate independently, so one can be active while the other is off.

A transceiver will switch from Sleep or Standby mode to Normal mode if SLPx\_N is held HIGH for  $t_{gotonorm}$ . If SLPx\_N is held LOW for  $t_{gotosleep}$ , the transceiver will switch from Normal to Sleep mode.

The receivers detect data streams on the LIN bus lines (via pins LIN1 and LIN2) and transfer the input via pins RXD1 and RXD2 to the microcontroller (see Figure 7): HIGH for a recessive level and LOW for a dominant level on the bus. The receivers have supply-voltage related thresholds with hysteresis and integrated filters to suppress bus line noise.

Transmit data streams from the protocol controller are detected on the TXDx pins and are converted by the transmitters into optimized bus signals shaped to minimize EME. The LIN bus output pins are pulled HIGH via internal slave termination resistors. For a master application, an external resistor in series with a diode should be connected between pin  $V_{BAT}$  and the appropriate LINx pin (see Figure 7).

TJA1022 Product data sheet

Τ.ΙΔ1022



- (2) Power dissipation is at a minimum when both transceivers are in Sleep mode.
- (3) When a transceiver switches to Standby mode in response to a LIN bus wake-up event, the associated RXDx pin (RXD1 or RXD2) will be LOW to indicate which LIN channel was the source of the wake-up request.

#### Fig 4. State diagram

### 7.2.2 Sleep mode

A transceiver will switch to Sleep mode from Normal mode if SLPx\_N is held LOW for t<sub>aotosleep</sub>. The relevant LIN transmit path is disabled as soon as SLPx N goes LOW. Power consumption is very low when both transceivers are in Sleep mode.

The voltage levels on LINx and TXDx have no effect on a transition to Sleep mode. So the transceiver will still switch to Sleep mode even if TXDx is held LOW or there is a continuous dominant level on LINx (e.g. due to a short circuit to ground).

Although current consumption is extremely low when both transceivers are in Sleep mode, the TJA1022 can still be woken up remotely via the LIN bus pins or by the microcontroller via pins SLPx N. Filters on the receiver inputs (LIN1 and LIN 2) and on pins SLPx N prevent unwanted wake-up events occurring due to automotive transients or radio frequency interference. To be valid, all wake-up events must be maintained for a specific length of time (twake(dom)LIN for a remote wake-up and tgotonorm for a wake-up via SLPx N). Pin RXDx is floating when a transceiver is in Sleep mode.

If a remote wake-up event (see Figure 5) is detected on either of the LIN bus lines, the associated transceiver will switch to Standby mode. A wake-up initiated by the microcontroller (SLPx\_N HIGH for  $t_{gotonorm}$ ) will cause the relevant transceiver to switch to Normal mode while the other transceiver remains in its current state.

### 7.2.3 Standby mode

Standby mode is an intermediate mode between Sleep and Normal modes. A transceiver will switch from Sleep mode to Standby mode in response to a LIN bus wake-up event. Pin RXDx will go low to indicate to the microcontroller the source of the remote wake-up (LIN1 or LIN2). A transceiver will switch from Standby to Normal mode if the microcontroller holds SLPx\_N HIGH for  $t_{qotonorm}$ .

### 7.2.4 Reset mode

When the TJA1022 is in Reset mode, all input signals are ignored and all output drivers are off. The TJA1022 switches to Reset mode when the voltage on V<sub>BAT</sub> drops below the LOW-level power-on reset threshold, V<sub>th(POR)L</sub>. When the voltage on V<sub>BAT</sub> rises above the HIGH-level power-on reset threshold, V<sub>th(POR)H</sub>, the transceivers switch to Sleep mode.

| Mode                     | SLPx_N | RXDx                             | Transmitter x         | Description                                   |
|--------------------------|--------|----------------------------------|-----------------------|-----------------------------------------------|
| Reset                    | x      | floating                         | off                   | all inputs ignored; all output<br>drivers off |
| Sleep x <sup>[1]</sup>   | 0      | floating                         | off                   | no wake-up request detected                   |
| Standby x <sup>[2]</sup> | 0      | LOW <sup>[3]</sup>               | off                   | remote wake-up request detected               |
| Normal x                 | 1      | HIGH: recessive<br>LOW: dominant | on/off <sup>[4]</sup> | bus signal shaping enabled                    |

#### Table 5.Operating modes

[1] Both transceivers enter Sleep mode after a power-on reset (e.g. after switching on V<sub>BAT</sub>).

[2] The appropriate transceiver will switch automatically to Standby x mode if a remote LINx wake-up event is detected in Sleep x mode.

[3] RXDx will be LOW to indicate the source of the remote wake-up request; RXDx will go HIGH in response to a positive edge on pin SLPx\_N.

[4] A positive edge on SLPx\_N will trigger a transition to Normal mode; the transmitter will be off if TXDx is LOW and will be enabled as soon as TXDx goes HIGH.

### 7.3 Transceiver wake-up

### 7.3.1 Remote wake-up via the LIN bus

A falling edge on pin LINx followed by a LOW level maintained for  $t_{wake(dom)LIN}$  followed by a rising edge on pin LINx triggers a remote wake-up (see Figure 5). It should be noted that the time period  $t_{wake(dom)LIN}$  is measured either in Normal mode while TXDx is HIGH, or in Sleep mode irrespective of the status of pin TXDx.



### 7.3.2 Wake-up via SLPx\_N

If SLPx\_N is held HIGH for  $t_{\mbox{gotonorm}},$  the transceiver will switch from Sleep mode to Normal mode.

### 7.4 Operation during automotive cranking pulses

TJA1022 remains fully operational during automotive cranking pulses because the LIN transceivers are fully specified down to  $V_{BAT} = 5$  V.

### 7.5 Operation when supply voltage is outside specified operating range

If  $V_{BAT} > 18$  V or  $V_{BAT} < 5$  V, the TJA1022 may remain operational, but parameter values cannot be guaranteed to remain within the operating ranges specified in <u>Table 8</u> and <u>Table 9</u>.

In Normal mode:

- If the input level on pin TXDx is HIGH, the LIN transmitter output on pin LINx will be recessive.
- If the input level on pin LINx is recessive, the receiver output on pin RXDx will be HIGH.
- If the voltage on pin V<sub>BAT</sub> rises to 27 V (e.g. during an automotive jump-start), the total LIN network pull-up resistance should be greater than 680  $\Omega$  and the total LIN network capacitance should be less than 6.8 nF to ensure reliable LIN data transfer.
- If the voltage on pin V<sub>BAT</sub> drops below the LOW-level V<sub>BAT</sub> LOW threshold, V<sub>th(VBATL)L</sub>, the active LIN transmit path(s) is interrupted and both LIN outputs will be recessive. The previously active LIN transmit path(s) is switched on again when V<sub>BAT</sub> rises above V<sub>th(VBATL)H</sub> and the associated TXDx pin is HIGH.

If the voltage on pin V<sub>BAT</sub> drops below the LOW-level power-on reset threshold,  $V_{th(POR)L}$ , the TJA1022 switches to Reset mode (i.e. all output drivers are disabled and all inputs are ignored). The TJA1022 switches to Sleep mode if  $V_{BAT} > V_{th(POR)H}$ .

### 7.6 Fail-safe features

Pin TXDx is pulled down to ground in order to force a predefined level on the transmit data input if the pin is disconnected.

Pin SLPx\_N is pulled down to ground to ensure the transceiver is forced to Sleep x mode if SLPx\_N is disconnected.

Pins RXD1 and RXD2 are set floating if  $V_{BAT}$  is disconnected.

The current in the transmitter output stage is limited in order to protect the transmitter against short circuits to pins  $V_{BAT}$  or GND.

A loss of power (pins V<sub>BAT</sub> and GND) has no impact on the bus lines or on the microcontroller. No reverse current will flow from the bus lines into the LINx pins. The current path from V<sub>BAT</sub> to LINx via the integrated LIN slave termination resistors remains. The TJA1022 can be disconnected from the power supply without influencing the LIN busses.

The output drivers on pins LIN1 and LIN2 are protected against overtemperature conditions. If the junction temperature exceeds the shutdown junction temperature,  $T_{j(sd)}$ , the thermal protection circuit disables the output drivers. The drivers are enabled again when the junction temperature falls below  $T_{i(sd)}$  and pin TXDx is HIGH.

The initial TXD dominant check prevents the bus being driven to a permanent dominant state (blocking all network communications) if pin TXDx is forced permanently LOW by a hardware and/or software application failure. The input level on TXDx is checked after a transition to Normal mode. If TXDx is LOW, the transmit path will remain disabled and will only be enabled when TXDx goes HIGH.

Once the transmitter has been enabled, a TXD dominant time-out timer is started every time pin TXDx goes LOW. If the LOW state on pin TXDx persists for longer than the

TXD dominant time-out time ( $t_{to(dom)TXD}$ ), the transmitter is disabled, releasing the bus

line to recessive state. The TXD dominant time-out timer is reset when pin TXDx goes HIGH.

### 8. Limiting values

#### Table 6. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are referenced to pin GND, unless otherwise specified. Positive currents flow into the IC.

| Symbol                     | Parameter                                                               | Conditions                                                         |     | Min  | Max  | Unit |
|----------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------|-----|------|------|------|
| V <sub>BAT</sub>           | battery supply voltage                                                  |                                                                    |     | -0.3 | +42  | V    |
| V <sub>TXD</sub>           | voltage on pin TXD                                                      | pins TXD1 and TXD2                                                 |     | -0.3 | +7   | V    |
| V <sub>RXD</sub>           | voltage on pin RXD                                                      | pins RXD1 and RXD2                                                 |     | -0.3 | +7   | V    |
| $V_{SLP_N}$                | voltage on pin SLP_N                                                    | pins SLP1_N and SLP2_N                                             |     | -0.3 | +7   | V    |
| V <sub>LIN</sub>           | voltage on pin LIN                                                      | pins LIN1 and LIN2; with respect to GND and $\ensuremath{V_{BAT}}$ |     | -42  | +42  | V    |
| $ \Delta V_{(LIN1-LIN2)} $ | voltage difference between pin<br>LIN1 and pin LIN2 (absolute<br>value) |                                                                    |     | -    | 42   | V    |
| V <sub>ESD</sub>           | electrostatic discharge voltage                                         |                                                                    |     |      |      |      |
|                            | according to IEC 61000-4-2                                              | on pins LIN1, LIN2 and $V_{\text{BAT}}$                            | [1] | -8   | +8   | kV   |
|                            | human body model                                                        | on pins LIN1, LIN2 and V <sub>BAT</sub>                            | [2] | -8   | +8   | kV   |
|                            |                                                                         | on pins TXD1, TXD2, RXD1, RXD2, SLP1_N and SLP2_N                  | [2] | -2   | +2   | kV   |
|                            | charge device model                                                     | all pins                                                           |     | -750 | +750 | V    |
|                            | machine model                                                           | all pins                                                           | [3] | -200 | +200 | V    |
| T <sub>vj</sub>            | virtual junction temperature                                            |                                                                    | [4] | -40  | +150 | °C   |
| T <sub>stg</sub>           | storage temperature                                                     |                                                                    |     | -55  | +150 | °C   |

[1] Equivalent to discharging a 150 pF capacitor through a 330  $\Omega$  resistor.

[2] Equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  resistor.

[3] Equivalent to discharging a 200 pF capacitor through a 10  $\Omega$  resistor and a 0.75  $\mu H$  coil.

[4] Junction temperature in accordance with IEC 60747-1. An alternative definition is:  $T_j = T_{amb} + P \times R_{th(j-a)}$ , where  $R_{th(j-a)}$  is a fixed value. The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature ( $T_{amb}$ ).

### 9. Thermal characteristics

#### Table 7.Thermal characteristics

According to IEC 60747-1.

| Symbol               | Parameter                                   | Conditions           | Тур  | Unit |
|----------------------|---------------------------------------------|----------------------|------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | SO14 package [1]     | 145  | K/W  |
|                      |                                             | HVSON14 package [2]  | 50   | K/W  |
|                      |                                             | DHVQFN24 package [2] | 42.7 | K/W  |

[1] According to JEDEC JESD51-2 and JESD51-3 at natural convection on 1s board.

[2] According to JEDEC JESD51-2, JESD51-5 and JESD51-7 at natural convection on 2s2p board. Board with two inner copper layers (thickness: 35 μm) and thermal via array under the exposed pad connected to the first inner copper layer.

## **10. Static characteristics**

#### Table 8. Static characteristics

 $V_{BAT} = 5 V$  to 18 V;  $T_{vj} = -40 \ ^{\circ}C$  to +150  $^{\circ}C$ ;  $R_{L(LIN-VBAT)} = 500 \Omega$ ; all voltages are referenced to pin GND; positive currents flow into the IC; typical values are given at  $V_{BAT} = 12 V$ ; unless otherwise specified.<sup>[1]</sup>

| Symbol                         | Parameter                                         | Conditions                                                                                                                        | Min  | Тур  | Max  | Unit |
|--------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Supply                         |                                                   | 1                                                                                                                                 |      |      | I    | I    |
| V <sub>BAT</sub>               | battery supply voltage                            |                                                                                                                                   | 5    | -    | 18   | V    |
| I <sub>BAT</sub>               | battery supply current                            | Sleep mode (both channels);<br>bus recessive (both channels);<br>$V_{LINx} = V_{BAT}$ ; $V_{SLPx_N} = 0 V$                        | 2.5  | 7    | 10   | μΑ   |
|                                |                                                   | Sleep mode (both channels);<br>bus dominant (both channels);<br>$V_{LINx} = 0 V; V_{SLPx_N} = 0 V;$<br>$V_{BAT} = 12 V$           | 300  | 800  | 3200 | μA   |
|                                |                                                   | Standby mode (both channels);<br>bus recessive (both channels);<br>$V_{LINx} = V_{BAT}$ ; $V_{SLPx_N} = 0 V$                      | 2.5  | 7    | 10   | μΑ   |
|                                |                                                   | Standby mode (both channels);<br>bus dominant (both channels);<br>$V_{LINx} = 0 V$ ; $V_{SLPx_N} = 0 V$ ;<br>$V_{BAT} = 12 V$     | 200  | 600  | 2000 | μA   |
|                                |                                                   | Normal mode (both channels);<br>bus recessive (both channels);<br>$V_{TXDx} = 5 V$ ; $V_{LINx} = V_{BAT}$ ;<br>$V_{SLPx_N} = 5 V$ | 300  | 1600 | 3200 | μA   |
|                                |                                                   | Normal mode (both channels);<br>bus dominant (both channels);<br>$V_{TXDx} = 0 V; V_{SLPx_N} = 5 V;$<br>$V_{BAT} = 12 V$          | 1    | 4    | 10   | mA   |
| Undervoltag                    | je reset                                          |                                                                                                                                   |      |      |      |      |
| V <sub>th(POR)L</sub>          | LOW-level power-on reset threshold voltage        | power-on reset                                                                                                                    | 1.6  | 3.1  | 3.9  | V    |
| V <sub>th(POR)</sub> H         | HIGH-level power-on reset threshold voltage       |                                                                                                                                   | 2.3  | 3.4  | 4.3  | V    |
| V <sub>hys(POR)</sub>          | power-on reset hysteresis voltage                 | [2]                                                                                                                               | 0.05 | 0.3  | 1    | V    |
| $V_{\text{th}(\text{VBATL})L}$ | LOW-level V <sub>BAT</sub> LOW threshold voltage  |                                                                                                                                   | 3.9  | 4.4  | 4.7  | V    |
| $V_{th(VBATL)H}$               | HIGH-level V <sub>BAT</sub> LOW threshold voltage |                                                                                                                                   | 4.2  | 4.7  | 4.9  | V    |
| $V_{\text{hys}(\text{VBATL})}$ | V <sub>BAT</sub> LOW hysteresis voltage           | [2]                                                                                                                               | 0.15 | 0.3  | 0.6  | V    |
| Pins TXDx a                    | and SLPx_N                                        | 1                                                                                                                                 | 1    |      |      |      |
| V <sub>IH</sub>                | HIGH-level input voltage                          |                                                                                                                                   | 2    | -    | 7    | V    |
| V <sub>IL</sub>                | LOW-level input voltage                           |                                                                                                                                   | -0.3 | -    | +0.8 | V    |
| V <sub>hys</sub>               | hysteresis voltage                                | [2]                                                                                                                               | 50   | 200  | 400  | mV   |
| R <sub>pd</sub>                | pull-down resistance                              | on TXDx                                                                                                                           | 50   | 125  | 325  | kΩ   |
|                                |                                                   | on SLPx_N                                                                                                                         | 100  | 250  | 650  | kΩ   |

**Product data sheet** 

#### Table 8. Static characteristics ... continued

 $V_{BAT} = 5 V$  to 18 V;  $T_{vj} = -40 \ ^{\circ}C$  to  $+150 \ ^{\circ}C$ ;  $R_{L(LIN-VBAT)} = 500 \ \Omega$ ; all voltages are referenced to pin GND; positive currents flow into the IC; typical values are given at  $V_{BAT} = 12 V$ ; unless otherwise specified.<sup>[1]</sup>

| Symbol                   | Parameter                                                                | Conditions                                                                  |     | Min                   | Тур                 | Max                   | Unit |
|--------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----|-----------------------|---------------------|-----------------------|------|
| IIL                      | LOW-level input current                                                  | $V_{TXDx} = 0 V \text{ or } V_{SLPx_N} = 0 V$                               |     | -5                    | -                   | +5                    | μA   |
| Pin RXDx (op             | en-drain)                                                                |                                                                             |     | 1                     |                     | -                     | 1    |
| I <sub>OL</sub>          | LOW-level output current                                                 | $V_{RXDx} = 0.4 V$                                                          |     | 2                     | -                   | -                     | mA   |
| I <sub>LH</sub>          | HIGH-level leakage<br>current                                            |                                                                             | [2] | -5                    | -                   | +5                    | μA   |
| Pin LINx                 |                                                                          |                                                                             |     |                       |                     |                       |      |
| I <sub>BUS_LIM</sub>     | current limitation for driver dominant state                             |                                                                             |     | 40                    | -                   | 100                   | mA   |
| I <sub>BUS_PAS_dom</sub> | receiver dominant input<br>leakage current including<br>pull-up resistor |                                                                             | [2] | -600                  | -                   | -                     | μA   |
| I <sub>BUS_PAS_rec</sub> | receiver recessive input<br>leakage current                              | $V_{BAT} = 5 V$ ; $V_{LINx} = 18 V$ ;<br>$V_{TXDx} = 5 V$                   | [2] | -                     | 0                   | 1                     | μA   |
| I <sub>BUS_NO_GND</sub>  | loss-of-ground bus current                                               | $V_{BAT} = 18 \text{ V}; V_{LINx} = 0 \text{ V}$                            | [2] | -750                  | -                   | +10                   | μA   |
| I <sub>BUS_NO_BAT</sub>  | loss-of-battery bus current                                              | $V_{BAT} = 0 V; V_{LINx} = 18 V$                                            | [2] | -                     | -                   | 1                     | μA   |
| V <sub>BUSdom</sub>      | receiver dominant state                                                  |                                                                             |     | -                     | -                   | $0.4V_{BAT}$          | V    |
| V <sub>BUSrec</sub>      | receiver recessive state                                                 |                                                                             |     | 0.6V <sub>BAT</sub>   | -                   | -                     | V    |
| V <sub>BUS_CNT</sub>     | receiver center voltage                                                  | V <sub>BUS_CNT</sub> =<br>(V <sub>BUSdom</sub> + V <sub>BUSrec</sub> ) / 2  |     | 0.475V <sub>BAT</sub> | 0.5V <sub>BAT</sub> | 0.525V <sub>BAT</sub> | V    |
| V <sub>HYS</sub>         | receiver hysteresis voltage                                              | $V_{HYS} = V_{BUSrec} - V_{BUSdom}$                                         |     | -                     | -                   | $0.175V_{BAT}$        | V    |
| V <sub>SerDiode</sub>    | voltage drop at the serial diode                                         | in pull-up path with R <sub>slave</sub> ;<br>I <sub>SerDiode</sub> = 0.9 mA | [2] | 0.4                   | -                   | 1.0                   | V    |
| V <sub>O(dom)</sub>      | dominant output voltage                                                  | Normal mode; $V_{TXDx} = 0 V$ ;<br>$V_{BAT} = 7.0 V$                        | [2] | -                     | -                   | 1.4                   | V    |
|                          |                                                                          | Normal mode; $V_{TXDx} = 0 V$ ;<br>$V_{BAT} = 18 V$                         | [2] | -                     | -                   | 2.0                   | V    |
| R <sub>slave</sub>       | slave resistance                                                         |                                                                             |     | 20                    | 30                  | 60                    | kΩ   |
| C <sub>LIN</sub>         | capacitance on pin LIN                                                   | pins LIN1 and LIN2; with<br>respect to GND                                  | [2] | -                     | -                   | 20                    | pF   |
| Thermal shut             | down                                                                     |                                                                             |     |                       |                     |                       |      |
| T <sub>j(sd)</sub>       | shutdown junction<br>temperature                                         |                                                                             | [2] | 150                   | -                   | 200                   | °C   |

[1] All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage range.

[2] Not tested in production; guaranteed by design.

### **11. Dynamic characteristics**

#### Table 9. Dynamic characteristics

 $V_{BAT} = 5 \text{ V to } 18 \text{ V}; T_{vj} = -40 \text{ }^{\circ}C \text{ to } +150 \text{ }^{\circ}C; R_{L(LIN-VBAT)} = 500 \Omega; all voltages are referenced to pin GND; positive currents flow into the IC; typical values are given at <math>V_{BAT} = 12 \text{ V}$ , unless otherwise specified.<sup>[1]</sup>

| Symbol                    | mbol Parameter Conditions           |                                                                                                                                                                                         | Min              |       | Max | Unit  |    |
|---------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------|-----|-------|----|
| Duty cycles               |                                     |                                                                                                                                                                                         |                  |       |     |       |    |
| δ1                        | duty cycle 1                        |                                                                                                                                                                                         |                  | 0.396 | -   | -     |    |
|                           |                                     |                                                                                                                                                                                         | <u>[2][4][5]</u> | 0.396 | -   | -     |    |
| δ2                        | duty cycle 2                        | $ \begin{array}{l} V_{th(rec)(min)} = 0.422 \times V_{BAT}; \\ V_{th(dom)(min)} = 0.284 \times V_{BAT}; \\ t_{bit} = 50 \ \mu s; \ V_{BAT} = 7.6 \ V \ to \ 18 \ V \end{array} $        | <u>[3][4][5]</u> | -     | -   | 0.581 |    |
|                           |                                     | $ \begin{array}{l} V_{th(rec)(min)} = 0.405 \times V_{BAT}; \\ V_{th(dom)(min)} = 0.271 \times V_{BAT}; \\ t_{bit} = 50 \ \mu\text{s}; \ V_{BAT} = 5.6 \ V \ to \ 7.6 \ V \end{array} $ | <u>[3][4][5]</u> | -     | -   | 0.581 |    |
| δ3                        | duty cycle 3                        |                                                                                                                                                                                         | <u>[2][4][5]</u> | 0.417 | -   | -     |    |
|                           |                                     | $ \begin{array}{l} V_{th(rec)(max)} = 0.805 \times V_{BAT}; \\ V_{th(dom)(max)} = 0.637 \times V_{BAT}; \\ t_{bit} = 96 \ \mu\text{s}; \ V_{BAT} = 5 \ V \ to \ 7 \ V \end{array} $     | <u>[2][4][5]</u> | 0.417 | -   | -     |    |
| δ4                        | duty cycle 4                        | $ \begin{array}{l} V_{th(rec)(min)} = 0.389 \times V_{BAT}; \\ V_{th(dom)(min)} = 0.251 \times V_{BAT}; \\ t_{bit} = 96 \ \mu s; \ V_{BAT} = 7.6 \ V \ to \ 18 \ V \end{array} $        | <u>[3][4][5]</u> | -     | -   | 0.590 |    |
|                           |                                     | $ \begin{array}{l} V_{th(rec)(min)} = 0.372 \times V_{BAT} \\ V_{th(dom)(min)} = 0.238 \times V_{BAT} \\ t_{bit} = 96 \ \mu s; \ V_{BAT} = 5.6 \ V \ to \ 7.6 \ V \end{array} $         | <u>[3][4][5]</u> | -     | -   | 0.590 |    |
| Timing character          | ristics                             |                                                                                                                                                                                         |                  |       |     | ·     |    |
| t <sub>rx_pd</sub>        | receiver propagation delay          | rising and falling; $C_{RXDx}$ = 20 pF; $R_{RXDx}$ = 2.4 k $\Omega$                                                                                                                     | <u>[5]</u>       | -     | -   | 6     | μs |
| t <sub>rx_sym</sub>       | receiver propagation delay symmetry | $C_{RXDx}$ = 20 pF; $R_{RXDx}$ = 2.4 kΩ; rising edge with respect to falling edge                                                                                                       | [5]              | -2    | -   | +2    | μS |
| t <sub>wake(dom)LIN</sub> | LIN dominant wake-up<br>time        | Sleep mode                                                                                                                                                                              |                  | 30    | 80  | 150   | μS |
| t <sub>gotonorm</sub>     | go to normal time                   | time period for mode change from<br>Sleep or Standby mode to Normal mode                                                                                                                |                  | 2     | 6   | 10    | μs |
| t <sub>init(norm)</sub>   | normal mode<br>initialization time  |                                                                                                                                                                                         |                  | 7     | -   | 20    | μs |
| t <sub>gotosleep</sub>    | go to sleep time                    | time period for mode change from<br>Normal to Sleep mode                                                                                                                                |                  | 2     | 6   | 10    | μS |
| t <sub>to(dom)</sub> TXD  | TXD dominant time-out time          | timer started at falling edge on TXDx                                                                                                                                                   |                  | 6     | 12  | 50    | ms |

[1] All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage ranges.

### **NXP Semiconductors**

### Dual LIN 2.2A/SAE J2602 transceiver

- [2]  $\delta I, \delta 3 = \frac{t_{bus(rec)(min)}}{2 \times t_{bit}}$ . Variable  $t_{bus(rec)(min)}$  is illustrated in the LIN timing diagram in Figure 6.
- [3]  $\delta 2, \delta 4 = \frac{t_{bus(rec)(max)}}{2 \times t_{bit}}$ . Variable  $t_{bus(rec)(max)}$  is illustrated in the LIN timing diagram in Figure 6.
- [4] Bus load conditions:  $C_{BUS} = 1 \text{ nF}$  and  $R_{BUS} = 1 \text{ k}\Omega$ ;  $C_{BUS} = 6.8 \text{ nF}$  and  $R_{BUS} = 660 \Omega$ ;  $C_{BUS} = 10 \text{ nF}$  and  $R_{BUS} = 500 \Omega$ .
- [5] See timing diagram in Figure 6.



### **12. Application information**

### 12.1 Application diagram



### 12.2 ESD robustness according to LIN EMC test specification

ESD robustness (IEC 61000-4-2) of the 14-pin variants (SO14 and HVSON14 packages) has been tested by an external test house according to the LIN EMC test specification (part of Conformance Test Specification Package for LIN 2.1, October 10th, 2008). The test report is available on request.

| Table 10. | FSD robustness  | (IEC 61000-4-2) | according to | FMC test | specification |
|-----------|-----------------|-----------------|--------------|----------|---------------|
|           | LOD TODUSITIESS |                 | according it |          | specification |

| Pin              | Test configuration                          | Value | Unit |
|------------------|---------------------------------------------|-------|------|
| LIN              | no capacitor connected to LIN pin           | ±12   | kV   |
|                  | 220 pF capacitor connected to LIN pin       | ±12   | kV   |
| V <sub>BAT</sub> | 100 nF capacitor connected to $V_{BAT}$ pin | >  14 | kV   |

### 12.3 Hardware requirements for LIN interfaces in automotive applications

The TJA1022 satisfies the "Hardware Requirements for LIN, CAN and FlexRay Interfaces in Automotive Applications", Version 1.2, March 2011.

### 13. Test information

### 13.1 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q100 Rev-G - Failure mechanism based stress test qualification for integrated circuits*, and is suitable for use in automotive applications.

### 14. Package outline



### Fig 8. Package outline SOT108-1 (SO14)

**TJA1022** 



HVSON14: plastic, thermal enhanced very thin small outline package; no leads; 14 terminals; body 3 x 4.5 x 0.85 mm

#### Fig 9. Package outline SOT1086-2 (HVSON14)

TJA1022



#### DHVQFN24: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 24 terminals; body 3.5 x 5.5 x 0.85 mm

#### Fig 10. Package outline SOT815-1 (DHVQFN24)

### **15. Handling information**

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

### 16. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 16.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 16.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- Package placement
- · Inspection and repair
- Lead-free soldering versus SnPb soldering

### 16.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

### 16.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 11</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with <u>Table 11</u> and <u>12</u>

#### Table 11. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |              |  |
|------------------------|---------------------------------|--------------|--|
|                        | Volume (mm <sup>3</sup> )       |              |  |
|                        | < 350                           | ≥ <b>350</b> |  |
| < 2.5                  | 235                             | 220          |  |
| ≥ 2.5                  | 220                             | 220          |  |

#### Table 12. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |
|------------------------|---------------------------------|-------------|--------|--|
|                        | Volume (mm <sup>3</sup> )       |             |        |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                             | 260         | 260    |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |
| > 2.5                  | 250                             | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 11.

**TJA1022** 



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

### 17. Soldering of HVSON and DHVQFN packages

<u>Section 16</u> contains a brief introduction to the techniques most commonly used to solder Surface Mounted Devices (SMD). A more detailed discussion on soldering leadless package ICs can be found in the following application notes:

- AN10365 "Surface mount reflow soldering description"
- AN10366 "HVQFN application information"

### 18. Mounting

The TJA1022T/TJA1022TK pin layout has been designed to be compatible with the TJA1020, TJA1021, TJA1027 and TJA1029. This makes it possible to design a board with a single socket that can accommodate all five IC's. The appropriate device would be inserted into the socket, depending on the application, as illustrated in Figure 12. The TJA1022HG pin layout is a compatible subset of the TJA1024HG.



### **19. Revision history**

### Table 13. Revision history

| Document ID    | Release date                                                                                                     | Data sheet status  | Change notice | Supersedes  |  |
|----------------|------------------------------------------------------------------------------------------------------------------|--------------------|---------------|-------------|--|
| TJA1022 v.3    | 20180524                                                                                                         | Product data sheet | -             | TJA1022 v.2 |  |
| Modifications: | difications:       • Added variant TJA1022HG in DHVQFN24 package         • ISO 17987-4:2016 (12 V LIN) compliant |                    |               |             |  |
|                |                                                                                                                  |                    |               |             |  |
|                | <u>Figure 7</u> , <u>Figure note 1</u> amended                                                                   |                    |               |             |  |
| TJA1022 v.2    | 20120424                                                                                                         | Product data sheet | -             | TJA1022 v.1 |  |
| TJA1022 v.1    | 20130330                                                                                                         | Product data sheet | -             | -           |  |