

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







**Product data sheet** 

# 1. General description

The TJA1082 FlexRay node transceiver is compliant with the FlexRay electrical physical layer specification V2.1 Rev. B (see Ref. 1). In addition, it incorporates features and parameters included in V3.0.1 (see Ref. 2 and Section 14). It is primarily intended for communication systems operating at between 2.5 Mbit/s and 10 Mbit/s, and provides an advanced interface between the protocol controller and the physical bus in a FlexRay network. The TJA1082 offers an optimized solution for Electronic Control Unit (ECU) applications that do not need enhanced power management and are typically switched by the ignition or activated by a dedicated wake-up line.

The TJA1082 provides a differential transmit capability to the network and a differential receive capability to the FlexRay controller. It offers excellent ElectroMagnetic Compatibility (EMC) performance as well as high ElectroStatic Discharge (ESD) protection.

The TJA1082 actively monitors system performance using dedicated error and status information (readable by any microcontroller), as well as internal voltage and temperature monitoring.

# 2. Features and benefits

#### 2.1 Optimized for time triggered communication systems

- Compliant with Electrical Physical Layer specification 2.1 Rev. B
- Automotive product qualification in accordance with AEC-Q100 (Grade 1)
- Data transfer at 2.5 Mbit/s, 5 Mbit/s and 10 Mbit/s
- Supports 60 ns minimum bit time at 400 mV differential voltage
- Very low ElectroMagnetic Emission (EME) to support unshielded cable
- Differential receiver with high common-mode range for excellent ElectroMagnetic Immunity (EMI)
- Auto I/O level adaptation to host controller supply voltage V<sub>IO</sub>
- Can be used in 14 V and 42 V powered systems
- Instant shut-down interface (via BGE pin)

### 2.2 Low power management

- Very low current consumption in Standby mode
- Remote wake-up via a wake-up pattern or dedicated FlexRay data frames on the bus lines



#### FlexRay node transceiver

# 2.3 Diagnosis and robustness

- Enhanced supply voltage monitoring for V<sub>CC</sub> and V<sub>IO</sub>
- Two error diagnosis modes:
  - ◆ Status register readout via the Serial Peripheral Interface (SPI)
  - Simple error indication via pin ERRN
- Overtemperature detection
- Short-circuit detection on bus lines
- Power-on flag
- Clamping diagnosis for pins TXEN and BGE
- Bus pins protected against ±8 kV ESD pulses (according to IEC61000-4-2 and HBM)
- Bus pins protected against transients in automotive environment (according to ISO 7637 class C)
- Bus pins short-circuit proof to battery voltage (14 V and 42 V) and ground
- Maximum differential voltage between pins BP or BM and any other pin of  $\pm 60 \text{ V}$
- Bus lines remain passive when the transceiver is not powered
- No reverse currents from the digital input pins to V<sub>IO</sub> or V<sub>CC</sub> when the transceiver is not powered

# 2.4 FlexRay conformance classes

- Bus driver bus guardian interface
- Bus driver logic level adaptation

# 3. Ordering information

Table 1. Ordering information

| Type number | Package |                                                                        |          |  |  |  |  |
|-------------|---------|------------------------------------------------------------------------|----------|--|--|--|--|
|             | Name    | Description                                                            | Version  |  |  |  |  |
| TJA1082TT   | TSSOP14 | plastic thin shrink small outline package; 14 leads; body width 4.4 mm | SOT402-1 |  |  |  |  |

## FlexRay node transceiver

# 4. Block diagram



FlexRay node transceiver

# 5. Pinning information

### 5.1 Pinning



# 5.2 Pin description

Table 2. Pin description

| Symbol   | Pin | Туре | Description                                                                  |
|----------|-----|------|------------------------------------------------------------------------------|
| $V_{IO}$ | 1   | Р    | supply voltage for $V_{\text{IO}}$ voltage level adaptation                  |
| TXD      | 2   | I    | transmit data input; internal pull-down                                      |
| TXEN     | 3   | I    | transmitter enable input; when HIGH transmitter disabled; internal pull-up   |
| RXD      | 4   | 0    | receive data output                                                          |
| BGE      | 5   | I    | bus guardian enable input; when LOW transmitter disabled; internal pull-down |
| STBN     | 6   | I    | mode control input; transceiver in Normal mode when HIGH; internal pull-down |
| SCLK     | 7   | I    | SPI clock signal; internal pull-up                                           |
| SDO      | 8   | 0    | SPI data output                                                              |
| SCSN     | 9   | I    | SPI chip select input; internal pull-up/pull-down                            |
| ERRN     | 10  | 0    | error diagnosis output and wake-up indication                                |
| GND      | 11  | Р    | ground                                                                       |
| ВМ       | 12  | I/O  | bus line minus                                                               |
| ВР       | 13  | I/O  | bus line plus                                                                |
| $V_{CC}$ | 14  | Р    | supply voltage (+5 V)                                                        |

# 6. Functional description

#### 6.1 Power modes

The TJA1082 features three power modes: Normal, Standby and Power-off. Normal and Standby modes can be selected via the STBN input (HIGH for Normal mode) once the transceiver has been powered up. See <u>Table 3</u> for a detailed description of pin signaling in the three power modes.

#### FlexRay node transceiver

Table 3. Pin signalling in the different power modes

| Mode         | STBN  | UV at           | UV                    | ERRN                               |                                      | RXD                                |                                      | SDO                              | Biasing                | UV-det     | Trans-  | Low-                   |  |          |                        |
|--------------|-------|-----------------|-----------------------|------------------------------------|--------------------------------------|------------------------------------|--------------------------------------|----------------------------------|------------------------|------------|---------|------------------------|--|----------|------------------------|
| mode         | O.DIN | V <sub>IO</sub> | at<br>V <sub>CC</sub> |                                    | HIGH                                 | LOW                                | HIGH                                 | 050                              | BP, BM                 | o r uet    | mitter  | power<br>receiver      |  |          |                        |
| Normal       | HIGH  | no              | no                    | error<br>flag<br>set               | error<br>flag<br>reset               | bus<br>DATA_<br>0                  | bus<br>DATA_1<br>or idle             | high-<br>impedance<br>(in simple | V <sub>CC</sub> / 2    | enabled    | enabled | enabled <sup>[1]</sup> |  |          |                        |
| Standby      | LOW   | no              | no                    | wake<br>flag<br>set                | wake<br>flag<br>reset                | wake<br>flag<br>set                | wake<br>flag<br>reset                | error<br>indication<br>mode) or  | indication<br>mode) or | indication | GND     | disab                  |  | disabled | enabled <sup>[2]</sup> |
|              | LOW   | no              | yes[3]                | wake<br>flag<br>set <sup>[4]</sup> | wake<br>flag<br>reset <sup>[4]</sup> | wake<br>flag<br>set <sup>[4]</sup> | wake<br>flag<br>reset <sup>[4]</sup> | SPI mode)                        |                        |            |         | disabled               |  |          |                        |
|              | HIGH  | no              | yes[3]                | error<br>flag<br>set               | error<br>flag<br>reset               | wake<br>flag<br>set <sup>[4]</sup> | wake<br>flag<br>reset <sup>[4]</sup> |                                  |                        |            |         |                        |  |          |                        |
|              | Χ     | yes[5]          | no                    | LOW                                |                                      | LOW                                |                                      | high-                            |                        |            |         | enabled[2]             |  |          |                        |
|              | Χ     | yes[5]          | yes[3]                | LOW                                |                                      | LOW                                |                                      | impedance                        |                        |            |         | disabled               |  |          |                        |
| Power-off[6] | X     | X <u>[5]</u>    | yes                   | high-<br>imped                     | lance                                | HIGH                               |                                      | _                                | GND[7]                 | disabled   | _       | disabled               |  |          |                        |

<sup>[1]</sup> The wake flag is set if a valid wake-up event is detected while switching to Standby mode.

#### 6.1.1 Normal mode

In Normal mode, the transceiver transmits and receives data via the bus lines BP and BM. The transmitter and the normal receiver are enabled, along with the undervoltage detection function. The timing diagram for Normal mode is illustrated in Figure 3.

<sup>[2]</sup> The wake flag is set if a valid wake-up event is detected.

<sup>[3]</sup>  $V_{uvd(VCC)} > V_{CC} > V_{th(det)POR}$ .

<sup>[4]</sup> Pins ERRN and RXD reflect the state of the wake flag prior to the V<sub>CC</sub> undervoltage event.

<sup>[5]</sup> The internal signals at pins STBN, BGE and TXD are set LOW; the internal signals at pins TXEN, SCLK and SCSN are set HIGH.

<sup>[6]</sup>  $V_{CC} < V_{th(rec)POR}$  at power-up and  $V_{CC} < V_{th(det)POR}$  at power-down (see Figure 6 and Figure 7).

<sup>[7]</sup> Except when  $V_{CC} = 0$ ; in this case BP and BM are floating.

FlexRay node transceiver



<u>Table 4</u> describes the behavior of the transmitter in Normal mode, when the temperature flag (TEMP HIGH) is not set and with no time-out on pin TXEN. Transmitter behavior is illustrated in Figure 14.

Table 4. Transmitter operation in Normal mode

| BGE | TXEN | TXD | Bus state | Transmitter                                                                                          |
|-----|------|-----|-----------|------------------------------------------------------------------------------------------------------|
| L   | Χ    | Χ   | idle      | transmitter is disabled                                                                              |
| Χ   | Н    | Χ   | idle      | transmitter is disabled                                                                              |
| Н   | L    | Н   | DATA_1    | transmitter is enabled; the bus lines are actively driven; BP is driven HIGH and BM is driven LOW    |
| Н   | L    | L   | DATA_0    | transmitter is enabled; the bus lines are actively driven;<br>BP is driven LOW and BM is driven HIGH |

The transmitter is activated during the first LOW level on pin TXD while pin BGE is HIGH and pin TXEN is LOW.

In Normal mode, the normal receiver output is connected directly to pin RXD (see <u>Table 5</u>). Receiver behavior is illustrated in <u>Figure 15</u>.

Table 5. Behavior of normal receiver in Normal mode

| Bus state | RXD |
|-----------|-----|
| DATA_0    | L   |
| DATA_1    | Н   |
| idle      | Н   |

When  $V_{IO}$  and  $V_{CC}$  are within their operating ranges, pin ERRN indicates the status of the error flag. See Section 6.8 for a detailed description of error signalling in Normal mode.

#### FlexRay node transceiver

#### 6.1.1.1 Bus activity and idle detection

In Normal mode, bus activity and bus idle are detected as follows:

- Bus activity is detected when the absolute differential voltage on the bus lines is higher than |V<sub>i(dif)det(act)|</sub> for t<sub>det(act)(bus)</sub>:
  - If the differential voltage on the bus lines is lower than V<sub>IL(dif)</sub> after bus activity has been detected, pin RXD switches LOW.
  - If the differential voltage on the bus lines is higher than V<sub>IH(dif)</sub> after bus activity has been detected, pin RXD remains HIGH.
- Bus idle is detected when the absolute differential voltage on the bus lines is lower than |V<sub>i(dif)det(act)</sub>| for t<sub>det(idle)(bus)</sub>. This results in pin RXD being switched HIGH or staying HIGH.

### 6.1.2 Standby mode

Standby mode is a low-power mode featuring very low current consumption. In Standby mode, the transceiver is unable to transmit or receive data since both the transmitter and the normal receiver are switched off. The low-power receiver is activated to monitor the bus for wake-up activity, provided an undervoltage has not been detected on pin  $V_{\rm CC}$ .

The low-power receiver is deactivated if an undervoltage is detected on pin  $V_{CC}$  - with the result that the wake flag is not set if a wake-up pattern or dedicated data frame is received.

Pins ERRN and RXD indicate the status of the wake flag when  $V_{IO}$  and  $V_{CC}$  are within their operating ranges. See <u>Table 3</u> for a description of pins ERRN and RXD when an undervoltage is detected on pin  $V_{IO}$  or pin  $V_{CC}$ .

The status register cannot be read via the SPI interface if an undervoltage is detected on pin  $V_{\rm IO}$ .

The BGE input has no effect in Standby mode.

#### 6.1.3 Power-off mode

The transmitter and the two receivers (normal and low-power) are deactivated in Power-off mode. As a result, the wake flag is not set if a wake-up pattern or dedicated data frame is received. If the voltage at  $V_{CC}$  rises above  $V_{th(rec)POR}$ , the transceiver switches to Standby mode and the digital section is reset. If  $V_{CC}$  subsequently drops below  $V_{th(det)POR}$ , the transceiver reverts to Power-off mode (see Section 6.2).

The status register cannot be read via the SPI interface in Power-off mode.

#### 6.1.4 State transitions

<u>Figure 4</u> shows the TJA1082 state transition diagram. The timing diagram for the ERRN indication signal during transitions between Normal and Standby modes, when the error flag is set and the wake flag is not set, is illustrated in <u>Figure 5</u> and described in <u>Table 6</u>.

# FlexRay node transceiver





FlexRay node transceiver

Table 6. State transitions

 $\rightarrow$  indicates the action that initiates a transaction; 1  $\rightarrow$  and 2  $\rightarrow$  are the consequences of a transaction.

| Transition           | UVV <sub>IO</sub><br>flag <mark>[1]</mark> | UVV <sub>CC</sub><br>flag <sup>[1]</sup> | wake flag[1]            | PWON flag[1]                   | STBN            | VCC level                                               |
|----------------------|--------------------------------------------|------------------------------------------|-------------------------|--------------------------------|-----------------|---------------------------------------------------------|
| Normal to Standby    | cleared                                    | cleared                                  | cleared                 | cleared                        | $\rightarrow L$ | $V_{CC} > V_{uvd(VCC)}$                                 |
|                      | $\rightarrow$ set                          | cleared                                  | cleared                 | cleared                        | Н               | $V_{CC} > V_{uvd(VCC)}$                                 |
|                      | cleared                                    | $\rightarrow$ set                        | cleared                 | cleared                        | Н               | $V_{uvd(VCC)} > V_{CC} > V_{th(det)POR}$                |
| Standby to Normal    | cleared                                    | cleared                                  | $1 \rightarrow cleared$ | $2 \rightarrow \text{cleared}$ | $\rightarrow$ H | $V_{CC} > V_{uvd(VCC)}$                                 |
|                      | $\rightarrow \text{cleared}$               | cleared                                  | $1 \rightarrow cleared$ | $2 \rightarrow \text{cleared}$ | Н               | $V_{CC} > V_{uvd(VCC)}$                                 |
|                      | cleared                                    | $\rightarrow \text{cleared}$             | $1 \rightarrow cleared$ | $2 \rightarrow \text{cleared}$ | Н               | $V_{uvd(VCC)} > V_{CC} > V_{th(det)POR}$                |
| Standby to Power-off | Χ                                          | set                                      | Χ                       | X                              | Χ               | $\rightarrow$ V <sub>CC</sub> < V <sub>th(det)POR</sub> |
| Power-off to Standby | Χ                                          | set                                      | X                       | $1 \rightarrow set$            | Χ               | $\rightarrow V_{CC} > V_{th(rec)POR}$                   |

<sup>[1]</sup> See <u>Table 7</u> for set and reset conditions of all flags.

# 6.2 Power-up and power-down behavior

#### 6.2.1 Power-up

The TJA1082 has two supply pins:  $V_{\rm CC}$  (+5 V) and  $V_{\rm IO}$  (for the voltage level adaptation). The ramp up of the different power supplies can vary, depending on the state or value of a number of signals and parameters. The power-up behavior of the TJA1082 is not affected by the sequence in which power is supplied to these pins or by the voltage ramp up.

As an example, Figure 6 shows one possible power supply ramp-up scenario. The digital section of the TJA1082 is supplied by  $V_{CC}$ . The voltage on pin  $V_{CC}$  ramps up before the voltage on pin  $V_{IO}$ . As long as the voltage on  $V_{CC}$  remains below the power-on reset recovery threshold,  $V_{th(rec)POR}$ , the internal state machine is not active and the transceiver is totally passive, remaining in Power-off mode. As soon as the voltage crosses the  $V_{th(rec)POR}$  threshold, the internal state machine starts running, setting the PWON flag and switching the TJA1082 to Standby mode. This initializes the  $V_{CC}$  and  $V_{IO}$  under-voltage flags to the set state (since both  $V_{CC}$  and  $V_{IO}$  are actually in undervoltage state just after power-on).

Once both  $V_{IO}$  and  $V_{CC}$  have reached their operating ranges, the under-voltage flags are reset. The operating mode is then determined by the level on STBN (the TJA1082 switches to Normal mode if STBN is HIGH and remains in Standby mode if STBN is LOW), provided  $V_{IO}$  and  $V_{CC}$  are above their respective undervoltage recovery levels  $(V_{uvr(VIO)})$  and  $V_{uvr(VCC)})$ .

# FlexRay node transceiver



# 6.2.2 Power-down

The behavior of the TJA1082 during power-down is illustrated in Figure 7.



FlexRay node transceiver

# 6.3 Remote wake-up

## 6.3.1 Bus wake-up via wake-up pattern

A valid remote wake-up event occurs when a wake-up pattern is received. A wake-up pattern consists of at least two consecutive wake-up symbols. A wake-up symbol consists of a DATA\_0 phase lasting longer than  $t_{det(wake)DATA_0}$ , followed by an idle phase lasting longer than  $t_{det(wake)idle}$ , provided both wake-up symbols occur within a time span of  $t_{det(wake)tot}$  (see Figure 8). The transceiver also wakes up if the idle phases are replaced by DATA\_1 phases.



The wake-up mechanism of the TJA1082 follows the state transition diagram shown in Figure 9. See Ref. 1 for more details of the wake-up mechanism.

#### FlexRay node transceiver



#### 6.3.2 Bus wake-up via dedicated FlexRay data frame

The TJA1082 wake flag is set when a dedicated data frame emulating a valid wake-up pattern, as shown in Figure 10, is received.

The DATA\_0 and DATA\_1 phases of the emulated wake-up symbol are interrupted by the Byte Start Sequence (BSS) preceding each byte in the data frame. With a data rate of 10 Mbit/s, the interruption has a maximum duration of 130 ns and does not prevent the transceiver from recognizing the wake-up pattern in the payload.

For longer interruptions at lower data rates (5 Mbit/s and 2.5 Mbit/s), the wake-up pattern should be used (see Section 6.3.1).

The wake flag is not set if an invalid wake-up pattern is received. See <u>Ref. 1</u> for more details on invalid wake-up patterns.

TJA1082 **NXP Semiconductors** 

FlexRay node transceiver



0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x00, 0x00, 0x00, 0x00,

0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x00, 0x00, 0x00, 0x00,

0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x00, 0x00, 0x00, 0x00,

0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF

Fig 10. Minimum bus pattern for bus wake-up via dedicated FlexRay data frame

#### 6.4 Bus error detection

The TJA1082 detects the following bus errors during transmission:

- · Short-circuit BP to BM at the ECU connector or on the bus
- Short-circuit BP to GND at the ECU connector or on the bus
- · Short-circuit BM to GND at the ECU connector or on the bus
- Short-circuit BP to V<sub>CC</sub> at the ECU connector or on the bus
- · Short-circuit BM to V<sub>CC</sub> at the ECU connector or on the bus

The bus error flag is not set when a wake-up pattern or a FlexRay Collision Avoidance Symbol (CAS) is being transmitted or received.

#### 6.5 Fail silent behavior

Three mechanisms guarantee the 'fail silent' behavior of the TJA1082:

- The TXEN Clamped flag is set if pin TXEN goes LOW for longer than t<sub>detCL(TXEN)</sub> in Normal mode: the transmitter is disabled.
- The BGE Clamped flag is set if pin BGE goes HIGH for longer than t<sub>detCL(BGE)</sub> in Normal mode; no action is taken.
- If a loss-of-ground occurs at the transceiver, resulting in the TJA1082 switching to Power-off mode, no current flows out of the digital input pins (TXD, TXEN, BGE, STBN, SCLK, SCSN); see Table 3 for details of the behavior of the bus pins.

#### 6.6 TJA1082 flags

The TJA1082 has 11 status/error flags. These are described in Table 7.

#### FlexRay node transceiver

Table 7. TJA1082 flags and set/reset conditions

| Flag name              | Flag type      | Flag description                                                  | Set condition                                              | Reset condition[1]                                                                                          | Consequence of flag set                                  |
|------------------------|----------------|-------------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| bus wake               | status<br>flag | indicates if a wake-up event has occurred                         | wake-up event on bus in Standby mode <sup>[2]</sup>        | transition to Normal mode                                                                                   | $RXD \rightarrow LOW;$ $ERRN \rightarrow LOW [3]$        |
| Normal<br>mode         | status<br>flag | indicates if the transceiver is in Normal mode                    | entering Normal mode                                       | leaving Normal mode                                                                                         | -                                                        |
| transmitter<br>enabled | status<br>flag | indicates the transmitter status                                  | transmitter enabled <sup>[4]</sup>                         | transmitter disabled                                                                                        | -                                                        |
| BGE<br>clamped         | status<br>flag | indicates if pin BGE is clamped                                   | BGE HIGH for longer than t <sub>detCL(BGE)</sub> [5]       | BGE LOW[5]                                                                                                  | -                                                        |
| PWON                   | status<br>flag | indicates when the digital section is initialized                 | $V_{CC} > V_{th(rec)POR}$                                  | transition to Normal mode                                                                                   | -                                                        |
| bus error              | error flag     | indicates if a bus error has been detected                        | bus error detected <sup>[5]</sup>                          | no bus error detected or<br>positive edge on<br>TXEN <sup>[5]</sup>                                         | ERRN → LOW 6                                             |
| TEMP<br>HIGH           | error flag     | indicates if the max.<br>junction temperature has<br>been reached | $T_{vj} > T_{j(dis)(high)}^{[5]}$                          | $\begin{aligned} TXEN &= HIGH \text{ while} \\ T_{vj} &< T_{j(dis)(high)} \underline{^{[5]}} \end{aligned}$ | ERRN $\rightarrow$ LOW [6]; transmitter disabled         |
| TXEN<br>clamped        | error flag     | indicates if pin TXEN is clamped                                  | TXEN LOW for longer than t <sub>detCL(TXEN)</sub> [5]      | TXEN = HIGH[5]                                                                                              | ERRN $\rightarrow$ LOW [6]; transmitter disabled         |
| UVV <sub>CC</sub>      | error flag     | indicates if there is an undervoltage at pin $V_{\text{CC}}$      | $V_{CC} < V_{uvd(VCC)}$ for longer than $t_{det(uv)(VCC)}$ | $V_{CC} > V_{uvr(VCC)}$ for longer than $t_{rec(uv)(VCC)}$                                                  | ERRN → LOW [6];<br>entering Standby<br>mode              |
| UVV <sub>IO</sub>      | error flag     | indicates if there is an undervoltage at pin $V_{\text{IO}}$      | $V_{IO} < V_{uvd(VIO)}$ for longer than $t_{det(uv)(VIO)}$ | $V_{IO} > V_{uvr(VIO)}$ for longer than $t_{rec(uv)(VIO)}$                                                  | ERRN $\rightarrow$ LOW [6]; entering Standby mode        |
| SPI error              | error flag     | indicates if an SPI error has occurred                            | SPI error detected[8]                                      | falling edge on SCSN                                                                                        | ERRN → LOW [7];<br>SDO goes to a high<br>impedance state |

- [1] All flags, with the exception of the PWON flag, are reset after a power-on reset.
- [2] If an undervoltage has not been detected on pin V<sub>CC</sub>.
- [3] If STBN = LOW.
- [4] If BGE = HIGH, the Normal mode flag is set, the TEMP HIGH flag is not set and the TXEN clamped flag is not set.
- [5] Flag can only be set or reset in Normal mode or on leaving Normal mode.
- [6] If STBN = HIGH.
- [7] If STBN = HIGH in SPI mode
- [8] The SPI error flag is set when:
  - a) more than 16 falling edges occur on pin SCLK while pin SCSN = LOW
  - b) less than 16 falling edges occur on pin SCLK while pin SCSN = LOW.

# 6.7 TJA1082 status register

The TJA1082 contains a 16-bit status register, of which bits S0 to S4 reflect the state of the status flags, bits S5 to S10 reflect the state of the error flags and bit S15 is a parity bit. All flags can be individually read out on pin SDO via a 16-bit SPI interface when the transceiver is configured in SPI mode. The status register bits are described in Table 8.

#### FlexRay node transceiver

Table 8. TJA1082 status register

| Status<br>bit | Flag name              | Set condition                | Reset condition                                          |
|---------------|------------------------|------------------------------|----------------------------------------------------------|
| S0            | bus wake               | bus wake flag set            | bus wake flag cleared                                    |
| S1            | Normal<br>mode         | Normal mode flag set         | Normal mode flag cleared                                 |
| S2            | transmitter<br>enabled | transmitter enabled flag set | transmitter enabled flag cleared                         |
| S3            | BGE<br>clamped         | BGE clamped flag set         | BGE clamped flag cleared                                 |
| S4            | PWON                   | PWON flag set                | PWON flag cleared and successful readout[1]              |
| S5            | bus error              | bus error flag set           | bus error flag cleared and successful readout[1]         |
| S6            | TEMP<br>HIGH           | TEMP HIGH flag set           | TEMP HIGH flag cleared and successful readout[1]         |
| S7            | TXEN clamped           | TXEN clamped flag set        | TXEN clamped flag cleared and successful readout[1]      |
| S8            | UVV <sub>CC</sub>      | UVV <sub>CC</sub> flag set   | UVV <sub>CC</sub> flag cleared and successful readout[1] |
| S9            | UVV <sub>IO</sub>      | UVV <sub>IO</sub> flag set   | UVV <sub>IO</sub> flag cleared and successful readout[1] |
| S10           | SPI error              | SPI error flag set           | SPI error flag cleared and successful readout[1]         |
| S11           | reserved               | always LOW                   |                                                          |
| S12           | reserved               | always HIGH                  |                                                          |
| S13           | reserved               | always LOW                   |                                                          |
| S14           | reserved               | always HIGH                  |                                                          |
| S15           | parity bit             | odd parity of status bits    | even parity of status bits                               |

<sup>[1]</sup> Also cleared during Power-off.

# 6.8 Error signalling

The TJA1082 provides two modes for error indication:

- SPI mode (default mode)
- · Simple error indication mode

SPI mode is active on power-up.

To switch to simple error indication mode, SCSN has to be held LOW (connected to GND) and SCLK held HIGH (connected to  $V_{IO}$ ) for longer than  $t_{det(L)(SCLK)}$  (provided a  $V_{IO}$  undervoltage has not occurred).

When the TJA1082 is in simple error indication mode, a rising edge on SCSN initiates a transition to SPI mode (provided a  $V_{IO}$  undervoltage has not occurred).

FlexRay node transceiver



If a  $V_{\text{IO}}$  undervoltage condition is detected, it is not possible to switch between SPI mode and simple error indication mode.

#### 6.8.1 **SPI** mode

The error flag information in the status register is latched in SPI mode. This means that the status bit is reset once the status register has been completely read (provided the corresponding error flag has been reset). If an error condition is detected in Normal mode, pin ERRN goes LOW (provided one of the error bits, S5-S10, is set). Pin ERRN goes HIGH again once all the error bits (S5-S10) have been reset.

### 6.8.2 Simple error indication mode

If an error condition is detected in Normal mode, pin ERRN goes LOW once the relevant error flag has been set. Pin ERRN goes HIGH again when all error conditions have been cleared and all flags have been reset. Error flags are not latched. It is not possible to read-out the status bits in this mode.

### 6.9 SPI interface

The TJA1082 includes a 16-bit SPI interface to enable a host to read the status register when the transceiver is in SPI mode (see Section 6.8).

While pin SCSN is HIGH, the SDO output is in a high-impedance state. To begin a status register readout, the host must force pin SCSN LOW. This causes the SDO pin to output a LOW level by default. The data at pin SDO is then shifted out on the rising edge of the clock signal on pin SCLK.

The status bits shifted out at SDO are active HIGH. The status bits are refreshed and pin SDO returned to a high-impedance state once the status register has been read successfully (after exactly 16 clock cycles) and SCSN has been forced HIGH again. Clock signals on SCLK are ignored while SCSN is HIGH. The timing diagram for the SPI readout is illustrated in Figure 12.

The SLCK period ranges from 500 ns to 100 µs (10 kbit/s to 2 Mbit/s).

#### FlexRay node transceiver

If SCSN remains LOW for longer than 16 clock cycles, it recognized as an SPI error. When this happens, the SPI error flag is set and pin SDO goes to a high-impedance state until the next falling edge on pin SCSN.

An SPI error is also assumed if fewer than 16 clock cycles are received while SCSN is LOW. If this happens, the SPI error flag is set.

All status bits are refreshed once the status register has been successfully read.

When the transceiver is in simple error indication mode the SDO output is in a high-impedance state and pin SCSN is in pull-down mode. In SPI mode pin SCSN is in pull-up mode.

SPI readout is not possible when the transceiver has detected an undervoltage on V<sub>IO</sub>.



# 7. Limiting values

**Table 9.** Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are referenced to GND.

| Symbol            | Parameter                          | Conditions                                      | Min  | Max            | Unit |
|-------------------|------------------------------------|-------------------------------------------------|------|----------------|------|
| V <sub>CC</sub>   | supply voltage                     | no time limit                                   | -0.3 | +5.5           | V    |
| V <sub>IO</sub>   | supply voltage on pin $V_{\rm IO}$ | no time limit                                   | -0.3 | +5.5           | V    |
| V <sub>ERRN</sub> | voltage on pin ERRN                | no time limit                                   | -0.3 | $V_{IO} + 0.3$ | V    |
| $V_{RXD}$         | voltage on pin RXD                 | no time limit                                   | -0.3 | $V_{IO} + 0.3$ | V    |
| V <sub>SDO</sub>  | voltage on pin SDO                 | no time limit                                   | -0.3 | $V_{IO} + 0.3$ | V    |
| $V_{TXEN}$        | voltage on pin TXEN                | no time limit                                   | -0.3 | +5.5           | V    |
| $V_{TXD}$         | voltage on pin TXD                 | no time limit                                   | -0.3 | +5.5           | V    |
| V <sub>STBN</sub> | voltage on pin STBN                | no time limit                                   | -0.3 | +5.5           | V    |
| V <sub>SCSN</sub> | voltage on pin SCSN                | no time limit                                   | -0.3 | +5.5           | V    |
| V <sub>SCLK</sub> | voltage on pin SCLK                | no time limit                                   | -0.3 | +5.5           | V    |
| $V_{BGE}$         | voltage on pin BGE                 | no time limit                                   | -0.3 | +5.5           | V    |
| $V_{BP}$          | voltage on pin BP                  | no time limit (with respect to pins BM and GND) | -60  | +60            | V    |

TJA1082 All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2012. All rights reserved.

#### FlexRay node transceiver

Table 9. Limiting values ...continued
In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are referenced to GND.

| Symbol               | Parameter                       | Conditions                                      | Min               | Max   | Unit |
|----------------------|---------------------------------|-------------------------------------------------|-------------------|-------|------|
| $V_{BM}$             | voltage on pin BM               | no time limit (with respect to pins BP and GND) | -60               | +60   | V    |
| I <sub>I(ERRN)</sub> | input current on pin ERRN       | no time limit; V <sub>IO</sub> = 0 V            | -10               | 10    | mA   |
| I <sub>I(RXD)</sub>  | input current on pin RXD        | no time limit; V <sub>IO</sub> = 0 V            | -10               | 10    | mA   |
| I <sub>I(SDO)</sub>  | input current on pin SDO        | no time limit; V <sub>IO</sub> = 0 V            | -10               | 10    | mA   |
| V <sub>trt</sub>     | transient voltage               | on pins BM and BP                               | <u>[1]</u> –100   | -     | V    |
|                      |                                 |                                                 | [2] _             | 75    | V    |
|                      |                                 |                                                 | [ <u>3</u> ] -150 | -     | V    |
|                      |                                 |                                                 | <u>[4]</u> _      | 100   | V    |
| T <sub>stg</sub>     | storage temperature             |                                                 | -55               | +150  | °C   |
| T <sub>vj</sub>      | virtual junction temperature    |                                                 | <u>[5]</u> –40    | +150  | °C   |
| V <sub>ESD</sub>     | electrostatic discharge voltage | IEC61000-4-2 on pins BP and BM to ground        | <u>[6]</u> _8.0   | +8.0  | kV   |
|                      |                                 | HBM on pins BP and BM to ground                 | <u>[7]</u> −8.0   | +8.0  | kV   |
|                      |                                 | HBM on any other pin                            | <u>[7]</u> −4.0   | +4.0  | kV   |
|                      |                                 | MM on all pins                                  | <u>8</u> −200     | +200  | V    |
|                      |                                 | CDM on all pins                                 | 9 -1000           | +1000 | V    |
|                      |                                 |                                                 |                   |       |      |

<sup>[1]</sup> According to ISO7637, test pulse 1, class C; verified by an external test house.

# 8. Thermal characteristics

#### Table 10. Thermal characteristics

| Symbol               | Parameter                                   | Conditions  | Тур | Unit |
|----------------------|---------------------------------------------|-------------|-----|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 130 | K/W  |

<sup>[2]</sup> According to ISO7637, test pulse 2a, class C; verified by an external test house.

<sup>[3]</sup> According to ISO7637, test pulse 3a, class C; verified by an external test house.

<sup>[4]</sup> According to ISO7637, test pulse 3b, class C; verified by an external test house.

In accordance with IEC 60747-1. An alternative definition of virtual junction temperature  $T_{vj}$  is:  $T_{vj} = T_{amb} + TD \times R_{th(j-a)}$ , where  $R_{th(j-a)}$  is a fixed value to be used for the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature ( $T_{amb}$ ).

<sup>[6]</sup> IEC61000-4-2: C = 150 pF; R = 330  $\Omega$ .

<sup>[7]</sup> HBM: C = 100 pF;  $R = 1.5 \text{ k}\Omega$ .

<sup>[8]</sup> MM: C = 200 pF;  $L = 0.75 \mu\text{H}$ ;  $R = 10 \Omega$ .

<sup>[9]</sup> CDM:  $R = 1 \Omega$ .

FlexRay node transceiver

# 9. Static characteristics

Table 11. Static characteristics

| Symbol              | Parameter                                                 | Conditions                                                                                  | Min         | Тур | Max                | Unit |
|---------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------|-----|--------------------|------|
| Pin V <sub>CC</sub> |                                                           |                                                                                             |             |     |                    |      |
| I <sub>CC</sub>     | supply current                                            | Standby mode with no undervoltage; $T_{vj} \le 85  ^{\circ}\text{C}$                        | -           | 20  | 30                 | μА   |
|                     |                                                           | Standby mode with no undervoltage; $T_{vj} \le 150$ °C                                      | -           | 20  | 40                 | μА   |
|                     |                                                           | Power-off mode; $T_{vj} \le 85~^{\circ}C$                                                   | -           | -   | 30                 | μΑ   |
|                     |                                                           | Power-off mode; $T_{vj} \le 150~^{\circ}C$                                                  | -           | -   | 40                 | μΑ   |
|                     |                                                           | Normal mode;<br>$V_{BGE} = 0 \text{ V or } V_{TXEN} = V_{IO}$                               | -           | -   | 15                 | mA   |
|                     |                                                           | Normal mode; $V_{BGE} = V_{IO}$ ;<br>$V_{TXEN} = 0 \text{ V}$ ; $R_{bus} \ge 45 \Omega$     | -           | -   | 35                 | mA   |
|                     |                                                           | Normal mode; $V_{BGE} = V_{IO}$ ; $V_{TXEN} = 0 V$ ; $R_{bus} > 10 \ M\Omega$               | -           | -   | 15                 | mA   |
| $V_{uvd(VCC)}$      | undervoltage detection voltage on pin $V_{\rm CC}$        |                                                                                             | 4.5         | -   | 4.729              | V    |
| $V_{uvr(VCC)}$      | undervoltage recovery voltage on pin $V_{\text{CC}}$      |                                                                                             | 4.52        | -   | 4.749              | V    |
| $V_{uvhys(VCC)}$    | undervoltage hysteresis voltage on pin $V_{\text{CC}}$    |                                                                                             | 20          | -   | 240                | mV   |
| $V_{th(det)POR}$    | power-on reset detection threshold voltage                |                                                                                             | 3.75        | -   | 4.15               | V    |
| $V_{th(rec)POR}$    | power-on reset recovery threshold voltage                 |                                                                                             | 3.85        | -   | 4.25               | V    |
| $V_{hys(POR)}$      | power-on reset hysteresis<br>voltage                      |                                                                                             | 100         | -   | 500                | mV   |
| Pin V <sub>IO</sub> |                                                           |                                                                                             |             |     |                    |      |
| I <sub>IO</sub>     | supply current on pin $V_{\text{IO}}$                     | Normal mode; $V_{TXEN} = V_{IO}$ ;<br>$V_{BGE} = V_{IO}$ ; $R_{RXD} > 10 \text{ M}\Omega$   | -           | -   | 1000               | μА   |
|                     |                                                           | Normal mode; $V_{TXEN} = 0 \text{ V}$ ; $V_{BGE} = V_{IO}$ ; $R_{RXD} > 10 \text{ M}\Omega$ | -           | -   | 1000               | μΑ   |
|                     |                                                           | Standby mode with no undervoltage                                                           | -           | 2.2 | 7                  | μΑ   |
|                     |                                                           | Power-off mode; $V_{IO} = 5 \text{ V}$                                                      | -           | 3   | 7                  | μΑ   |
| $V_{uvd(VIO)}$      | undervoltage detection voltage on pin V <sub>IO</sub>     |                                                                                             | 2.6         | -   | 2.779              | V    |
| $V_{uvr(VIO)}$      | undervoltage recovery<br>voltage on pin V <sub>IO</sub>   |                                                                                             | 2.62        | -   | 2.799              | V    |
| $V_{uvhys(VIO)}$    | undervoltage hysteresis<br>voltage on pin V <sub>IO</sub> |                                                                                             | 20          | -   | 190                | mV   |
| Pin SCSN            |                                                           |                                                                                             |             |     |                    |      |
| V <sub>IH</sub>     | HIGH-level input voltage                                  |                                                                                             | $0.7V_{IO}$ | -   | 5.5                | V    |
| $V_{IL}$            | LOW-level input voltage                                   |                                                                                             | -0.3        | -   | $0.3V_{\text{IO}}$ | V    |

# FlexRay node transceiver

Table 11. Static characteristics ... continued

| Symbol          | Parameter                | Conditions                                                                                            | Min                | Тур | Max            | Unit       |
|-----------------|--------------------------|-------------------------------------------------------------------------------------------------------|--------------------|-----|----------------|------------|
| l <sub>iH</sub> | HIGH-level input current | simple error indication mode; $V_{SCSN} = 0.7V_{IO}$                                                  | 3                  | -   | 15             | μΑ         |
| I <sub>IL</sub> | LOW-level input current  | SPI mode; $V_{SCSN} = 0.3V_{IO}$                                                                      | <b>–15</b>         | -   | -3             | μΑ         |
| l <sub>r</sub>  | reverse current          | Power-off mode; to $V_{CC}$ / $V_{IO}$ ;<br>$V_{SCSN}$ = 5 V; $V_{CC}$ = $V_{IO}$ = 0 V               | <b>–</b> 5         | 0   | +5             | μΑ         |
| Pin SCLK        |                          |                                                                                                       |                    |     |                |            |
| $V_{IH}$        | HIGH-level input voltage |                                                                                                       | $0.7V_{IO}$        | -   | 5.5            | V          |
| $V_{IL}$        | LOW-level input voltage  |                                                                                                       | -0.3               | -   | $0.3V_{IO}$    | V          |
| I <sub>IH</sub> | HIGH-level input current | $V_{SCLK} = V_{IO}$                                                                                   | -1                 | 0   | +1             | μА         |
| $I_{\rm IL}$    | LOW-level input current  | $V_{SCLK} = 0.3V_{IO}$                                                                                | <b>–15</b>         | -   | -3             | μΑ         |
| l <sub>r</sub>  | reverse current          | Power-off mode; to $V_{CC}$ / $V_{IO}$ ;<br>$V_{SCLK}$ = 5 V; $V_{CC}$ = $V_{IO}$ = 0 V               | <b>–</b> 5         | 0   | +5             | μА         |
| Pin STBN        |                          |                                                                                                       |                    |     |                |            |
| V <sub>IH</sub> | HIGH-level input voltage |                                                                                                       | $0.7V_{IO}$        | -   | 5.5            | ٧          |
| $V_{IL}$        | LOW-level input voltage  |                                                                                                       | -0.3               | -   | $0.3V_{IO}$    | ٧          |
| I <sub>IH</sub> | HIGH-level input current | $V_{STBN} = 0.7V_{IO}$                                                                                | 3                  | -   | 15             | μΑ         |
| I <sub>IL</sub> | LOW-level input current  | $V_{STBN} = 0 V$                                                                                      | -1                 | 0   | +1             | μΑ         |
| l <sub>r</sub>  | reverse current          | Power-off mode; to $V_{CC}$ / $V_{IO}$ ;<br>$V_{STBN} = 5$ V; $V_{CC} = V_{IO} = 0$ V                 | -5                 | 0   | +5             | μА         |
| Pin TXEN        |                          |                                                                                                       |                    |     |                |            |
| $V_{IH}$        | HIGH-level input voltage |                                                                                                       | 0.7V <sub>IO</sub> | -   | $V_{1O} + 0.3$ | ٧          |
| $V_{IL}$        | LOW-level input voltage  |                                                                                                       | -0.3               | -   | $0.3V_{IO}$    | ٧          |
| I <sub>IH</sub> | HIGH-level input current | $V_{TXEN} = V_{IO}$                                                                                   | -1                 | 0   | +1             | μΑ         |
| I <sub>IL</sub> | LOW-level input current  | $V_{TXEN} = 0.3V_{IO}$                                                                                | -300               | -   | -50            | μΑ         |
| l <sub>r</sub>  | reverse current          | Power-off mode; to $V_{CC}$ / $V_{IO}$ ;<br>$V_{TXEN} = 5$ V; $V_{CC} = V_{IO} = 0$ V                 | -5                 | 0   | +5             | μА         |
| Pin BGE         |                          |                                                                                                       |                    |     |                |            |
| $V_{IH}$        | HIGH-level input voltage |                                                                                                       | $0.7V_{IO}$        | -   | 5.5            | V          |
| $V_{IL}$        | LOW-level input voltage  |                                                                                                       | -0.3               | -   | $0.3V_{IO}$    | ٧          |
| I <sub>IH</sub> | HIGH-level input current | $V_{BGE} = 0.7V_{IO}$                                                                                 | 3                  | -   | 15             | μА         |
| I <sub>IL</sub> | LOW-level input current  | V <sub>BGE</sub> = 0 V                                                                                | -1                 | 0   | +1             | μΑ         |
| l <sub>r</sub>  | reverse current          | Power-off mode; to $V_{CC}$ / $V_{IO}$ ;<br>$V_{BGE} = 5 \text{ V}$ ; $V_{CC} = V_{IO} = 0 \text{ V}$ | <b>–</b> 5         | 0   | +5             | μ <b>A</b> |
| Pin TXD         |                          |                                                                                                       |                    |     |                |            |
| V <sub>IH</sub> | HIGH-level input voltage | Normal mode                                                                                           | 0.7V <sub>IO</sub> | -   | $V_{IO} + 0.3$ | ٧          |
| V <sub>IL</sub> | LOW-level input voltage  | Normal mode                                                                                           | -0.3               | -   | $0.3V_{IO}$    | ٧          |
| I <sub>IH</sub> | HIGH-level input current | $V_{TXD} = 0.7V_{IO}$                                                                                 | 3                  | -   | 15             | μΑ         |
| I <sub>IL</sub> | LOW-level input current  | $V_{TXD} = 0 V$                                                                                       | -1                 | 0   | +1             | μΑ         |
| I <sub>r</sub>  | reverse current          | Power-off mode; to $V_{CC} / V_{IO}$ ;<br>$V_{TXD} = 5 \text{ V}$ ; $V_{CC} = V_{IO} = 0 \text{ V}$   | -5                 | 0   | +5             | μΑ         |

# FlexRay node transceiver

Table 11. Static characteristics ... continued

| Symbol                    | Parameter                                                            | Conditions                                                                                                                               | Min         | Тур         | Max         | Unit |
|---------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|-------------|------|
| C <sub>i</sub>            | input capacitance                                                    | with respect to all other pins at ground; $V_{TXD} = 100 \text{ mV}$ ; $f = 5 \text{ MHz}$                                               | 1 -         | -           | 10          | pF   |
| Pin RXD                   |                                                                      |                                                                                                                                          |             |             |             |      |
| I <sub>OH</sub>           | HIGH-level output current                                            | $V_{RXD} = V_{IO} - 0.4 V$ ; $V_{IO} = V_{CC}$                                                                                           | -15         | -           | -1.7        | mΑ   |
| l <sub>OL</sub>           | LOW-level output current                                             | $V_{RXD} = 0.4 V$                                                                                                                        | 2           | -           | 20          | mΑ   |
| Pin ERRN                  |                                                                      |                                                                                                                                          |             |             |             |      |
| I <sub>OH</sub>           | HIGH-level output current                                            | $V_{ERRN} = V_{IO} - 0.4 \text{ V}; V_{IO} = V_{CC}$                                                                                     | -1500       | -           | -100        | μΑ   |
| l <sub>OL</sub>           | LOW-level output current                                             | $V_{ERRN} = 0.4 V$                                                                                                                       | 200         | -           | 1700        | μΑ   |
| IL                        | leakage current                                                      | Power-off mode; $V_{ERRN} \leq V_{IO}$                                                                                                   | <b>-5</b>   | -           | +5          | μА   |
| Pin SDO                   |                                                                      |                                                                                                                                          |             |             |             |      |
| I <sub>OH</sub>           | HIGH-level output current                                            | $V_{SDO} = V_{IO} - 0.4 V$                                                                                                               | -8          | -3          | -0.5        | mΑ   |
| I <sub>OL</sub>           | LOW-level output current                                             | $V_{SDO} = 0.4 \text{ V}$                                                                                                                | 8.0         | 3           | 9           | mΑ   |
| IL                        | leakage current                                                      | high-impedance state; 0 V $<$ V <sub>SDO</sub> $<$ V <sub>IO</sub>                                                                       | <b>-</b> 5  | -           | +5          | μА   |
| Pins BP and               | ВМ                                                                   |                                                                                                                                          |             |             |             |      |
| $V_{o(idle)(BP)}$         | idle output voltage on pin                                           | Normal mode; $V_{TXEN} = V_{IO}$ ; $R_{bus} = 45 \Omega$                                                                                 | $0.4V_{CC}$ | $0.5V_{CC}$ | $0.6V_{CC}$ | V    |
|                           | BP                                                                   | Standby mode with no undervoltage on pin $V_{\rm CC}$                                                                                    | -0.1        | 0           | +0.1        | V    |
| V <sub>o(idle)(BM)</sub>  | idle output voltage on pin                                           | Normal mode; $V_{TXEN} = V_{IO}$ ; $R_{bus} = 45 \Omega$                                                                                 | $0.4V_{CC}$ | $0.5V_{CC}$ | $0.6V_{CC}$ | V    |
|                           | ВМ                                                                   | Standby mode with no undervoltage on pin $V_{\text{CC}}$                                                                                 | -0.1        | 0           | +0.1        | V    |
| $I_{o(idle)BP}$           | idle output current on pin<br>BP                                     | Normal and Standby modes with no undervoltage; $-60 \text{ V} \le \text{V}_{BP} \le +60 \text{ V}$                                       | -7.5        | -           | +7.5        | mA   |
| $I_{o(idle)BM}$           | idle output current on pin<br>BM                                     | Normal and Standby modes with no undervoltage; $-60 \text{ V} \le \text{V}_{BM} \le +60 \text{ V}$                                       | -7.5        | -           | +7.5        | mA   |
| $V_{o(idle)(dif)}$        | differential idle output voltage                                     | Normal mode; $R_{bus} = 45 \Omega$                                                                                                       | -25         | 0           | +25         | mV   |
| $V_{OH(dif)}$             | differential HIGH-level output voltage                               | Normal mode; 40 $\Omega \le R_{bus} \le 55 \Omega$ ; $C_{bus} = 100 \ pF$                                                                | 600         | 1000        | 1500        | mV   |
| $V_{OL(dif)}$             | differential LOW-level output voltage                                | Normal mode; 40 $\Omega \le R_{bus} \le 55 \Omega$ ; $C_{bus} = 100 \text{ pF}$                                                          | -1500       | -1000       | -600        | mV   |
| $V_{IH(dif)}$             | differential HIGH-level input voltage                                | Normal mode; $-10~V \le V_{BP} \le +15~V$ ; $-10~V \le V_{BM} \le +15~V$                                                                 | 150         | 225         | 300         | mV   |
| $V_{IL(dif)}$             | differential LOW-level input voltage                                 | Normal mode; $-10~V \le V_{BP} \le +15~V$ ; $-10~V \le V_{BM} \le +15~V$                                                                 | -300        | -225        | -150        | mV   |
|                           |                                                                      | Standby mode with no undervoltage on pin $V_{CC}$ ; -10 V $\leq$ V <sub>BP</sub> $\leq$ +15 V; -10 V $\leq$ V <sub>BM</sub> $\leq$ +15 V | -400        | -225        | -125        | mV   |
| $ V_{i(dif)det(act)}  \\$ | activity detection<br>differential input voltage<br>(absolute value) |                                                                                                                                          | 150         | 225         | 300         | mV   |

# FlexRay node transceiver

Table 11. Static characteristics ... continued

| Symbol                           | Parameter                                                                       | Conditions                                                                                                                             |     | Min                | Тур                | Max                | Unit |
|----------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|--------------------|--------------------|------|
| $ I_{O(sc)} $                    | short-circuit output                                                            | on pin BP; $-5 \text{ V} \leq \text{V}_{BP} \leq +60 \text{ V}$                                                                        |     | -                  | -                  | 35                 | mA   |
|                                  | current (absolute value)                                                        | on pin BM; $-5 \text{ V} \le \text{V}_{\text{BM}} \le +60 \text{ V}$                                                                   |     | -                  | -                  | 35                 | mA   |
|                                  |                                                                                 | on pins BP and BM; $V_{BP} = V_{BM}$ ;<br>$-5 \text{ V} \le V_{BP} \le +60 \text{ V}$ ;<br>$-5 \text{ V} \le V_{BM} \le +60 \text{ V}$ |     | -                  | -                  | 35                 | mA   |
| R <sub>i(BP)</sub>               | input resistance on pin BP                                                      | $R_{bus} = \infty \Omega$                                                                                                              |     | 10                 | 20                 | 40                 | kΩ   |
| $R_{i(BM)}$                      | input resistance on pin<br>BM                                                   | $R_{bus} = \infty \Omega$                                                                                                              |     | 10                 | 20                 | 40                 | kΩ   |
| $R_{i(dif)(BP\text{-}BM)}$       | differential input<br>resistance between pin<br>BP and pin BM                   | $R_{bus} = \infty \Omega$                                                                                                              |     | 20                 | 40                 | 80                 | kΩ   |
| I <sub>LI(BP)</sub>              | input leakage current on pin BP                                                 | Power-off mode; $V_{CC} = V_{IO} = 0 \text{ V}$ ; $0 \text{ V} \leq V_{BP} \leq 5 \text{ V}$                                           |     | <b>-</b> 5         | 0                  | +5                 | μΑ   |
|                                  |                                                                                 | loss of ground; $V_{BP} = V_{BM} = 0 \text{ V}$ ; all other pins connected to 16 V via 0 $\Omega$                                      | [1] | -1600              | -                  | +1600              | μΑ   |
| $I_{LI(BM)}$                     | input leakage current on pin BM                                                 | Power-off mode; $V_{CC} = V_{IO} = 0 \text{ V}$ ; $0 \text{ V} \le V_{BM} \le 5 \text{ V}$                                             |     | <b>-</b> 5         | 0                  | +5                 | μΑ   |
|                                  |                                                                                 | loss of ground; $V_{BP} = V_{BM} = 0 \text{ V}$ ; all other pins connected to 16 V via 0 $\Omega$                                      | [1] | -1600              | -                  | +1600              | μΑ   |
| $V_{cm(bus)(DATA\_0)}$           | DATA_0 bus common-mode voltage                                                  | Normal mode; $R_{bus} = 45 \Omega$                                                                                                     |     | 0.4V <sub>CC</sub> | 0.5V <sub>CC</sub> | 0.6V <sub>CC</sub> | V    |
| V <sub>cm(bus)(DATA_1)</sub>     | DATA_1 bus common-mode voltage                                                  | Normal mode; $R_{bus} = 45 \Omega$                                                                                                     |     | 0.4V <sub>CC</sub> | 0.5V <sub>CC</sub> | 0.6V <sub>CC</sub> | V    |
| $\Delta V_{cm(bus)}$             | bus common-mode voltage difference                                              | Normal mode; DATA_1 – DATA_0; $R_{bus} = 45 \Omega$                                                                                    |     | -25                | 0                  | +25                | mV   |
| $\Delta V_{cm(act\text{-idle})}$ | active to idle<br>common-mode voltage<br>difference                             | Normal mode; $R_{bus} = 45 \Omega$                                                                                                     |     | -300               | 0                  | +300               | mV   |
| $\Delta V_{i(dif)(H-L)}$         | differential input voltage<br>difference between<br>HIGH-level and<br>LOW-level | Normal mode; $(V_{BP} + V_{BM})/2 = 2.5 \text{ V}$                                                                                     |     | -                  | -                  | 10                 | %    |
| $C_{i(BP)}$                      | input capacitance on pin<br>BP                                                  | with respect to all other pins at ground; $V_{BP} = 100 \text{ mV}$ ; $f = 5 \text{ MHz}$                                              | [1] | -                  | -                  | 15                 | pF   |
| $C_{i(BM)}$                      | input capacitance on pin<br>BM                                                  | with respect to all other pins at ground; $V_{BM} = 100 \text{ mV}$ ; $f = 5 \text{ MHz}$                                              | [1] | -                  | -                  | 15                 | pF   |
| $C_{i(dif)(BP\text{-}BM)}$       | differential input<br>capacitance between pin<br>BP and pin BM                  | with respect to all other pins at ground; $V_{BP}$ = 100 mV; $V_{BM}$ = 100 mV; $f$ = 5 MHz                                            | [1] | -                  | -                  | 5                  | pF   |
| Temperature p                    | rotection                                                                       |                                                                                                                                        |     |                    |                    |                    |      |
| $T_{j(dis)(high)}$               | high disable junction temperature                                               |                                                                                                                                        |     | 180                | -                  | 200                | °C   |

<sup>[1]</sup> Guaranteed by design.

## FlexRay node transceiver

# 10. Dynamic characteristics

### Table 12. Dynamic characteristics

| Symbol                            | Parameter                                               | Conditions                                                                                    |            | Min  | Тур | Max   | Unit |
|-----------------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------|------|-----|-------|------|
| Pins BP and B                     | вм                                                      |                                                                                               |            |      |     |       |      |
| $t_{d(TXD\text{-}bus)}$           | delay time from TXD to bus                              | Normal mode                                                                                   | [1][2]     |      |     |       |      |
|                                   |                                                         | DATA_0                                                                                        |            | -    | -   | 50    | ns   |
|                                   |                                                         | DATA_1                                                                                        |            | -    | -   | 50    | ns   |
| $\Delta t_{d(TXD\text{-bus})}$    | delay time difference from TXD to bus                   | Normal mode; between DATA_0 and DATA_1                                                        | [1][2]     | -4   | -   | +4    | ns   |
| $t_{d(bus\text{-RXD})}$           | delay time from bus to RXD                              | Normal mode; $C_{RXD} = 15 \text{ pF}$ ; $(V_{BP} + V_{BM})/2 = 2.5 \text{ V}$                | [3]        |      |     |       |      |
|                                   |                                                         | DATA_0                                                                                        |            | -    | -   | 50    | ns   |
|                                   |                                                         | DATA_1                                                                                        |            | -    | -   | 50    | ns   |
|                                   |                                                         | Normal mode; $C_{RXD} = 25 \text{ pF}$ ; $(V_{BP} + V_{BM})/2 = 2.5 \text{ V}$                | [3]        |      |     |       |      |
|                                   |                                                         | DATA_0                                                                                        |            | -    | -   | 60    | ns   |
|                                   |                                                         | DATA_1                                                                                        |            | -    | -   | 60    | ns   |
| $\Delta t_{\text{d(bus-RXD)}}$    | delay time difference from bus to RXD                   | Normal mode; between DATA_0 and DATA_1; $(V_{BP} + V_{BM})/2 = 2.5 \text{ V}$                 | [3]        |      |     |       |      |
|                                   |                                                         | C <sub>RXD</sub> = 15 pF                                                                      |            | -5   | -   | 5     | ns   |
|                                   |                                                         | $C_{RXD} = 25 pF$                                                                             |            | -6   | -   | 6     | ns   |
| t <sub>d(TXEN-busidle)</sub>      | delay time from TXEN to bus idle                        | Normal mode; $V_{TXD} = 0 V$                                                                  |            | -    | -   | 75    | ns   |
| t <sub>d(TXEN-busact)</sub>       | delay time from TXEN to bus active                      | Normal mode; $V_{TXD} = 0 V$                                                                  |            | -    | -   | 75    | ns   |
| $ \Delta t_{\text{d(TXEN-bus)}} $ | delay time difference from TXEN to bus (absolute value) | Normal mode; between TXEN to bus active and TXEN to bus idle; V <sub>TXD</sub> = 0 V          | [4]        |      |     | 50    | ns   |
| t <sub>d(BGE-busidle)</sub>       | delay time from BGE to bus idle                         | Normal mode; $V_{TXD} = 0 V$                                                                  |            | -    | -   | 75    | ns   |
| t <sub>d(BGE-busact)</sub>        | delay time from BGE to bus active                       | Normal mode; $V_{TXD} = 0 V$                                                                  |            | -    | -   | 75    | ns   |
| $t_{r(dif)(bus)} \\$              | bus differential rise time                              | DATA_0 to DATA_1;<br>20 % to 80 %; $R_{bus} = 45 \Omega$ ;<br>$C_{bus} = 100 \text{ pF}$      | <u>[5]</u> | 3.75 | -   | 18.75 | ns   |
| $t_{f(dif)(bus)}$                 | bus differential fall time                              | DATA_1 to DATA_0;<br>80 % to 20 %; $R_{bus} = 45 \Omega$ ;<br>$C_{bus} = 100 \text{ pF}$      | <u>[5]</u> | 3.75 | -   | 18.75 | ns   |
| $\Delta t_{(r\text{-}f)(dif)}$    | difference between differential rise and fall time      | on bus; 80 % to 20 % $R_{bus} = 45 \Omega$ ; $C_{bus} = 100 pF$                               | <u>[5]</u> | -3   | -   | 3     | ns   |
| t <sub>f(bus)(idle-act)</sub>     | bus fall time from idle to active                       | bus idle to DATA_0; $R_{bus} = 45~\Omega; C_{bus} = 100~pF; \\ -30~mV > V_{dif} > -300~mV$    | [5][6]     | -    | -   | 30    | ns   |
| $t_{\text{f(bus)(act-idle)}}$     | bus fall time from active to idle                       | DATA_1 to bus idle;<br>$R_{bus} = 45~\Omega; C_{bus} = 100~pF;$<br>$300~mV > V_{dif} > 30~mV$ | [5][6]     | -    | -   | 30    | ns   |

# FlexRay node transceiver

 Table 12.
 Dynamic characteristics ...continued

| Symbol                              | Parameter                                                 | Conditions                                                                                                                                          |            | Min | Тур | Max | Unit |
|-------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|-----|------|
| t <sub>r(bus)(act-idle)</sub>       | bus rise time from active to idle                         | DATA_0 to bus idle;<br>$C_{bus} = 100 \text{ pF};$<br>$-300 \text{ mV} < V_{dif} < -30 \text{ mV}$                                                  | [5][6]     | -   | -   | 30  | ns   |
| Wake-up detec                       | tion                                                      |                                                                                                                                                     |            |     |     |     |      |
| t <sub>det(wake)</sub> DATA_0       | DATA_0 wake-up detection time                             | Standby mode with no undervoltage on pin $V_{CC}$ ; $-10~V \le V_{BP} \le +15~V$ ; $-10~V \le V_{BM} \le +15~V$                                     | [7]        | 1   | -   | 4   | μS   |
| t <sub>det(wake)idle</sub>          | idle wake-up detection time                               | Standby mode with no undervoltage on pin $V_{CC}$ ; $-10 \text{ V} \leq V_{BP} \leq +15 \text{ V}$ ; $-10 \text{ V} \leq V_{BM} \leq +15 \text{ V}$ | [7]        | 1   | -   | 4   | μS   |
| t <sub>det(wake)tot</sub>           | total wake-up detection time                              | Standby mode with no undervoltage on pin $V_{CC}$ ; $-10~V \le V_{BP} \le +15~V$ ; $-10~V \le V_{BM} \le +15~V$                                     | [7]        | 50  | -   | 115 | μS   |
| t <sub>sup(int)</sub> wake          | wake-up interruption suppression time                     | Standby mode with no undervoltage on pin $V_{CC}$ ; $-10~V \le V_{BP} \le +15~V$ ; $-10~V \le V_{BM} \le +15~V$                                     | [8]        | 130 | -   | -   | ns   |
| Undervoltage                        |                                                           |                                                                                                                                                     |            |     |     |     |      |
| t <sub>det(uv)(VCC)</sub>           | undervoltage detection time on pin $V_{\text{CC}}$        | $\begin{array}{l} 0 \text{ V} \leq V_{IO} \leq 5.5 \text{ V}; \\ V_{CC} = 4.4 \text{ V} \end{array} \label{eq:vcond}$                               |            | 2   | -   | 100 | μS   |
| t <sub>rec(uv)(VCC)</sub>           | undervoltage recovery time on pin $V_{\text{CC}}$         | $\begin{array}{l} 0 \ V \leq V_{IO} \leq 5.5 \ V; \\ V_{CC} = 4.85 \ V \end{array} \label{eq:vcc}$                                                  |            | 2   | -   | 100 | μS   |
| t <sub>det(uv)(VIO)</sub>           | undervoltage detection time on pin $V_{\text{IO}}$        | $\begin{aligned} &V_{th(det)POR} < V_{CC} < 5.5 \text{ V}; \\ &V_{IO} = 2.5 \text{ V} \end{aligned}$                                                |            | 5   | -   | 100 | μS   |
| t <sub>rec(uv)(VIO)</sub>           | undervoltage recovery time on pin $V_{\text{IO}}$         | $V_{th(det)POR} < V_{CC} < 5.5 \text{ V};$<br>$V_{IO} = 2.9 \text{ V}$                                                                              |            | 5   | -   | 100 | μS   |
| Activity detecti                    | on                                                        |                                                                                                                                                     |            |     |     |     |      |
| t <sub>det(act)(bus)</sub>          | activity detection time on bus pins                       | Normal mode; $V_{dif}$ : 0 mV $\rightarrow$ 400 mV; $(V_{BP} + V_{BM})/2 = 2.5 V$                                                                   | <u>[6]</u> | 100 | -   | 250 | ns   |
| t <sub>det(idle)(bus)</sub>         | idle detection time on bus pins                           | Normal mode; $V_{dif}$ : 400 mV $\rightarrow$ 0 mV; $(V_{BP} + V_{BM})/2 = 2.5 \text{ V}$                                                           | <u>[6]</u> | 100 | -   | 250 | ns   |
| $ \Delta t_{\text{det(act-idle)}} $ | active to idle detection time difference (absolute value) | Normal mode; on bus pins;<br>$(V_{BP} + V_{BM})/2 = 2.5 \text{ V}$                                                                                  |            | -   | -   | 150 | ns   |
| ERRN signallin                      | g                                                         |                                                                                                                                                     |            |     |     |     |      |
| $t_{det(L)(SCLK)}$                  | LOW-level detection time on pin SCLK                      | Normal or Standby mode with no undervoltage on pin $V_{\text{IO}}$                                                                                  |            | 95  | -   | 310 | μS   |
| SPI                                 |                                                           |                                                                                                                                                     |            |     |     |     |      |
| t <sub>d(SCSNHL-SDOL)</sub>         | SCSN falling edge to SDO LOW-level delay time             | $\begin{aligned} &V_{uvd(VIO)} < V_{IO} < 5.5 \text{ V}; \\ &4.5 \text{ V} < V_{CC} < 5.5 \text{ V}; \\ &C_{SDO} = 50 \text{ pF} \end{aligned}$     | <u>[9]</u> | -   | -   | 250 | ns   |

## FlexRay node transceiver

 Table 12.
 Dynamic characteristics ...continued

| Symbol                   | Parameter                                      | Conditions                                                                                                         |     | Min  | Тур | Max  | Unit |
|--------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|------|
| $t_{d(SCLKLH-SDODV)}$    | SCLK rising edge to SDO data valid delay time  | $V_{uvd(VIO)} < V_{IO} < 5.5 \text{ V};$<br>$4.5 \text{ V} < V_{CC} < 5.5 \text{ V};$<br>$C_{SDO} = 50 \text{ pF}$ | [9] | -    | -   | 200  | ns   |
| $t_{d(SCSNLH-SDOZ)}$     | SCSN rising edge to SDO three-state delay time | $V_{uvd(VIO)} < V_{IO} < 5.5 \text{ V};$<br>$4.5 \text{ V} < V_{CC} < 5.5 \text{ V};$<br>$C_{SDO} = 50 \text{ pF}$ | [9] | -    | -   | 500  | ns   |
| T <sub>SCLK</sub>        | SCLK period                                    | $V_{uvd(VIO)} < V_{IO} < 5.5 \text{ V};$<br>$4.5 \text{ V} < V_{CC} < 5.5 \text{ V};$<br>$C_{SDO} = 50 \text{ pF}$ | [9] | 0.5  | -   | 100  | μS   |
| t <sub>SPILEAD</sub>     | SPI enable lead time                           | $V_{uvd(VIO)} < V_{IO} < 5.5 \text{ V};$<br>$4.5 \text{ V} < V_{CC} < 5.5 \text{ V};$<br>$C_{SDO} = 50 \text{ pF}$ | [9] | 250  | -   | -    | ns   |
| t <sub>SPILAG</sub>      | SPI enable lag time                            | $V_{uvd(VIO)} < V_{IO} < 5.5 \text{ V};$<br>$4.5 \text{ V} < V_{CC} < 5.5 \text{ V};$<br>$C_{SDO} = 50 \text{ pF}$ | [9] | 250  | -   | -    | ns   |
| RXD                      |                                                |                                                                                                                    |     |      |     |      |      |
| t <sub>r</sub>           | rise time                                      | 20 % to 80 %; C <sub>RXD</sub> = 15 pF                                                                             | [4] | -    | -   | 5    | ns   |
|                          |                                                | 20 % to 80 %; C <sub>RXD</sub> = 25 pF                                                                             | [4] | -    | -   | 9    | ns   |
| t <sub>f</sub>           | fall time                                      | 80 % to 20 %; C <sub>RXD</sub> = 15 pF                                                                             | [4] | -    | -   | 5    | ns   |
|                          |                                                | 80 % to 20 %; C <sub>RXD</sub> = 25 pF                                                                             | [4] | -    | -   | 9    | ns   |
| $\Delta t_{(r-f)}$       | difference between rise and fall time          | C <sub>RXD</sub> = 15 pF                                                                                           | [4] | -4   | -   | 4    | ns   |
|                          |                                                | C <sub>RXD</sub> = 25 pF                                                                                           | [4] | -7   | -   | 7    | ns   |
| Bus error flag           |                                                |                                                                                                                    |     |      |     |      |      |
| t <sub>d(norm-stb)</sub> | normal mode to standby delay time              | bus error flag set                                                                                                 |     | 3    | -   | 10   | μS   |
| t <sub>d(stb-norm)</sub> | standby to normal mode delay time              | bus error flag set                                                                                                 |     | 3    | -   | 10   | μS   |
| Miscellaneous            |                                                |                                                                                                                    |     |      |     |      |      |
| t <sub>detCL(TXEN)</sub> | TXEN clamp detection time                      | $4.5 \text{ V} < \text{V}_{\text{CC}} < 5.5 \text{ V}$                                                             |     | 1500 | -   | 2600 | μS   |
| t <sub>detCL(BGE)</sub>  | BGE clamp detection time                       | $4.5 \text{ V} < \text{V}_{\text{CC}} < 5.5 \text{ V}$                                                             |     | 1500 | -   | 2600 | μS   |

<sup>[1]</sup> Rise and fall time (10 % to 90 %) of  $t_{r(TXD)}$  and  $t_{f(TXD)}$  = 5  $\pm 1$  ns.

<sup>[2]</sup> See <u>Figure 14</u>.

<sup>[3]</sup> See <u>Figure 15</u>.

<sup>[4]</sup> Guaranteed by design.

<sup>[5]</sup> See <u>Figure 17</u>.

<sup>[6]</sup>  $V_{dif} = V_{BP} - V_{BM}$ .

<sup>[7]</sup> See Figure 8.

<sup>[8]</sup> See Figure 10.

<sup>[9]</sup> See <u>Figure 12</u>.