# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# **TLE7824G**

Integrated double low-side switch, high-side/LED driver, hall supply, wake-up inputs and LIN communication with embedded MCU (24kB Flash)

## Automotive Power



Never stop thinking



## **Table of Contents**

## **Table of Contents**

|                                                   | Table of Contents                                                                                                                                                           | 2                    |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| 1                                                 | Overview                                                                                                                                                                    | 4                    |
| 2                                                 | Block Diagram                                                                                                                                                               | 6                    |
| 3                                                 | Pin Definitions and Functions                                                                                                                                               | 7                    |
| <b>4</b><br>4.1<br>4.2<br>4.3                     | Operating Modes<br>SBC Standby Mode<br>SBC Active Mode<br>SBC Active Mode "LIN Sleep"                                                                                       | 11<br>11             |
| 4.4<br>4.5<br>4.5.1<br>4.5.2<br>4.5.3             | LIN Receive-Only Mode ("LIN RxD-Only")<br>Power Saving Modes<br>SBC Sleep Mode<br>SBC Stop Mode<br>SBC Stop Mode with Cyclic Wake                                           | 13<br>13<br>14       |
| 5                                                 | LIN Transceiver                                                                                                                                                             | 16                   |
| <b>6</b><br>6.1<br>6.1.1<br>6.2<br>6.2.1          | ADC Measurement Interface                                                                                                                                                   | 17<br>17<br>18       |
| 7                                                 | Low Dropout Voltage Regulator                                                                                                                                               | 19                   |
| 8                                                 | SPI (Serial Peripheral Interface)                                                                                                                                           | 20                   |
| 9                                                 | Reset Behavior and Window Watchdog                                                                                                                                          | 26                   |
| 10                                                | Monitoring / Wake-Up Inputs MON1 5 and Wake-Up Event Signalling                                                                                                             | 27                   |
| 11                                                | Low Side Switches                                                                                                                                                           | 29                   |
| 12                                                | Supply Output for Hall Sensor Supply                                                                                                                                        | 30                   |
| 13                                                | High-Side Switch as LED Driver (HS-LED)                                                                                                                                     | 31                   |
| 14                                                | General Purpose I/Os (GPIO)                                                                                                                                                 | 32                   |
| 15                                                | Error Interconnect (ERR)                                                                                                                                                    | 33                   |
| <b>16</b><br>16.1<br>16.2<br>16.3<br>16.4         | General Product Characteristics         Absolute Maximum Ratings         Functional Range         Thermal Resistance         Electrical Characteristics                     | 34<br>35<br>35       |
| 17                                                | Timing Diagrams                                                                                                                                                             | 45                   |
| <b>18</b><br>18.1<br>18.2<br>18.3<br>18.4<br>18.5 | Application Information         Application Diagram         Hints for Unused Pins         Flash Program Mode via LIN-Fast-Mode         Thermal Resistance         ESD Tests | 49<br>49<br>50<br>50 |
| 19                                                | Package Outlines                                                                                                                                                            | 51                   |



## **Table of Contents**

| 20 | <b>Revision History</b> | <br>2 |
|----|-------------------------|-------|
|    | ·····,                  |       |



## Integrated double low-side switch, high-side/LED driver, hall supply, wake-up inputs and LIN communication with embedded MCU (24kB Flash)



## 1 Overview

## **Relay Driver - System Basis Chip**

- Low-Dropout Voltage Regulator (LDO)
- LIN Transceiver
- Standard 16-bit SPI-Interface
- 2 × Low-Side Switches, e.g. as Relay Driver
- 2 × Supply e.g. for Hall Sensor Supply / LED Driver
- 5 × High-Voltage Wake-Up Inputs
- · Programmable. Window Watchdog & Power Saving Modes
- Power-On and Undervoltage Reset Generator
- Overtemperature Protection
- Short Circuit Protection

#### 8-bit Microcontroller

- Compatible to 8051 μC Core
- Two clocks per machine cycle
- 12kByte Boot ROM for test and Flash routines
- LIN Bootloader (Boot ROM)
- 256 Byte RAM / 1.5 kByte XRAM
- 24kByte Flash Memory for Program Code & Data
- On-Chip Oscillator
- Power Saving Modes (slow-down & idle mode)
- Programmable Watchdog Timer
- 10-bit A/D Converter, e.g. for Temperature & V<sub>bat</sub>-Measurement
- Three 16-bit Timers & Capture/Compare Unit
- General Purpose I/Os, e.g. with PWM Functionality
- On-Chip Debug Support (JTAG)
- UART and Synchronous Serial Channel (SSC respective SPI)
- Multiply-Divide-Unit (MDU)

#### **General Characteristics**

- Package PG-DSO-28-38
- Temperature Range T<sub>J</sub>: -40 °C up to 150 °C
- Green Package (RoHS compliant)
- AEC Qualified

| Туре     | Package      | Marking  |  |
|----------|--------------|----------|--|
| TLE7824G | PG-DSO-28-38 | TLE7824G |  |



PG-DSO-28-38

**TLE7824G** 



#### Overview

## Description

This single-packaged solution incorporates an 8-bit state-of-the-art microcontroller compatible to the standard 8051 core with On-Chip Debug Support (OCDS), and a System-Basis-Chip (SBC). The SBC is equipped with LIN transceiver, low-dropout voltage regulator (LDO) as well as two low-side switches (relay driver) and a high-side driver e.g. for driving LEDs. An additional supply, e.g. to supply hall sensors (TLE 4966) is also available.

For Micro Controller Unit (MCU) supervision and additional protection of the circuit a programmable window watchdog circuit with a reset feature, supply voltage supervision and integrated temperature sensor is implemented on the SBC.

Microcontroller and LIN module offer low power modes in order to support terminal 30 connected automotive applications. A wake-up from the low power mode is possible via a LIN bus message or wake-up inputs.

This integrated circuit is realized as Multi-Chip-Module (MCM) in a PG-DSO-28-38 package, and is designed to withstand the severe conditions of automotive and industrial applications.

Note: A detailed description of the 8-bit microcontroller XC885 can be found in a dedicated User's Manual and Data Sheet.



**Block Diagram** 

## 2 Block Diagram





## **TLE7824G**

**Pin Definitions and Functions** 



## 3 Pin Definitions and Functions

Figure 2 Pin Configuration

| Pin No. | Symbol                 | Function                                                                                         |  |
|---------|------------------------|--------------------------------------------------------------------------------------------------|--|
| 27      | MON1,                  | Monitoring / Wake-Up Inputs; bi-level sensitive inputs used to monitor signals for               |  |
| 28      | MON2,                  | example coming from an external switch panel                                                     |  |
| 1       | MON3,                  |                                                                                                  |  |
| 2       | MON4,                  |                                                                                                  |  |
| 3       | MON5/HS_LED            | MON5 is combined with an LED Driver output                                                       |  |
| 25      | Vs                     | <b>Power Supply Input;</b> recommendation to block to GND directly at the IC with                |  |
|         |                        | ceramic capacitor (ferrite bead for better EMC behavior)                                         |  |
| 26      | V <sub>BAT_SENSE</sub> | <b>Battery Voltage Sense Input</b> ; for connection to terminal 30 with external serial resistor |  |
| 23      | V <sub>cc</sub>        | Voltage Regulator Output; for internal supply (5 V); to stabilize block to GND with              |  |
|         |                        | an external capacitor; for external loads up to the specified value (see Table 13                |  |
|         |                        | "Operating Range" on Page 35)                                                                    |  |
| 8       | RESET                  | Reset; output of SBC; "low active"; input for µController                                        |  |



## **Pin Definitions and Functions**

| Pin No. | Symbol            | Function                                                                                                                                                                                                                                                                                                                                                     |  |
|---------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 4       | LIN               | <b>LIN Bus;</b> Bus Line for the LIN interface, according to ISO 9141 and LIN specification 1.3 and 2.0                                                                                                                                                                                                                                                      |  |
| 24      | SUPPLY            | Supply Output; e.g. for Hall Sensor; controlled via SPI                                                                                                                                                                                                                                                                                                      |  |
| 5       | LS2               | Low Side Switch 2 Output; controlled via SPI                                                                                                                                                                                                                                                                                                                 |  |
| 6       | LS1               | Low Side Switch 1 Output; controlled via SPI                                                                                                                                                                                                                                                                                                                 |  |
| 9       | P0.3              | General Purpose I/O with PWM Functionality<br>(alternate function: SCK, see XC885 data sheet)                                                                                                                                                                                                                                                                |  |
| 10      | P0.4              | General Purpose I/O with Capture and PWM Functionality<br>(alternate function: MTSR, see XC885 data sheet)                                                                                                                                                                                                                                                   |  |
| 11      | P0.5              | General Purpose I/O with PWM Functionality<br>(alternate function: MRST and EXINT0 ,see XC885 data sheet)                                                                                                                                                                                                                                                    |  |
| 13      | V <sub>DDC</sub>  | <b>Voltage Regulator Output for</b> $\mu$ <b>Controller Core (2.5 V);</b> for connection of block capacitor to GND; not to be used for external loads                                                                                                                                                                                                        |  |
| 14      | TMS               | Test Mode Select (JTAG)                                                                                                                                                                                                                                                                                                                                      |  |
| 15      | P0.0<br>[TCK_0]   | General Purpose I/O; see XC885 data sheet<br>(alternate function: JTAG Clock Input)                                                                                                                                                                                                                                                                          |  |
| 16      | P0.2<br>[TDO_0]   | <b>General Purpose I/O;</b> see XC885 data sheet<br>(alternate function: JTAG Serial Data Output; RxD1)                                                                                                                                                                                                                                                      |  |
| 17      | P0.1<br>[TDI_0]   | General Purpose I/O; see XC885 data sheet<br>(alternate function: JTAG Serial Data Input; TxD1)                                                                                                                                                                                                                                                              |  |
| 18      | P2.0              | General Purpose Input (digital/analog) with Capture Functionality; e.g. for Hall<br>Sensor (alternate function: EXINT1)                                                                                                                                                                                                                                      |  |
| 19      | P2.1              | General Purpose Input (digital/analog) with Capture Functionality; e.g. for Hall<br>Sensor (alternate function: EXINT2)                                                                                                                                                                                                                                      |  |
| 20      | V <sub>DDP</sub>  | <b>Voltage Supply Input for <math>\mu</math>Controller I/Os (5 V);</b> to be connected with $V_{CC}$ pin                                                                                                                                                                                                                                                     |  |
| _       | RxD               | LIN Transceiver Data Output; according to the ISO 9141 and LIN specification 1.3<br>and 2.0; LOW in dominant state; connected to μC General Purpose Input P1.0                                                                                                                                                                                               |  |
| _       | TxD               | <b>LIN Transceiver Data Input;</b> according to ISO 9141 and LIN specification 1.3 and 2.0; TxD has an internal pull-up; <b>connected to µC General Purpose Input P1.1</b>                                                                                                                                                                                   |  |
| _       | DI                | <b>SPI Data Input;</b> receives serial data from the control device; serial data transmitted to DI is a 16-bit control word with the Least Significant Bit (LSB) transferred first: the input has a pull-down and requires CMOS logic level inputs; DI will accept data on the falling edge of CLK-signal; <b>connected to µC General Purpose Input P1.3</b> |  |
| _       | DO                | SPI Data Output; this tri-state output transfers diagnosis data to the control device;<br>the output will remain in the high-impedance state unless the device is selected by a<br>low on Chip-Select-Not (CSN); connected to μC General Purpose Input P1.4<br>(EXTINT0_1)                                                                                   |  |
| -       | CLK               | SPI Clock Input; clock input for shift register; CLK has an internal pull-down and requires CMOS logic level inputs; connected to μC General Purpose Input P1.2                                                                                                                                                                                              |  |
| -       | CSN               | SPI Chip Select Not Input; CSN is an active low input; serial communication is enabled by pulling the CSN terminal low; CSN input should only be transitioned when CLK is low; CSN has an internal pull-up and requires CMOS logic level inputs; connected to μC General Purpose Input P1.5                                                                  |  |
| _       | V <sub>AREF</sub> | Voltage Reference for ADC                                                                                                                                                                                                                                                                                                                                    |  |



## **Pin Definitions and Functions**

| Pin No. | Symbol         | Function                                                                                                                                     |  |
|---------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|
| _       | V <sub>A</sub> | ADC Measurement Output (analog); for chip temperature and battery voltage measurement                                                        |  |
| _       | ERR            | <b>Error Pin;</b> bi-directional signal; ERR has an internal pull-up; low-active; <b>connected to μC General Purpose Input P3.6 (RSTOUT)</b> |  |
| 7       | GND            | Ground; including GND for LSx and LIN                                                                                                        |  |
| 12      |                | <b>Ground</b> ; corresponding GND to $V_{\text{DDC}}$                                                                                        |  |
| 21      |                | <b>Ground</b> ; $V_{AGND}$ (ADC) & corresponding GND to $V_{DDP}$                                                                            |  |
| 22      | 1              | <b>Ground;</b> $V_{AGND}$ (ADC); also GND for LDO and Measurement Interface                                                                  |  |



Figure 3 Pinout and Module Interconnects



## 4 Operating Modes

The TLE7824G incorporates several SBC operating modes, that are listed in Table 1.

| Functional Block                                    | SBC Standby                  | SBC Active Mode | SBC Stop Mode                | SBC Sleep Mode               |
|-----------------------------------------------------|------------------------------|-----------------|------------------------------|------------------------------|
|                                                     | Mode                         |                 |                              |                              |
| V <sub>CC</sub> , 5 V, LDO                          | ON                           | ON              | ON                           | OFF                          |
| Window Watchdog                                     | ON                           | ON              | OFF / ON <sup>1)2)</sup>     | OFF / ON <sup>2)</sup>       |
| Monitoring / wake-up pins                           | ON / OFF <sup>3)</sup>       | SPI-controlled  | ON / OFF <sup>3)</sup>       | ON / OFF <sup>3)</sup>       |
| LS1,LS2 -switch                                     | OFF                          | SPI-controlled  | OFF                          | OFF                          |
| Supply Output                                       | ON / OFF <sup>3)</sup>       | SPI-controlled  | ON / OFF <sup>3)</sup>       | OFF                          |
| HS-LED                                              | OFF                          | SPI-controlled  | OFF                          | OFF                          |
| 16-bit SPI                                          | ON                           | ON              | ON                           | OFF                          |
| LIN wake-up via bus message                         | ON                           | OFF             | ON                           | ON                           |
| LIN Transmit                                        | OFF                          | ON              | OFF                          | OFF                          |
| LIN Receive                                         | OFF                          | ON              | OFF                          | OFF                          |
| RxD                                                 | Active low wake-up interrupt | L/H             | Active low wake-up interrupt | Active low wake-up interrupt |
| Measurement I/F                                     | OFF                          | SPI-controlled  | OFF                          | OFF                          |
| V <sub>AREF</sub>                                   | OFF                          | ON (2.5V)       | OFF                          | OFF                          |
| Voltage Monitoring at $V_{\rm S}$ and $V_{\rm BAT}$ | OFF                          | ON              | OFF                          | OFF                          |

## Table 1 SBC Operating Modes

1) WD "off" when voltage-regulator output current below "watchdog disable current threshold"

2) WD default "off" in SBC Stop / Sleep Mode; WD can be active in order to generate period wake-ups of SBC

3) "ON / OFF" state is inherited from previous operating mode ("OFF" after POR and RESET)

The System-Basis-Chip (SBC) offers several operation modes that are controlled via three mode select bits MS0, MS1 and MS2 within the SPI: SBC Active, Sleep and Stop mode, as well as LIN Receive-Only mode.

An overview of the operating modes and the operating mode transitions is indicated in **Figure 4** below.

Note: It is possible to directly change from Stand-By to Stop or Sleep mode, however this might result in a higher current consumption (~200µA). The higher current consumption will occur in case of a power up and in case of a LIN wake-up from Stop and Sleep mode. To avoid this conditions its recommended to prior set Active mode before changing to Stop or Sleep mode.



## **TLE7824G**

#### **Operating Modes**



Figure 4 State Diagram "SBC Operation Modes"

## 4.1 SBC Standby Mode

After powering-up the SBC or wake-up from power-saving, it automatically starts-up in **SBC Standby Mode**, waiting for the microcontroller to finish its startup and initialization sequences. However, this mode cannot be selected via SPI command. From this transition mode the SBC can be switched via SPI command into the desired operating mode. All modes are selected via SPI bits or certain operation conditions, e.g. external wake-up events.

## 4.2 SBC Active Mode

The SBC Active Mode is used to transmit and receive LIN messages and provides the sub-mode "LIN Sleep".



## 4.3 SBC Active Mode "LIN Sleep"

In **SBC Active Mode "LIN Sleep"** the SBC's current consumption is reduced by disabling the LIN transceiver. This also means that the internal pull-up resistor of the LIN transceiver is turned off in SBC Active Mode "LIN Sleep". During this mode the LIN transceiver remains its wake-up capability in order to react on a remote frame or wake-up pulse (specified in LIN Specification V2.0) from the master node or other slave nodes. In case of a wake-up event via LIN message the (internal) RxD is pulled "low" and the "bus wake-up bit" within the SPI status word is set. However, the LIN transceiver needs to be activated by switching to "SBC Active Mode".

## 4.4 LIN Receive-Only Mode ("LIN RxD-Only")

The LIN Receive-Only Mode ("LIN RxD-Only") is designed for a special test procedure to check the bus connections. Figure 5 shows a network consisting of 5 nodes. Node 1 is the LIN master node, the others are LIN slave nodes. If the connection between node 1 and node 3 shall be tested, the nodes 2, 4 and 5 are switched into LIN Receive-Only Mode. Node 1 and node 3 are in Active Mode. If node 1 sends a message ("remote frame"), node 3 is the only node which is physically able to reply to the remote frame. The other nodes have their outputs drivers disabled.

The main difference between the **SBC Active Mode** and the **LIN Receive-Only Mode** is that the LIN transmit stage is automatically turned-off in LIN Receive-Only-Mode. However, the LIN receiver is still active in both modes.



Figure 5 Network Diagram "LIN Receive-Only Mode"



## 4.5 Power Saving Modes

## 4.5.1 SBC Sleep Mode

During **SBC Sleep Mode** (see **Figure 6**), the lowest power consumption is achieved, by having its main voltage regulator switched-off. As the microcontroller cannot be supplied, the integrated window watchdog can be disabled in Sleep Mode via a dedicated SPI control bit. However, it can be turned-on for periodically waking-up the system, e.g. ECU, by generating a reset and automatically switching to SBC Standby Mode.

This mode is entered via SPI command, and turns-off the integrated LIN bus transceiver, main voltage regulator as well as all switches. Upon a voltage level change at the monitoring / wake-up pins or by LIN message the SBC Sleep Mode will be terminated and the SBC Standby Mode will automatically be entered (turning-on the LDO).

Note: Upon a wake-up via LIN message the (internal) RxD signal stays "low" until mode switch.

- Note: If the Window Watchdog was not enabled in Sleep Mode the Window Watchdog starts after wake-up with a "long open window" in SBC Standby Mode.
- Note: In Sleep Mode with activated watchdog (see **Table 2 "SPI Input Data Bits" on Page 21**) the oscillator remains turned on.



Figure 6 State Diagram "SBC Sleep Mode"



## 4.5.2 SBC Stop Mode

The **SBC Stop Mode** has the advantage of reducing the current consumption to a minimum, while supplying the microcontroller with its quiescent current during its power saving mode ("Stop"). This mode is entered via SPI command, and turns-off the integrated bus transceivers and respective termination, but the voltage regulator for the microcontroller supply remains active. A microcontroller in a power saving mode has the advantage over a turned-off microcontroller to have a reduced reaction time upon a wake-up event.

A voltage level change at the monitoring/wake-up pins will, in contrast to the behavior in Sleep Mode, generate a signal that indicates the wake-up event at the microcontroller in Power-Down Mode. This is realized via an interconnect from the SPI of the SBC [DO] to the microcontroller [P1.4]. In case the wake-up event was a LIN message, the respective RxD pin of the SBC **and** the SPI Data Out [DO] will be pulled "low". RxD is pulled "low" until mode switch, while DO stays "low" for **two** internal SBC cycles. (The microcontroller itself has to take care of switching SBC modes after a wake-up event notification (see Figure 7).)

- Note: The window watchdog is automatically disabled once the LDO output current goes below a specified "watchdog current threshold", unless the SPI setting "WD On/Off" prevents this (see Figure 10, Watchdog disable current threshold, Table 14 and "Window Watchdog Reset Period Settings" on Page 23).
- Note: If the Window Watchdog was not enabled in Stop Mode the Window Watchdog starts after wake-up with a "long open window" in SBC Standby Mode.



Figure 7 State Diagram "SBC Stop Mode"



## 4.5.3 SBC Stop Mode with Cyclic Wake

The SBC Stop Mode has the advantage of reducing the current consumption to a minimum, while supplying the microcontroller with its quiescent current during its power saving mode ("Stop"). This mode is entered via SPI command, and turns-off the integrated LIN bus transceiver, but the voltage regulator remains active.

The SBC periodically generates a wake-up "low" pulse at DO ("interconnect signal") that is connected to an interrupt input [P1.4] of the microcontroller. This period can be defined via the "cyclic wake period" bit field within the SPI register. This pulse at DO has a length of **two** internal SBC cycles.

In case of a detected wake-up event via LIN message or any of the MONx pins, DO stays "low" until the first valid SPI command.

Note: The window watchdog is automatically disabled once the LDO output current goes below a specified "watchdog current threshold", unless the SPI setting "WD On/Off" prevents this (see Figure 10).

Note: A wake-up event via LIN message or via MONx inputs can happen independently of the cyclic wake phase.

Note: The Window Watchdog starts with a "long open window" after a mode switch, e.g. to SBC Active Mode.



Figure 8 State Diagram "SBC Stop Mode with Cyclic Wake"



**LIN Transceiver** 

## 5 LIN Transceiver

The TLE7824G offers a LIN transceiver, which is compatible to ISO9141 and certified according to LIN Specification 1.3 and 2.0 "Physical Layer". The transceiver has a pull-up resistor of 30 k $\Omega$  implemented and is protected against short to battery and short to GND.

The LIN transceiver has an implemented wake-up capability during operation in power saving modes. In Stop Mode a wake-up event is indicated via (internal) RxD and DO signals, that are pulled "low". Out of Sleep Mode a wake-up event causes an automatic transition into Standby Mode and the (internal) RxD and DO signals are pulled "low". If the TxD input is pulled low for longer than the TxD dominant timeout the TxD input is ignored and the LIN bus goes back to recessive state. This fail-safe feature in case of a permanent low TxD signal recovers if the TxD pin is high for TxD dominant timeout recovery time.

For LIN automotive applications in the United States a dedicated mode by the name "Low Slope Mode" can be used. This mode reduces the maximum data transmission rate of 20 kBaud to 10.4 kBaud by switching to a different slew rate. By using this mode the EM noise emission can be reduced.



## **TLE7824G**

#### **ADC Measurement Interface**

## 6 ADC Measurement Interface

The SBC measurement interface comprises a battery measurement unit (high voltage input  $V_{bat\_sense}$ ) and an onchip temperature sensor. A multiplexer is used to select the desired input channel that is connected to the ADC of the  $\mu$ C. This multiplexer is controlled via the SPI interface. Also, the reference voltage  $V_{AREF}$  is provided by the SBC. The  $V_{bat\_sense}$  input must be protected against voltage transients, like ISO pulses by a resistor in series to terminal 30.



Figure 9 Simplified Block Diagram of ADC Measurement Interface

## 6.1 Voltage Measurement

The input voltage is filtered and scaled down to the input voltage range of the ADC converter. The voltage measurement output code of the ADC can be calculated using the following equation, where  $V_{\text{SENS}}$  is the voltage at the pin  $V_{\text{BAT SENSE}}$  and N the resolution of the ADC:

$$C_{\text{VSENS}} = \text{round} \left[ \frac{V_{\text{SENS}}}{V_{\text{AREF}}} \frac{1}{8} (2^{\text{N}} - 1) \right], 0 \text{V} \le V_{\text{SENS}} \le V_{\text{bat-fs}}$$
(1)

The input voltage corresponding to the ADC output code  $C_{\text{VSENS}}$  can be calculated with the following equation:

$$V_{\text{SENS}} = \frac{8 \times V_{\text{AREF}}}{2^{\text{N}} - 1} \times C_{\text{VSENS}}$$
(2)

## 6.1.1 Voltage Measurement Calibration Concept

Best measurement accuracy can be obtained by applying the calibration function:

$$C_{\text{VSENSCAL}} = \text{round}[c_1(C_{\text{VSENS}} - c_0)]$$
(3)

 $C_{\text{VSENS}}$  represents the ADC output code for the analog input voltage at the pin  $V_{\text{BAT}\_\text{SENSE}}$ . The correction coefficients c<sub>1</sub> and c<sub>0</sub> correct for slope variations and offset errors of the measurement transfer function.

During the production test these calibration figures are calculated and stored in the flash memory of the microcontroller.



#### **ADC Measurement Interface**

Further details on the implementation of the calibration function and location of the calibration figures in Flash memory can be found in a dedicated application note. The voltage measurement target parameters can be found in "ADC Battery Voltage Measurement Interface, VBAT\_SENSE" on Page 44.

## 6.2 **Temperature Measurement**

In the temperature measurement mode the typical internal analog output voltage of the on-chip temperature sensor can be described with the first order approximation:

$$V_{\rm A} \approx m_0 - m_1 \times T_{\rm j} \tag{4}$$

Where:

- *T*<sub>i</sub> is the junction temperature in Kelvin
- m<sub>o</sub>and m<sub>1</sub> are typical linear fitting parameters

(see Table "ADC Temperature Measurement Interface" on Page 44)

The output code of the ADC is given by the following equation, where  $V_{AREF}$  and N denote the ADC reference voltage and the resolution of the ADC:

$$C_{\mathsf{A}} = \operatorname{round}\left[V_{\mathsf{A}}(T_{\mathsf{j}}) \times \frac{(2^{\mathsf{N}} - 1)}{V_{\mathsf{AREF}}}\right], V_{\mathsf{A}} \le V_{\mathsf{AREF}}$$
(5)

The junction temperature  $T_{\rm J}$  corresponding to the output code  $C_{\rm A}$  is given by:

$$T_{j} = \frac{1}{m_{1}} \left[ m_{0} - \frac{C_{A}(T_{j}) \times V_{AREF}}{2^{N} - 1} \right]$$
 [unit: K] (6)

273.15 °C need to be subtracted to convert  $T_i$  [K] into Centigrade Scale [°C].

The temperature measurement target parameters can be found in "ADC Temperature Measurement Interface" on Page 44.

## 6.2.1 Temperature Measurement Calibration Concept

Best measurement accuracy can be obtained by applying the calibration function:

$$T_{CAL} = 586 + f_0 \bullet 2^{-1} - [2^{-2} + f_1 \bullet 2^{-10}]C_A(T_j)$$
(7)

The calibration coefficients  $f_{0/1}$  are computed during the production test and stored in the flash memory of the microcontroller.

The selection between battery voltage and temperature measurement is done via SPI bit (see "SPI (Serial Peripheral Interface)" on Page 20).

Further details on the implementation of the calibration function and location of the calibration figures can be found in a dedicated application note.



#### Low Dropout Voltage Regulator

## 7 Low Dropout Voltage Regulator

The Low Drop-Out Voltage Regulator (LDO) has mainly been integrated in the TLE7824G in order to supply the integrated microcontroller and several modules of the SBC.

Note: The LDO is **not** intended to be used as supply for external loads. However, it might be used as supply for small external loads (see **Table 13 "Operating Range" on Page 35**).

In the event of a short circuit condition at the  $V_{cc}$  pin, a shutdown/reset of the TLE7824G may occur due to overcurrent condition. This maximum output current for external loads is specified in the electrical characteristics.

The voltage regulator output is protected against overload and overtemperature.

An external reverse current protection is required at the pin  $V_{\rm S}$  to prevent the output capacitor at  $V_{\rm CC}$  from being discharged by negative transients or low  $V_{\rm S}$  voltage.



## 8 SPI (Serial Peripheral Interface)

Control and status information between SBC and  $\mu$ C is exchanged via a digital interface, that is called "serial peripheral interface" (SPI) on the SBC side, and "synchronous serial channel" (SSC) on the  $\mu$ C side. The 16-bit wide Programming or Input Word of the SBC (see Table 2 to Table 8) is read in via the data input DI (with "LSB first"), which is synchronized with the clock input CLK supplied by the  $\mu$ C. The Diagnosis or Output Word appears synchronously at the data output DO (see Table 9).

The transmission cycle begins when the chip is selected by the Chip Select Not input CSN ("low" active). After the CSN input returns from L to H, the word that has been read in becomes the new control word. The DO output switches to tri-state status at this point, thereby releasing the DO bus for other usage.

The state of DI is shifted into the input register with every falling edge on CLK. The state of DO is shifted out of the output register after every rising edge on CLK. The number of received input clocks is supervised by a modulo-16 operation and the Input/Control Word is discarded in case of a mismatch.

This error is flagged by a "high" at the data output pin DO (interconnect to  $\mu$ C: P1.4) of the following SPI output word before the first rising edge of the clock is received. Additionally the logic level of DO will be "OR-ed" with the logic level of DI (P1.3).

Note: After wake-up from low-power modes the device needs to be set to Active Mode first before switches like LS1, LS2, Supply Output and LED Driver can be turned on with the second SPI command.



Figure 10 16-Bit SPI Input Data / Control Word

| Table 2 | SPI Input Data Bits                                                                                                                                                                                                                                                                                                    |  |  |  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BIT     | Input Data                                                                                                                                                                                                                                                                                                             |  |  |  |
| 0       | Mode Selection Bit 0 (MS0)                                                                                                                                                                                                                                                                                             |  |  |  |
| 1       | Mode Selection Bit 1 (MS1)                                                                                                                                                                                                                                                                                             |  |  |  |
| 2       | Mode Selection Bit 2 (MS2)                                                                                                                                                                                                                                                                                             |  |  |  |
| 3       | Configuration Selection Bit 0 (CS0)                                                                                                                                                                                                                                                                                    |  |  |  |
| 4       | Configuration Selection Bit 1 (CS1)                                                                                                                                                                                                                                                                                    |  |  |  |
| 5 13    | Configuration Register (meaning based on "Configuration Selection Bits")                                                                                                                                                                                                                                               |  |  |  |
| 14      | Measurement Interface "on" / "off" (setting only valid in active mode, in power saving modes th Measurement interface is turned off)                                                                                                                                                                                   |  |  |  |
| 15      | <ul> <li>Window Watchdog Stop/Sleep mode configuration "on" / "off" (the configuration is only valid for Stop/Sleep mode, in Active mode the Window Watchdog is always on);</li> <li>if "on" is set before Stop Mode is entered, watchdog remains active regardless of "watchdog disable current threshold"</li> </ul> |  |  |  |

## Table 3Mode Selection Bits

| MS2 | MS1 | MS0 | Mode Selection: SBC Mode          |                       |  |
|-----|-----|-----|-----------------------------------|-----------------------|--|
| 0   | 0   | 0   | "reserved" / not used             |                       |  |
| 0   | 0   | 1   | "reserved" / not used             | "reserved" / not used |  |
| 0   | 1   | 0   | SBC Active Mode: "LIN Sleep"      |                       |  |
| 0   | 1   | 1   | SBC Active Mode (LIN "on")        |                       |  |
| 1   | 0   | 0   | SBC Sleep (LIN & VReg "off")      |                       |  |
| 1   | 0   | 1   | "reserved" / not used             |                       |  |
| 1   | 1   | 0   | LIN Transceiver: LIN Receive-Only |                       |  |
| 1   | 1   | 1   | SBC Stop Mode (LIN "off")         |                       |  |

## Table 4 Configuration Selection Bits

| CS1 | CS0 | Configuration Selection        |  |
|-----|-----|--------------------------------|--|
| 0   | 0   | Seneral Configuration          |  |
| 0   | 1   | ntegrated Switch Configuration |  |
| 1   | 0   | Cyclic Wake Configuration      |  |
| 1   | 1   | Window Watchdog Configuration  |  |



| Table 5 | General & Integrated Switch Configuration             |                                                                |  |  |  |
|---------|-------------------------------------------------------|----------------------------------------------------------------|--|--|--|
| Pos.    | General Configuration <sup>1)</sup>                   | Integrated Switch Configuration <sup>2)</sup>                  |  |  |  |
| 5       | Reset Threshold: "default" or "SPI option"            | Supply Output "on" / "off"                                     |  |  |  |
|         | (see Table 14: Reset Generator; Pin RESET)            |                                                                |  |  |  |
| 6       | Reset Delay: "default" or "SPI option"                | HS-LED "on" / "off"                                            |  |  |  |
|         | (see Table 14: Reset Generator; Pin RESET)            |                                                                |  |  |  |
| 7       | LIN "Low Slope Mode" (10.4 kBaud)                     | HS-LED OV/UV disable                                           |  |  |  |
|         |                                                       | "0": HS-LED will be turned off in case of $V_{bat}$ OV/UV      |  |  |  |
|         |                                                       | "1": HS-LED will not be turned off in case of V <sub>bat</sub> |  |  |  |
|         |                                                       | OV/UV                                                          |  |  |  |
| 8       | MON1 Input Activation                                 | LS1 "on" / "off"                                               |  |  |  |
| 9       | MON2 Input Activation                                 | LS2 "on" / "off"                                               |  |  |  |
| 10      | MON3 Input Activation                                 | "reserved" / not used                                          |  |  |  |
| 11      | MON4 Input Activation                                 | "reserved" / not used                                          |  |  |  |
| 12      | MON5 Input Activation                                 | "reserved" / not used                                          |  |  |  |
| 13      | ADC Measurement: V <sub>bat</sub> / V <sub>temp</sub> | "reserved" / not used                                          |  |  |  |
|         | $("0" = V_{bat}; "1" = V_{temp})$                     |                                                                |  |  |  |
|         |                                                       |                                                                |  |  |  |

## Table 5 General & Integrated Switch Configuration

1) "1" = ON / enable, "0" = OFF / disable

2) "1" = ON, "0" = OFF

#### Table 6 Cyclic Wake & Window Watchdog Period Settings<sup>1)2)</sup>

|                             | Cyclic Make & Mindow Matchaog I chou Octaings                                                                                                                                              |  |  |  |  |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Cyclic Sense / Wake Config. | Window Watchdog Config.                                                                                                                                                                    |  |  |  |  |
| Cyclic Period Bit 0 (T0)    | Watchdog Period Bit 0 (T0)                                                                                                                                                                 |  |  |  |  |
| Cyclic Period Bit 1 (T1)    | Watchdog Period Bit 1 (T1)                                                                                                                                                                 |  |  |  |  |
| Cyclic Period Bit 2 (T2)    | Watchdog Period Bit 2 (T2)                                                                                                                                                                 |  |  |  |  |
| Cyclic Period Bit 3 (T3)    | Watchdog Period Bit 3 (T3)                                                                                                                                                                 |  |  |  |  |
| Cyclic Period Bit 4 (T4)    | Watchdog Period Bit 4 (T4)                                                                                                                                                                 |  |  |  |  |
| "reserved" / not used       | Watchdog Period Bit 5 (T5)                                                                                                                                                                 |  |  |  |  |
| "reserved" / not used       | "0" (mandatory)                                                                                                                                                                            |  |  |  |  |
| "reserved" / not used       | "reserved" / not used                                                                                                                                                                      |  |  |  |  |
| "reserved" / not used       | "reserved" / not used                                                                                                                                                                      |  |  |  |  |
|                             | Cyclic Period Bit 0 (T0)<br>Cyclic Period Bit 1 (T1)<br>Cyclic Period Bit 2 (T2)<br>Cyclic Period Bit 3 (T3)<br>Cyclic Period Bit 4 (T4)<br>"reserved" / not used<br>"reserved" / not used |  |  |  |  |

1) "1" = ON, "0" = OFF

 Cyclic wake and window watchdog period settings see Table 7 "Cyclic Wake Period Settings (Stop Mode only)" on Page 23



## **TLE7824G**

## **SPI (Serial Peripheral Interface)**

| Table 7         Cyclic Wake Period Settings (Stop Mode only) |    |    |    |    |                    |
|--------------------------------------------------------------|----|----|----|----|--------------------|
| T4                                                           | Т3 | T2 | T1 | ТО | Cyclic Wake Period |
| 0                                                            | 0  | 0  | 0  | 0  | Cyclic Wake "off"  |
| 0                                                            | 0  | 0  | 0  | 1  | 16 ms              |
| 0                                                            | 0  | 0  | 1  | 0  | 32 ms              |
| 0                                                            | 0  | 0  | 1  | 1  | 48 ms              |
| 0                                                            | 0  | 1  | 0  | 0  | 64 ms              |
| 0                                                            | 0  | 1  | 0  | 1  | 80 ms              |
| 0                                                            | 0  | 1  | 1  | 0  | 96 ms              |
|                                                              |    |    |    |    | ms                 |
| 1                                                            | 1  | 1  | 1  | 1  | 496 ms             |

## Table 8 Window Watchdog Reset Period Settings

| Т5 | Τ4 | Т3 | T2 | T1 | ТО | Window Watchdog<br>Reset Period |
|----|----|----|----|----|----|---------------------------------|
| 0  | 0  | 0  | 0  | 0  | 0  | "not a valid selection"         |
| 0  | 0  | 0  | 0  | 0  | 1  | 16 ms                           |
| 0  | 0  | 0  | 0  | 1  | 0  | 32 ms                           |
| 0  | 0  | 0  | 0  | 1  | 1  | 48 ms                           |
| 0  | 0  | 0  | 1  | 0  | 0  | 64 ms                           |
| 0  | 0  | 0  | 1  | 0  | 1  | 80 ms                           |
| 0  | 0  | 0  | 1  | 1  | 0  | 96 ms                           |
|    |    |    |    |    |    | ms                              |
| 1  | 1  | 1  | 1  | 1  | 1  | 1008 ms                         |

## Table 9SPI Output Data

| Pos. | Output Data <sup>1)</sup>                                         | Output Data after Wake-up <sup>2)</sup> |
|------|-------------------------------------------------------------------|-----------------------------------------|
| 0    | V <sub>CC</sub> Temperature Prewarning                            | V <sub>CC</sub> Temperature Prewarning  |
| 1    | HS-LED fail (OC / OT)                                             | HS-LED fail (OC / OT)                   |
| 2    | $V_{\rm INT}$ -Fail ("active low")                                | $V_{\rm INT}$ -Fail ("active low")      |
| 3    | LS1/2 (OC / OT)                                                   | LS1/2 (OC / OT)                         |
| 4    | Window Watchdog Reset                                             | Window Watchdog Reset                   |
| 5    | MON1 Logic Input Level                                            | Wake-Up via MON1                        |
| 6    | MON2 Logic Input Level                                            | Wake-Up via MON2                        |
| 7    | MON3 Logic Input Level                                            | Wake-Up via MON3                        |
| 8    | MON4 Logic Input Level                                            | Wake-Up via MON4                        |
| 9    | MON5 Logic Input Level                                            | Wake-Up via MON5                        |
| 10   | "reserved" / not used                                             | "reserved" / not used                   |
| 11   | LIN Failure                                                       | Bus Wake-Up via LIN Msg.                |
| 12   | $V_{\rm bat}$ Range 1 (UV) <sup>3)</sup> [only "SBC Active Mode"] | End of Cyclic Wake Period               |
| 13   | $V_{\rm bat}$ Range 2 (OV) [only "SBC Active Mode"]               | "low" <sup>4)</sup>                     |



## Table 9SPI Output Data (cont'd)

|       |                                                       | Output Data after Wake-up <sup>2)</sup> |  |
|-------|-------------------------------------------------------|-----------------------------------------|--|
| 14 \$ | Supply Output (OC / OT)                               | Supply Output (OC / OT)                 |  |
| 15    | $V_{\rm S}$ UV <sup>5)</sup> [only "SBC Active Mode"] | "low"                                   |  |

OT = overtemperature (temp. shut-down)

2) "1" = ON, "0" = OFF, OC = overcurrent, UV = undervoltage, OT = overtemperature (temp. shut-down)

3) Becomes valid after start-up time for voltage monitoring

4) Voltage monitoring not active in SBC Standby Mode

5) This bit needs to be read twice to indicate an undervoltage condition (only for  $V_{\rm S}$  ramping down - bit15 set to "1")

| Module                                              | Function                                                    | Effect                                                                                                                          | Concept                                                                     |
|-----------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Window Watchdog                                     | WD <sup>1)</sup> Failure                                    | Reset; see Table 11 "Reset<br>Behavior SBC" on Page 26                                                                          | SPI status latched until next read-out                                      |
| LDO (VReg)                                          | $OC^{2)}$ at $V_{CC}$                                       | current limitation                                                                                                              | -                                                                           |
|                                                     | voltage regulator<br>UV condition<br>( $V_{\rm S}$ related) | Reset, see Table 11 "Reset<br>Behavior SBC" on Page 26                                                                          | Condition occurs at $V_{\rm S}$ below operating range                       |
|                                                     | V <sub>cc</sub> -UV                                         | Reset, see Table 11 "Reset<br>Behavior SBC" on Page 26                                                                          | -                                                                           |
|                                                     | WD current threshold<br>(Stop Mode)                         | WD only disabled if $V_{\rm CC}$ -current < threshold <b>and</b> WD not enabled via SPI                                         | WD enabled if $V_{\rm CC}$ -current > threshold                             |
|                                                     | OT <sup>3)</sup>                                            | $V_{\rm CC}$ -shutdown, Reset as soon as $V_{\rm CC}$ falls below reset threshold, see Table 11 "Reset Behavior SBC" on Page 26 | automatically enabled with thermal hysteresis                               |
|                                                     | OT prewarning                                               | SPI status output                                                                                                               | SPI status latched until next read-out                                      |
| internal supply [SBC] $(V_{\rm S} \text{ related})$ | V <sub>INT</sub> -UV                                        | (internal) Reset; register settings<br>cleared; SPI status output; see<br>Table 11 "Reset Behavior SBC"<br>on Page 26           | -                                                                           |
| LS-Switches                                         | OC, OT                                                      | LSx-shutdown; SPI status output; signalization via ERR pin                                                                      | re-activation via SPI<br>command; SPI status<br>latched until next read-out |
|                                                     | microcontroller error signalization (ERR)                   | LSx-shutdown; see "Error<br>Interconnect (ERR)" on Page 33                                                                      | re-activation via SPI command                                               |
| Supply Output                                       | OC, OT                                                      | Supply-shutdown; SPI status output                                                                                              | re-activation via SPI<br>command; SPI status<br>latched until next read-out |

## Table 10 Diagnostic, Protection and Safety Functions



**TLE7824G** 

| Module                                                        | Function                           | Effect                                                                             | Concept                                                                     |
|---------------------------------------------------------------|------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| HS-LED                                                        | OC, OT                             | HS-LED-shutdown; SPI status output                                                 | re-activation via SPI<br>command; SPI status<br>latched until next read-out |
|                                                               | V <sub>BAT</sub> -UV               | HS-LED-shutdown (optional), SPI status output                                      | re-activation via SPI<br>command; SPI status<br>latched until next read-out |
|                                                               | V <sub>BAT</sub> -OV               | HS-LED-shutdown (optional), SPI status output                                      | re-activation via SPI<br>command; SPI status<br>latched until next read-out |
| $V_{\text{BAT}}$ -Monitor<br>(at $V_{\text{BAT}}$ -SENSE pin) | V <sub>BAT</sub> -UV               | HS-LED-shutdown (optional), SPI status output                                      | SPI status latched until<br>next read-out                                   |
|                                                               | V <sub>BAT</sub> -OV               | HS-LED-shutdown (optional), SPI status output                                      | SPI status latched until next read-out                                      |
| V <sub>S</sub> -Monitor                                       | V <sub>S</sub> -UV                 | SPI status output                                                                  | SPI status latched until next read-out                                      |
| LIN                                                           | LIN-Failure (OT, UV, TxD time-out) | SPI status output                                                                  | -                                                                           |
|                                                               | Wake-up                            | signalization via interconnect to $\mu C$ (RxD and DO "low") and SPI status output | -                                                                           |
| MONx-Inputs                                                   | Wake-up                            | signalization via interconnect to $\mu C$ (DO "low") and SPI status output         | -                                                                           |
| SPI                                                           | Failure Indicator                  | signalled at interconnect (DO "high"<br>OR-ed with DI) once CSN is active          | -                                                                           |

## Table 10 Diagnostic, Protection and Safety Functions (cont'd)

1) WD (Window) Watchdog

2) OC overcurrent detection

3) OT overtemperature detection