

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



### Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









### TLS205B0

Linear Voltage Post Regulator Low Dropout, Low Noise, 3.3 V, Adjustable, 500 mA

TLS205B0EJV TLS205B0EJV33 TLS205B0LDV TLS205B0LDV33

### **Data Sheet**

Rev. 1.2, 2015-01-15

**Automotive Power** 



### Linear Voltage Post Regulator Low Dropout, Low Noise, 3.3 V, Adjustable, 500 mA

#### **TLS205B0**





#### 1 Overview

#### **Features**

- Low Noise down to 24  $\mu V_{\rm RMS}$  (BW = 10 Hz to 100 kHz)
- · 500 mA Current Capability
- Low Quiescent Current: 30 μA
- Wide Input Voltage Range up to 20 V
- Internal circuitry working down to 2.3 V
- 2.5% Output Voltage Accuracy (over full temperature and load range)
- Low Dropout Voltage: 320 mV
- Very low Shutdown Current: < 1 μA</li>
- · No Protection Diodes Needed
- Fixed Output Voltage: 3.3 V
- Adjustable Version with Output from 1.22 V to 20 V
- Stable with ≥ 3.3 µF Output Capacitor
- Stable with Aluminium, Tantalum or Ceramic Output Capacitors
- · Reverse Polarity Protection
- · No Reverse Current
- Overcurrent and Overtemperature Protected
- PG-DSO-8 Exposed Pad and PG-TSON-10 Exposed Pad Package
- Suitable for Use in Automotive Electronics as Post Regulator
- Green Product (RoHS compliant)
- AEC Qualified



**PG-DSO-8 Exposed Pad** 



PG-TSON-10

The TLS205B0 is a micropower, low noise, low dropout voltage regulator. The device is capable of supplying an output current of 500 mA with a dropout voltage of 320 mV. Designed for use in battery-powered systems, the low quiescent current of 30  $\mu$ A makes it an ideal choice.

A key feature of the TLS205B0 is its low output noise. By adding an external 10 nF bypass capacitor output noise values down to 24  $\mu V_{\rm RMS}$  over a 10 Hz to 100 kHz bandwidth can be reached. The TLS205B0 voltage regulator

| Туре          | Package              | Marking  |
|---------------|----------------------|----------|
| TLS205B0EJV   | PG-DSO-8 Exposed Pad | 205B0V   |
| TLS205B0EJV33 | PG-DSO-8 Exposed Pad | 205B0V33 |
| TLS205B0LDV   | PG-TSON-10           | 205B0V   |
| TLS205B0LDV33 | PG-TSON-10           | 205B0V3  |

Data Sheet 2 Rev. 1.2, 2015-01-15



Overview

is stable with output capacitors as small as  $3.3 \,\mu\text{F}$ . Small ceramic capacitors can be used without the series resistance required by many other linear voltage regulators.

Internal protection circuitry includes reverse battery protection, current limiting and reverse current protection. The TLS205B0 comes as fixed output voltage variant 3.3 V as well as adjustable device with a 1.22 V reference voltage. It is available in a PG-DSO-8 Exposed Pad and as well as in a PG-TSON-10 Exposed Pad package.



**Block Diagram** 

### 2 Block Diagram

Note: Pin numbers in block diagrams refer to the PG-DSO-8 Exposed Pad package type.



Figure 1 Block Diagram TLS205B0 V33 fixed voltage version



Figure 2 Block Diagram TLS205B0 V adjustable version

**Pin Configuration** 

### 3 Pin Configuration

### 3.1 Pin Assignment



Figure 3 Pin Configuration of TLS205B0 in PG-DSO-8 Exposed Pad for fixed voltage and adjustable version



Figure 4 Pin Configuration of TLS205B0 in PG-TSON-10 for fixed voltage and adjustable version



**Pin Configuration** 

### 3.2 Pin Definitions and Functions

| Pin                               | Symbol                            | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 (DSO-8 EP)<br>1,2 (TSON-10)     | Q                                 | <b>Output.</b> Supplies power to the load. For this pin a minimum output capacitor of 3.3 μF is required to prevent oscillations. Larger output capacitors may be required for applications with large transient loads in order to limit peak voltage transients or when the regulator is applied in conjunction with a bypass capacitor. For more details please refer to " <b>Application Information</b> " on <b>Page 24</b> .                                                                                                                              |
| 2 (DSO-8 EP)<br>4 (TSON-10)       | SENSE<br>(fix voltage<br>version) | <b>Output Sense.</b> For the fixed voltage version the SENSE pin is the input to the error amplifier. This allows to achieve an optimized regulation performance in case of small voltage drops $R_{\rm p}$ that occur between regulator and load. In applications where such drops are relevant they can be eliminated by connecting the SENSE pin directly at the load. In standard configuration the SENSE pin can be directly connected to Q. For further details please refer to the section "Kelvin Sense Connection" on Page 25.                        |
| 2 (DSO-8 EP)<br>4 (TSON-10)       | ADJ<br>(adjustable<br>version)    | <b>Adjust.</b> For the adjustable version the ADJ pin is the input to the error amplifier. The ADJ pin voltage is 1.22 V referenced to ground and allows a output voltage range from 1.22 V to 20 V- $V_{\rm DR}$ . The ADJ pin is internally clamped to $\pm 7$ V. Please note that the bias current of the ADJ pin is flowing into the pin. Its typical value of 60 nA shows a good stability with temperature. For further details please refer to Typical Performance Graph "Adjust Pin Bias Current versus Junction Temperature $T_{\rm J}$ " on Page 20. |
| 3, 7 (DSO-8 EP)<br>3, 8 (TSON-10) | NC                                | <b>No Connect.</b> The NC Pins have no connection to any internal circuitry. Connect either to GND or leave open.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 4 (DSO-8 EP)<br>5 (TSON-10)       | ВҮР                               | <b>Bypass.</b> The BYP pin is used to bypass the reference of the TLS205B0 to achieve low noise performance. The BYP-pin is clamped internally to $\pm 0.6$ V (i.e. one $V_{\rm BE}$ ). A small capacitor from the output Q to the BYP pin will bypass the reference to lower the output voltage noise <sup>1)</sup> . If not used this pin must be left unconnected.                                                                                                                                                                                          |
| 5 (DSO-8 EP)<br>7 (TSON-10)       | EN                                | <b>Enable.</b> With the EN pin the TLS205B0 can be put into a low power shutdown state. The output will be off when the EN is pulled low. The EN pin can be driven either by 3.3 V or 5 V logic or as well by open-collector logic with pull-up resistor. The pull-up resistor is required to supply the pull-up current of the open-collector gate $^{2)}$ and the EN pin current $^{3)}$ . Please note that if the EN pin is not used it must be connected to $V_{\rm I}$ . It must not be left floating.                                                    |
| 6 (DSO-8 EP)<br>6 (TSON-10)       | GND                               | <b>Ground.</b> For the ADJ version connect the bottom of the output voltage setting resistor divider directly to the GND pin for optimum load regulation performance.                                                                                                                                                                                                                                                                                                                                                                                          |



### **Pin Configuration**

| Pin                             | Symbol | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8 (DSO-8 EP)<br>9, 10 (TSON-10) | 1      | <b>Input.</b> The device is supplied by the input pin I. A capacitor at the input pin is required if the device is more than 6 inches away from the main input filter capacitor or if a non-negligible inductance is present at the input I <sup>4</sup> . The TLS205B0 is designed to withstand reverse voltages on the input pin I with respect to GND and output Q. In the case of reverse input (e.g. due to a wrongly attached battery) the device will act as if there is a diode in series with its input. In this way there will be no reverse current flowing into the regulator and no reverse voltage will appear at the load. Hence, the device will protect both - the device itself and the load. |
| 9 (DSO-8 EP)<br>11 (TSON-10)    | Tab    | <b>Exposed Pad.</b> To ensure proper thermal performance, solder Pin 11 of TSON-10 to the PCB ground and tie directly to Pin 6. In the case of DSO-8 EP as well solder Pin 9 to the PCB ground and tie directly to Pin 6 (GND).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

- 1) A maximum value of 10 nF can be used for reducing output voltage noise over the bandwidth from 10 Hz to 100 kHz.
- 2) Normally several microamperes.
- 3) Typical value is 1  $\mu$ A.
- 4) In general the output impedance of a battery rises with frequency, so it is advisable to include a bypass capacitor in battery-powered circuits. Depending on actual conditions an input capacitor in the range of 1 to 10  $\mu$ F is sufficient.



**General Product Characteristics** 

### 4 General Product Characteristics

### 4.1 Absolute Maximum Ratings

#### Table 1 Absolute Maximum Ratings 1)

 $T_{\rm j}$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                            | Symbol                                         | Values |      |              | Unit | Note /                | Number   |
|--------------------------------------|------------------------------------------------|--------|------|--------------|------|-----------------------|----------|
|                                      |                                                | Min.   | Тур. | Max.         |      | <b>Test Condition</b> |          |
| Input Voltage                        | -                                              |        |      |              |      |                       | 1        |
| Voltage                              | $V_1$                                          | -20    | _    | 20           | ٧    | _                     | P_4.1.1  |
| Output Voltage                       | <del>'</del>                                   | -      |      | <del>'</del> | *    |                       |          |
| Voltage                              | $V_{Q}$                                        | -20    | _    | 20           | V    | _                     | P_4.1.2  |
| Input to Output Differential Voltage | $V_{I}$ - $V_{Q}$                              | -20    | _    | 20           | ٧    | _                     | P_4.1.3  |
| Sense Pin                            |                                                |        |      |              |      |                       |          |
| Voltage                              | $V_{SENSE}$                                    | -20    | _    | 20           | ٧    | _                     | P_4.1.4  |
| ADJ Pin                              | -                                              | 1      |      | <u> </u>     | 1    |                       | 1        |
| Voltage                              | $V_{ADJ}$                                      | -7     | _    | 7            | V    | _                     | P_4.1.5  |
| BYP Pin                              |                                                |        |      |              |      |                       |          |
| Voltage                              | $V_{BYP}$                                      | -0.6   | _    | 0.6          | ٧    |                       | P_4.1.6  |
| Enable Pin                           | <del>'</del>                                   | -      |      | <del>'</del> | *    |                       |          |
| Voltage                              | $V_{EN}$                                       | -20    | _    | 20           | V    | _                     | P_4.1.7  |
| Temperatures                         |                                                |        |      |              |      |                       |          |
| Junction Temperature                 | $T_{i}$                                        | -40    | _    | 150          | °C   | _                     | P_4.1.8  |
| Storage Temperature                  | $T_{\rm stg}$                                  | -55    | _    | 150          | °C   | _                     | P_4.1.9  |
| ESD Susceptibility                   | <u>,                                      </u> |        |      |              | 1    | - 1                   | 1        |
| All Pins                             | $V_{ESD}$                                      | -2     | _    | 2            | kV   | HBM <sup>2)</sup>     | P_4.1.10 |
| All Pins                             | $V_{ESD}$                                      | -1     | _    | 1            | kV   | CDM 3)                | P_4.1.11 |

<sup>1)</sup> Not subject to production testing, specified by design.

#### **Notes**

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

<sup>2)</sup> ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS001 (1.5 kΩ, 100 pF)

<sup>3)</sup> ESD susceptibility, Charged Device Model "CDM" according JEDEC JESD22-C101



#### **General Product Characteristics**

### 4.2 Functional Range

Table 2 Functional Range

| Parameter                                        | Symbol  |       | Values | 3    | Unit | Note /                                   | Number  |
|--------------------------------------------------|---------|-------|--------|------|------|------------------------------------------|---------|
|                                                  |         | Min.  | Тур.   | Max. |      | Test Condition                           |         |
| Input Voltage Range (fix voltage version)        | $V_1$   | 3.8 V | _      | 20   | V    | _                                        | P_4.2.1 |
| Input Voltage Range (adjustable voltage version) | $V_1$   | 2.3   | _      | 20   | V    | _1)                                      | P_4.2.2 |
| Output Capacitor's Requirements for Stability    | $C_{Q}$ | 3.3   | _      | _    | μF   | $C_{\rm BYP}$ = 0 nF $^{2)}$             | P_4.2.3 |
| Output Capacitor's Requirements for Stability    | $C_{Q}$ | 6.8   | _      | _    | μF   | $0 < C_{\rm BYP} \le 10 \text{ nF}^{2)}$ | P_4.2.4 |
| ESR                                              | ESR     | _3)   | _      | 3    | Ω    | <b>–</b> <sup>2)</sup>                   | P_4.2.5 |
| Operating Junction Temperature                   | $T_{i}$ | -40   | _      | 125  | °C   | _                                        | P_4.2.6 |

<sup>1)</sup> For the TLS205B0 adjustable version the minimum limit of the functional range  $V_1$  is tested and specified with the ADJ- pin connected to the Q pin.

Note: Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the Electrical Characteristics table.

#### 4.3 Thermal Resistance

Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org.

Table 3 Thermal Resistance 1)

| Parameter              | Symbol       |      | Value | S        | Unit | Note /<br>Test Condition                               | Number  |
|------------------------|--------------|------|-------|----------|------|--------------------------------------------------------|---------|
|                        |              | Min. | Тур.  | Max.     |      |                                                        |         |
| TLS205B0EJ (PG-DSO-8 E | Exposed Pad) |      | - 1   | <u> </u> | -    |                                                        |         |
| Junction to Case       | $R_{thJC}$   | _    | 7.0   | _        | K/W  | _                                                      | P_4.3.1 |
| Junction to Ambient    | $R_{thJA}$   | _    | 39    | _        | K/W  | - <sup>2)</sup>                                        | P_4.3.2 |
| Junction to Ambient    | $R_{thJA}$   | _    | 155   | _        | K/W  | Footprint only 3)                                      | P_4.3.3 |
| Junction to Ambient    | $R_{thJA}$   | _    | 66    | _        | K/W  | 300 mm <sup>2</sup> heatsink area on PCB <sup>3)</sup> | P_4.3.4 |
| Junction to Ambient    | $R_{thJA}$   | _    | 52    | _        | K/W  | 600 mm <sup>2</sup> heatsink area on PCB <sup>3)</sup> | P_4.3.5 |
| TLS205B0LD (PG-TSON-1  | 0)           |      | "     |          |      |                                                        |         |
| Junction to Case       | $R_{thJC}$   | _    | 6.4   | _        | K/W  | _                                                      | P_4.3.6 |
| Junction to Ambient    | $R_{thJA}$   | _    | 53    | _        | K/W  | <b>–</b> <sup>2)</sup>                                 | P_4.3.7 |
| Junction to Ambient    | $R_{thJA}$   | _    | 183   | _        | K/W  | Footprint only 3)                                      | P_4.3.8 |

<sup>2)</sup> for further details see corresponding graph.

<sup>3)</sup>  $C_{\text{BYP}} = 0 \text{ nF}$ ,  $C_{\text{Q}} \ge 3.3 \, \mu\text{F}$ ; please note that for cases where a bypass capacitor at BYP is used – depending on the actual applied capacitance of  $C_{\text{Q}}$  and  $C_{\text{BYP}}$  a minimum requirement for ESR of  $C_{\text{Q}}$  may apply.



#### **General Product Characteristics**

#### Table 3 Thermal Resistance 1)

| Parameter           | Symbol     |      | Value | s    | Unit | Note /<br>Test Condition                               | Number   |
|---------------------|------------|------|-------|------|------|--------------------------------------------------------|----------|
|                     |            | Min. | Тур.  | Max. |      |                                                        |          |
| Junction to Ambient | $R_{thJA}$ | _    | 69    | _    | K/W  | 300 mm <sup>2</sup> heatsink area on PCB <sup>3)</sup> | P_4.3.9  |
| Junction to Ambient | $R_{thJA}$ | _    | 57    | _    | K/W  | 600 mm <sup>2</sup> heatsink area on PCB <sup>3)</sup> | P_4.3.10 |

- 1) Not subject to production test, specified by design.
- 2) Specified  $R_{\text{thJA}}$  value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70  $\mu$ m Cu, 2 x 35  $\mu$ m Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.
- 3) Specified  $R_{\text{thJA}}$  value is according to JEDEC JESD 51-3 at natural convection on FR4 1s0p board; The Product (Chip+Package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with 1 copper layer (1 x 70  $\mu$ m Cu).

Data Sheet 10 Rev. 1.2, 2015-01-15

### **5** Electrical Characteristics

 Table 4
 Electrical Characteristics

-40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing out of pin; unless otherwise specified.

| Parameter                                                     | Symbol         | Values |          |       | Unit     | <b>Note / Test Condition</b>                                                                          | Number   |
|---------------------------------------------------------------|----------------|--------|----------|-------|----------|-------------------------------------------------------------------------------------------------------|----------|
|                                                               |                | Min.   | Тур.     | Max.  |          |                                                                                                       |          |
| Minimum Operating Voltage                                     | 1)             |        | 1        | 1     |          |                                                                                                       |          |
| Minimum Operating Voltage                                     | $V_{I,min}$    | _      | 1.8      | 2.3   | V        | $I_{\rm Q}$ = 500 mA <sup>2) 3)</sup>                                                                 | P_5.0.1  |
| Output Voltage 4)                                             |                | 1      | <u>'</u> |       | <u>'</u> |                                                                                                       | 1        |
| TLS205B0EJV33<br>TLS205B0LDV33                                | $V_{Q}$        | 3.220  | 3.30     | 3.380 | V        | 1 mA < $I_{\rm Q}$ < 500 mA ;<br>4.3 V < $V_{\rm I}$ < 20 V                                           | P_5.0.2  |
| TLS205B0EJV<br>TLS205B0LDV                                    | $V_{Q}$        | 1.190  | 1.220    | 1.250 | V        | 1 mA < $I_{\rm Q}$ < 500 mA ;<br>2.3V < $V_{\rm I}$ < 20 V <sup>3)</sup>                              | P_5.0.3  |
| Line Regulation                                               |                |        |          |       |          |                                                                                                       |          |
| TLS205B0EJV33<br>TLS205B0LDV33                                | $\Delta V_{Q}$ | _      | 1        | 20    | mV       | $\Delta V_{\rm I}$ = 3.8 V to 20 V ; $I_{\rm O}$ = 1 mA                                               | P_5.0.4  |
| TLS205B0EJV<br>TLS205B0LDV                                    | $\Delta V_{Q}$ | _      | 1        | 20    | mV       | $\Delta V_{\rm I}$ = 2.0 V to 20 V ; $I_{\rm Q}$ = 1 mA <sup>3</sup>                                  | P_5.0.5  |
| Load Regulation                                               |                |        |          |       |          |                                                                                                       |          |
| TLS205B0EJV33<br>TLS205B0LDV33                                | $\Delta V_{Q}$ | _      | 9        | 22    | mV       | $T_{\rm J}$ = 25 °C; $V_{\rm I}$ = 4.3 V;<br>$\Delta I_{\rm O}$ = 1 to 500 mA                         | P_5.0.6  |
| TLS205B0EJV33<br>TLS205B0LDV33                                | $\Delta V_{Q}$ | _      | _        | 38    | mV       | $V_1 = 4.3 \text{ V}$ ;<br>$\Delta I_0 = 1 \text{ to } 500 \text{ mA}$                                | P_5.0.7  |
| TLS205B0EJV<br>TLS205B0LDV                                    | $\Delta V_{Q}$ | _      | 4        | 8     | mV       | $T_{\rm J}$ = 25 °C ; $V_{\rm I}$ = 2.3 V ; $\Delta I_{\rm O}$ = 1 to 500 mA <sup>3</sup>             | P_5.0.8  |
| TLS205B0EJV<br>TLS205B0LDV                                    | $\Delta V_{Q}$ | _      | _        | 14    | mV       | $V_1 = 2.3 \text{ V};$<br>$\Delta I_{\Omega} = 1 \text{ to } 500 \text{ mA}^{3)}$                     | P_5.0.9  |
| Dropout Voltage <sup>2) 5) 6)</sup>                           |                |        |          |       |          | -                                                                                                     |          |
| Dropout Voltage                                               | $V_{DR}$       | _      | 130      | 190   | mV       | $I_{\rm Q}$ = 10 mA ; $V_{\rm I}$ = $V_{\rm Q,nom}$ ; $T_{\rm J}$ = 25 °C                             | P_5.0.10 |
| Dropout Voltage                                               | $V_{DR}$       | _      | _        | 250   | mV       | $I_{\rm Q}$ = 10 mA ; $V_{\rm I}$ = $V_{\rm Q,nom}$                                                   | P_5.0.11 |
| Dropout Voltage                                               | $V_{DR}$       | _      | 170      | 220   | mV       | $I_{\rm Q}$ = 50 mA ; $V_{\rm I}$ = $V_{\rm Q,nom}$ ; $T_{\rm J}$ = 25 °C                             | P_5.0.12 |
| Dropout Voltage                                               | $V_{DR}$       | _      | _        | 320   | mV       | $I_{\rm Q}$ = 50 mA ; $V_{\rm I}$ = $V_{\rm Q,nom}$                                                   | P_5.0.13 |
| Dropout Voltage                                               | $V_{DR}$       | _      | 200      | 240   | mV       | $I_{\rm Q}$ = 100 mA;<br>$V_{\rm I}$ = $V_{\rm Q,nom}$ ; $T_{\rm J}$ = 25 °C                          | P_5.0.14 |
| Dropout Voltage                                               | $V_{DR}$       | _      | _        | 340   | mV       | $I_{\rm Q}$ = 100 mA ; $V_{\rm I}$ = $V_{\rm Q,nom}$                                                  | P_5.0.15 |
| Dropout Voltage                                               | $V_{DR}$       | _      | 320      | 350   | mV       | $I_{\rm Q}$ = 500 mA ;<br>$V_{\rm I}$ = $V_{\rm Q,nom}$ ; $T_{\rm J}$ = 25 °C                         | P_5.0.16 |
| Dropout Voltage                                               | $V_{DR}$       | _      | _        | 450   | mV       | $I_{\rm Q}$ = 500 mA ; $V_{\rm I}$ = $V_{\rm Q,nom}$                                                  | P_5.0.17 |
| Quiescent Current                                             |                | 1      |          | 1     | -1       |                                                                                                       |          |
| Quiescent Current <sup>5) 7)</sup> (Active-Mode, EN-pin high) | $I_{q}$        | _      | 30       | 60    | μΑ       | $\begin{split} V_{\rm I} &= V_{\rm Q,nom} \; ; \\ I_{\rm Q} &= 0 \; \rm mA \end{split} \label{eq:VI}$ | P_5.0.18 |



Table 4 Electrical Characteristics (cont'd)

-40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing out of pin; unless otherwise specified.

| arameter                                                                         | Symbol             |      | Value | s    | Unit          | Note / Test Condition                                                                                                           | Number   |
|----------------------------------------------------------------------------------|--------------------|------|-------|------|---------------|---------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                  |                    | Min. | Тур.  | Max. |               |                                                                                                                                 |          |
| Quiescent Current<br>(Off-Mode, EN-pin low)                                      | $I_{q}$            | _    | 0.1   | 1    | μΑ            | $V_{\rm I} = 6 \text{ V} ; V_{\rm EN} = 0 \text{ V} ;$<br>$T_{\rm J} = 25 \text{ °C}$                                           | P_5.0.19 |
| GND Pin Current 5) 7)                                                            |                    |      |       |      |               |                                                                                                                                 | 1        |
| GND Pin Current                                                                  | $I_{GND}$          | _    | 50    | 100  | μΑ            | $V_{\rm I} = V_{\rm Q,nom};$<br>$I_{\rm Q} = 1 \text{ mA}$                                                                      | P_5.0.20 |
| GND Pin Current                                                                  | $I_{GND}$          | _    | 300   | 850  | μΑ            | $V_{\rm I} = V_{\rm Q,nom}$ ;<br>$I_{\rm Q} = 50 \text{ mA}$                                                                    | P_5.0.21 |
| GND Pin Current                                                                  | $I_{GND}$          | _    | 0.7   | 2.2  | mA            | $V_{\rm I} = V_{\rm Q,nom}$ ;<br>$I_{\rm Q} = 100 \text{ mA}$                                                                   | P_5.0.22 |
| GND Pin Current                                                                  | $I_{GND}$          | _    | 3     | 8    | mA            | $V_{\rm I}$ = $V_{\rm Q,nom}$ ;<br>$I_{\rm Q}$ = 250 mA                                                                         | P_5.0.23 |
| GND Pin Current                                                                  | $I_{GND}$          | _    | 11    | 22   | mA            | $V_{\rm I} = V_{\rm Q,nom}$ ;<br>$I_{\rm Q} = 500 \; {\rm mA}$ ; $T_{\rm J} \ge 25 \; {\rm ^{\circ}C}$                          | P_5.0.24 |
| GND Pin Current                                                                  | $I_{GND}$          | _    | 11    | 31   | mA            | $V_{\rm I}$ = $V_{\rm Q,nom}$ ; $I_{\rm Q}$ = 500 mA; $T_{\rm J}$ < 25 °C                                                       | P_5.0.25 |
| Enable                                                                           | •                  |      |       |      |               |                                                                                                                                 | 1        |
| Enable Threshold High                                                            | $V_{th,EN}$        | _    | 8.0   | 2.0  | V             | $V_{\rm Q}$ = Off to On                                                                                                         | P_5.0.26 |
| Enable Threshold Low                                                             | $V_{tl,EN}$        | 0.25 | 0.65  | _    | V             | $V_{\rm Q}$ = On to Off                                                                                                         | P_5.0.27 |
| EN Pin Current 8)                                                                | $I_{EN}$           | _    | 0.01  | _    | μΑ            | $V_{\rm EN}$ = 0 V ; $T_{\rm J}$ = 25 °C                                                                                        | P_5.0.28 |
| EN Pin Current 8)                                                                | $I_{EN}$           | _    | 1     | _    | μΑ            | $V_{\rm EN}$ = 20V ; $T_{\rm J}$ = 25 °C                                                                                        | P_5.0.29 |
| Adjust Pin Bias Current 9)                                                       |                    |      |       |      |               |                                                                                                                                 | 1        |
| ADJ Pin Bias Current                                                             | $I_{\rm bias,ADJ}$ | _    | 60    | _    | nA            | T <sub>J</sub> = 25 °C                                                                                                          | P_5.0.30 |
| Output Voltage Noise 10)                                                         | 1 2.22, 12 2       |      |       |      |               |                                                                                                                                 | I.       |
| Output Voltage Noise<br>TLS205B0EJV <sup>11)</sup><br>TLS205B0LDV <sup>11)</sup> | $e_{no}$           | _    | 41    | _    | $\mu V_{RMS}$ | $C_{\rm Q}$ = 10 $\mu{\rm F}$ ; $C_{\rm BYP}$ = 10 $n{\rm F}$ ; $I_{\rm Q}$ = 500 mA ; BW = 10 Hz to 100 kHz                    | P_5.0.31 |
| Output Voltage Noise<br>TLS205B0EJV <sup>11)</sup><br>TLS205B0LDV <sup>11)</sup> | $e_{no}$           | _    | 28    | _    | $\mu V_{RMS}$ | $C_{\rm Q}$ = 10 μF<br>+250mΩ resistor in series;<br>$C_{\rm BYP}$ = 10 nF ;<br>$I_{\rm Q}$ = 500 mA ;<br>BW = 10 Hz to 100 kHz | P_5.0.32 |
| Output Voltage Noise<br>TLS205B0EJV <sup>11)</sup><br>TLS205B0LDV <sup>11)</sup> | $e_{no}$           | -    | 29    | -    | $\mu V_{RMS}$ | $C_{\rm Q}$ = 22 $\mu$ F<br>$C_{\rm BYP}$ = 10 nF ;<br>$I_{\rm Q}$ = 500 mA ;<br>BW = 10 Hz to 100 kHz                          | P_5.0.33 |
| Output Voltage Noise<br>TLS205B0EJV <sup>11)</sup><br>TLS205B0LDV <sup>11)</sup> | $e_{no}$           | _    | 24    | -    | $\mu V_{RMS}$ | $C_{\rm Q}$ = 22 μF<br>+250mΩ resistor in series;<br>$C_{\rm BYP}$ = 10 nF ;<br>$I_{\rm Q}$ = 500 mA ;<br>BW = 10 Hz to 100 kHz | P_5.0.34 |



#### Table 4 Electrical Characteristics (cont'd)

-40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current defined flowing out of pin; unless otherwise specified.

| Parameter                                              | Symbol                  | Values |      |      | Unit          | Note / Test Condition                                                                                                                                                                                                                   | Number   |
|--------------------------------------------------------|-------------------------|--------|------|------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                        |                         | Min.   | Тур. | Max. |               |                                                                                                                                                                                                                                         |          |
| Output Voltage Noise<br>TLS205B0EJV33<br>TLS205B0LDV33 | $e_{no}$                | _      | 45   | -    | $\mu V_{RMS}$ | $C_{\rm Q}$ = 10 $\mu{\rm F}$ ;<br>$C_{\rm BYP}$ = 10 $n{\rm F}$ ;<br>$I_{\rm Q}$ = 500 mA ;<br>BW = 10 Hz to 100 kHz                                                                                                                   | P_5.0.35 |
| Output Voltage Noise<br>TLS205B0EJV33<br>TLS205B0LDV33 | e <sub>no</sub>         | _      | 35   | -    | $\mu V_{RMS}$ | $C_{\rm Q}$ = 10 μF<br>+250mΩ resistor in series;<br>$C_{\rm BYP}$ = 10 nF ;<br>$I_{\rm Q}$ = 500 mA ;<br>BW = 10 Hz to 100 kHz                                                                                                         | P_5.0.36 |
| Output Voltage Noise<br>TLS205B0EJV33<br>TLS205B0LDV33 | $e_{no}$                | _      | 33   | -    | $\mu V_{RMS}$ | $C_{\rm Q}$ = 22 $\mu {\rm F}$<br>$C_{\rm BYP}$ = 10 nF ;<br>$I_{\rm Q}$ = 500 mA ;<br>BW = 10 Hz to 100 kHz                                                                                                                            | P_5.0.37 |
| Output Voltage Noise<br>TLS205B0EJV33<br>TLS205B0LDV33 | $e_{no}$                | _      | 30   | _    | $\mu V_{RMS}$ | $C_{\rm Q}$ = 22 μF<br>+250mΩ resistor in series;<br>$C_{\rm BYP}$ = 10 nF ;<br>$I_{\rm Q}$ = 500 mA ;<br>BW = 10 Hz to 100 kHz                                                                                                         | P_5.0.38 |
| <b>Power Supply Ripple Rejection</b>                   | on <sup>10)</sup>       | •      | •    |      | •             |                                                                                                                                                                                                                                         |          |
| Power Supply Ripple Rejection                          | PSRR                    | _      | 65   | _    | dB            | $\begin{split} V_{\mathrm{I}} - V_{\mathrm{Q}} &= 1.5 \ \mathrm{V} \ \ (\mathrm{avg}) \ ; \\ V_{\mathrm{RIPPLE}} &= 0.5 \ \mathrm{Vpp} \ ; \\ f_{\mathrm{r}} &= 120 \ \mathrm{Hz} \ ; \ I_{\mathrm{Q}} = 500 \ \mathrm{mA} \end{split}$ | P_5.0.39 |
| Output Current Limitation                              |                         | •      |      | •    | *             |                                                                                                                                                                                                                                         | *        |
| Output Current Limit                                   | $I_{Q,limit}$           | 520    | _    | _    | mA            | $V_{\rm I} = 7  \rm V \; ; \; V_{\rm Q} = 0  \rm V$                                                                                                                                                                                     | P_5.0.40 |
| Output Current Limit                                   | $I_{\mathrm{Q,limit}}$  | 520    | -    | _    | mA            | $V_{\rm I} = V_{\rm Q,nom} + 1  \rm V  or$<br>2.3 V <sup>12)</sup> ; $\Delta V_{\rm Q} = -0.1  \rm V$                                                                                                                                   | P_5.0.41 |
| Input Reverse Leakage Curre                            | nt                      |        | -    |      |               |                                                                                                                                                                                                                                         | +        |
| Input Reverse Leakage                                  | $I_{\mathrm{leak,rev}}$ | -      | _    | 1    | mA            | $V_{\rm I}$ = -20 V ; $V_{\rm Q}$ = 0 V                                                                                                                                                                                                 | P_5.0.42 |
| Reverse Output Current <sup>13)</sup>                  | •                       | •      |      | •    | •             |                                                                                                                                                                                                                                         |          |
| Fixed Voltage Version                                  | $I_{Reverse}$           | _      | 10   | 20   | μΑ            | $V_{\rm Q} = V_{\rm Q,nom}$ ; $V_{\rm I} < V_{\rm Q,nom}$ ; $T_{\rm J} = 25~{\rm ^{\circ}C}$                                                                                                                                            | P_5.0.43 |
| Adjustable Voltage Version                             | $I_{Reverse}$           | _      | 5    | 10   | μΑ            | $V_{\rm Q}$ = 1.22 V ; $V_{\rm I}$ < 1.22 V ; $T_{\rm J}$ = 25 °C <sup>3)</sup>                                                                                                                                                         | P_5.0.44 |

<sup>1)</sup> This parameter defines the minimum input voltage for which the device is powered up and provides the maximum nominal output current of 500 mA. The output voltage of the adjustable version in this condition depends on the chosen setting of the external voltage divider as well as on the applied conditions – thus the device is either regulating its nominal output voltage or is in tracking mode. The 3.3 V fixed voltage version is by definition in tracking mode for such low input voltages.

<sup>2)</sup> For the adjustable version of the TLS205B0 the dropout voltage for certain output voltage / load conditions will be restricted by the minimum input voltage specification.

<sup>3)</sup> The adjustable version of the TLS205B0 is tested / specified for these conditions with the ADJ pin connected to the Q pin.



- 4) The operation conditions are limited by the maximum junction temperature. The regulated output voltage specification will only apply for conditions where the limit of the maximum junction temperature is fulfilled. It will therefore not apply for all possible combinations of input voltage and output current at a given output voltage. When operating at maximum input voltage, the output current must be limited for thermal reasons. The same holds true when operating at maximum output current where the input voltage range must be limited for thermal reasons.
- 5) To satisfy requirements for minimum input voltage, the TLS205B0 adjustable version is tested and specified for these conditions with an external resistor divider (two 250 k resistors) for an output voltage of 2.44 V. The external resistors will add a  $5 \mu A$  DC load on the output.
- 6) The dropout voltage is the minimum input to output voltage differential needed to maintain regulation at a specified output current. In dropout, the output voltage will be equal to  $V_1$   $V_{DR}$
- 7) GND-pin current is tested with  $V_1 = V_{Q,nom}$  and a current source load. This means that this parameter is tested while being in the dropout region. The GND pin current will in most cases decrease slightly at higher input voltages please also refer to the corresponding typical performance graphs.
- 8) The EN pin current flows into EN pin.
- 9) The ADJ pin current flows into ADJ pin.
- 10) Not subject to production test, specified by design.
- 11) ADJ pin connected to output pin Q.
- 12) Whichever of the two values of  $V_{\rm L}$  is greater in order to also satisfy the requirements for  $V_{\rm Lmin}$ .
- 13) Reverse output current is tested with the I pin grounded and the Q pin forced to the rated output voltage. This current flows into the Q pin and out of the GND pin.

Note: The listed characteristics are ensured over the operating range of the integrated circuit. Typical characteristics specified mean values expected over the production spread. If not otherwise specified, typical characteristics apply at  $T_A$  = 25 °C and the given supply voltage.

Data Sheet 14 Rev. 1.2, 2015-01-15



### 5.1 Typical Performance Characteristics

## Dropout Voltage $V_{\rm DR}$ versus Output Current $I_{\rm Q}$



Dropout Voltage  $V_{\rm DR}$  versus Junction Temperature  $T_{\rm i}$ 



## Guaranteed Dropout Voltage $V_{\mathrm{DR}}$ versus Output Current $I_{\mathrm{Q}}$



Quiescent Current versus Junction Temperature  $T_{\rm i}$ 





# Output Voltage $V_{\rm Q}$ versus Junction Temperature $T_{\rm J}$ (TLS205B0EJV33)



Quiescent Current  $I_{\rm q}$  versus Input Voltage  $V_{\rm I}$  (TLS205B0EJV33)



## Output Voltage $V_{\rm Q}$ versus Junction Temperature $T_{\rm J}$ (TLS205B0EJV)



Quiescent Current  $I_{\rm q}$  versus Input Voltage  $V_{\rm I}$  (TLS205B0EJV)





### GND Pin Current $I_{\rm GND}$ versus Input Voltage $V_{\rm I}$ (TLS205B0EJV33)



GND Pin Current  $I_{\rm GND}$  versus Input Voltage  $V_{\rm I}$  (TLS205B0EJV33)



### GND Pin Current $I_{\rm GND}$ versus Input Voltage $V_{\rm I}$ (TLS205B0EJV)



GND Pin Current  $I_{\rm GND}$  versus Input Voltage  $V_{\rm I}$  (TLS205B0EJV)





# GND Pin Current $I_{\rm GND}$ versus Output Current $I_{\rm Q}$



EN Pin Threshold (Off-to-On) versus Junction temperature  $T_{\rm J}$ 



## EN Pin Threshold (On-to-Off) versus Junction Temperature $T_{\rm J}$



EN Pin Input Current (On-to-Off) versus EN Pin Voltage  $V_{\rm EN}$ 





### EN Pin Current versus Junction Temperature $T_{\rm J}$



# Current Limit versus Junction Temperature $T_{\mathsf{J}}$



### Current Limit versus Input Voltage $V_{\rm I}$



# Reverse Output Current versus Output Voltage $V_{\mathbf{Q}}$





## Reverse Output Current versus Junction Temperature $T_{\rm J}$



# Minimum Input Voltage $^{1)}$ versus Junction Temperature $T_{\rm J}$



# Load Regulation versus Junction Temperature $T_{\rm J}$



# Adjust Pin Bias Current versus Junction Temperature $T_{\rm J}$



1)  $V_{\rm I,min}$  is referred here as the minimum input voltage for which the requested current is provided and  $V_{\rm Q}$  reaches 1 V.



# ESR Stability versus Output Current $I_{\rm Q}$ (for $C_{\rm Q}$ = 3.3 $\mu$ F)



Input Ripple Rejection PSRR versus Frequency f



 ${\rm ESR}(C_{\rm Q}) \ {\rm with} \ C_{\rm BYP} = {\rm 10 \ nF} \ {\rm versus}$  Output Capacitance  $C_{\rm Q}$ 



Input Ripple Rejection PSRR versus Junction Temperature  $T_{\rm J}$ 





# Output Noise Spectral Density (ADJ) versus Frequency f ( $C_{\rm Q}$ = 10 $\mu{\rm F}$ , $I_{\rm Q}$ = 50 mA)



Output Noise Spectral Density (3.3V) versus Frequency  $f(C_Q = 10 \ \mu F, I_Q = 50 \ mA)$ 



# Output Noise Spectral Density (ADJ) versus Frequency f ( $C_{\rm Q}$ = 22 $\mu{\rm F}$ , $I_{\rm Q}$ = 50 mA)



Output Noise Spectral Density (3.3V) versus Frequency  $f(C_Q = 22 \mu F, I_Q = 50 \text{ mA})$ 





### Transient Response $C_{\rm BYP}$ = 0 nF (TLS205B0EJV33) Transient Response $C_{\rm BYP}$ = 10 nF (TLS205B0EJV33)



**Application Information** 

### 6 Application Information

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.



Figure 5 Typical Application Circuit TLS205B0 (fixed voltage version)



Figure 6 Typical Application Circuit TLS205B0 (adjustable version)

Note: This is a very simplified example of an application circuit. The function must be verified in the real application. 1) 2)

<sup>1)</sup> Please note that in case a non-negligible inductance at the input pin I is present, e.g. due to long cables, traces, parasitics, etc, a bigger input capacitor  $C_1$  may be required to filter its influence. As a rule of thumb if the I pin is more than six inches away from the main input filter capacitor an input capacitor value of  $C_1$  = 10  $\mu$ F is recommended.

<sup>2)</sup> For specific needs a small optional resistor may be placed in series to very low ESR output capacitors  $C_{\rm Q}$  for enhanced noise performance (for details please see "Bypass Capacitance and Low Noise Performance" on Page 25).



#### **Application Information**

The TLS205B0 is a 500 mA low dropout regulator with very low quiescent current and Enable-functionality. The device is capable of supplying 500 mA at a dropout voltage of 320 mV. Output voltage noise numbers down to 24  $\mu V_{\rm RMS}$  can be achieved over a 10 Hz to 100 kHz bandwidth with the addition of a 10 nF reference bypass capacitor. The usage of a reference bypass capacitor will additionally improve transient response of the regulator, lowering the settling time for transient load conditions. The device has a low operating quiescent current of typical 30  $\mu$ A that drops to less than 1  $\mu$ A in shutdown (EN-pin pulled to low level). The device also incorporates several protection features which makes it ideal for battery-powered systems. It is protected against both reverse input and reverse output voltages.

#### 6.1 Adjustable Operation

The adjustable version of the TLS205B0 has an output voltage range of 1.22 V to 20 V -  $V_{\rm DR}$ . The output voltage is set by the ratio of two external resistors, as it can be seen in **Figure 6**. The device controls the output to maintain the ADJ pin at 1.22 V referenced to ground. The current in R1 is then equal 1.22 V / R1 and the current in R2 equals the current in R1 plus the ADJ pin bias current. The ADJ pin bias current, which is ~60 nA @ 25 °C, flows through R2 into the ADJ pin. The value of R1 should be not greater than 250 k $\Omega$  in order to minimize errors in the output voltage caused by the ADJ pin bias current. Note that when the device is shutdown (i.e. low level applied to EN pin) the output is turned off and consequently the divider current will be zero. For details of the ADJ Pin Bias current see also the corresponding typical performance graph "Adjust Pin Bias Current versus Junction Temperature T<sub>J</sub>" on Page 20.

#### 6.2 Kelvin Sense Connection

For the fixed voltage version of the TLS205B0 the SENSE pin is the input to the error amplifier. An optimum regulation will be obtained at the point where the SENSE pin is connected to the output pin Q of the regulator. In critical applications however small voltage drops may be caused by the resistance  $R_p$  of the PC-traces and thus may lower the resulting voltage at the load. This effect may be eliminated by connecting the SENSE pin to the output as close as possible at the load (see **Figure 7**). Please note that the voltage drop across the external PC trace will add up to the dropout voltage of the regulator.



Figure 7 Kelvin Sense Connection

#### 6.3 Bypass Capacitance and Low Noise Performance

The TLS205B0 regulator may be used in combination with a bypass capacitor connecting the output pin Q to the BYP pin in order to minimize output voltage noise <sup>1)</sup>. This capacitor will bypass the reference of the regulator, providing a low frequency noise pole. The noise pole provided by such a bypass capacitor will lower the output

<sup>1)</sup> a good quality low leakage capacitor is recommended.