# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# TMC429 DATASHEET

Intelligent Triple Stepper Motor Controller with Serial Peripheral Interfaces and Step/Direction Full Compatible Successor of the TMC428

+

+



+

+

### **FEATURES AND BENEFITS**

#### Controls up to three stepper motors

3.3 V or 5 V operation with CMOS / TTL compatible IOs

Serial 4-wire interface for µC with easy-to-use protocol

Interface for SPI™ motor drivers with data rates up to 1 Mbit/s

Step/Direction interface

Clock frequency: up to 32 MHz (can use CPU clock)

Internal position counters 24 bit wide

Microstep frequency up to 1 MHz

Read-out option for all motion parameters

**Programmable 6 bit microstep table**, up to 64 entries for a quarter sine wave period

Ramp generators for autonomous positioning / speed control On-the-fly change of target motion parameters

Power boost automatic acceleration dependent current control

Low power operation: 1.25 mA at 4 MHz (typ.)

**Compact Size:** ultra small 16 pin SSOP package, small 24 pin SOP package, and 32 pin QFN 5x5 mm package

Directly controls TMC23x, TMC24x, TMC26x, and TMC389

### BLOCK DIAGRAM

| <br>                         |
|------------------------------|
| APPLICATIONS                 |
| CCTV, Security               |
| Antenna Positioning          |
| Heliostat Controller         |
| Battery powered applications |
| Office Automation            |
| ATM, Cash recycler, POS      |
| Lab Automation               |
| Liquid Handling              |
| Medical                      |
| Printer and Scanner          |
| Pumps and Valves             |

### DESCRIPTION

The TMC429 is a miniaturized stepper motor controller with an industry leading feature set. It controls up to three motors via SPI or Step/Direction interface. The SPI interface provides a programmable 6 bit microstep table (64 µsteps / fullstep) for best step accuracy with 2-phase stepper motors. Based on target positions and velocities - which can be altered on the fly - it performs all real time critical tasks autonomously. The TMC429 offers high level control functions for robust and reliable operation. Two separate 4 wire peripheral interfaces allow serial for communication with the microcontroller and with up to three daisy chained stepper motor drivers.

Together with a microcontroller the TMC429 forms a complete motion control system. High integration and small form factor allow for miniaturized designs for cost-effective and highly competitive solutions.







### **APPLICATION EXAMPLES: RELIABLE CONTROL FOR UP TO 3 MOTORS**

The TMC429 scores with its autonomous handling of all real time critical tasks. By offloading the motion-control function to the TMC429, up to three motors can be operated reliably with very little demand for service from the microcontroller. Software only needs to send target positions, and the TMC429 generates precisely timed step pulses by hardware for up to three stepper motor driver chips. Parameters for each motor can be changed on the fly while software retains full control using an SPI bus. This way, high precision and reliable operation is achieved while costs are kept down.



Development platform with TMC262



Layout for Evaluation of TMC429 with TMC262, TMC261, and TMC260

#### STEPROCKER<sup>™</sup>

The TMCM-1110 stepRocker is a single axis motor controller and driver board for 2-phase bipolar stepper motors. It features the TRINAMIC controller/driver chain consisting of TMC429 and TMC262. The Module is intended to be a fully functional development platform with 6A MOSFETs. Because of the TMC429s ability to control up to three motors the stepRocker can be extended to a full 3-axes system.

#### TMC429+TMC26x-EVAL

This evaluation board is a development platform for applications based on the TMC429 in combination with TMC260, TMC261, and TMC262. Common supply voltages are +12V DC / +24V DC / +48V DC (TMC261 only). The board features an embedded microcontroller with USB and RS232 interfaces. The control software provides a user-friendly GUI for setting control parameters and visualizing the dynamic responses of the motors.

Motor movements can be controlled via the step and direction interface using inputs from an external source or signals generated by the microcontroller acting as a step generator.

| Order code         | Description                                                                     | Size                        |
|--------------------|---------------------------------------------------------------------------------|-----------------------------|
| TMC429-LI          | 3-axis controller QFN32-package (5x5mm2), full functionality                    | 5 x 5 mm²                   |
| TMC429-PI24        | 3-axis controller SOP24-package (TMC428 replacement possible)                   | 15.5 x 10.5 mm <sup>2</sup> |
| TMC429-I           | 3-axis controller SSOP16-package (SPI only, for TMC428 replacement)             | 6 x 5 mm <sup>2</sup>       |
| TMC429+26x-EVAL    | Evaluation board for S/D chipset (TMC429with TMC260, TMC261, TMC262 and TMC424) | 16 x 10 cm <sup>2</sup>     |
| TMC429+TMC24x-EVAL | Evaluation board for SPI chipset (TMC429, TMC246, and TMC249)                   | 13.5 x 8,2 cm <sup>2</sup>  |

### Order Codes

### TABLE OF CONTENTS

| 1      | PRI                             | NCIPLES OF OPERATION                                                                                                                                                               | 4                         |
|--------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
|        | 1.1<br>1.2<br>1.3<br>1.4<br>1.5 | KEY CONCEPTS<br>CONTROL INTERFACES<br>SOFTWARE VISIBILITY<br>STEP FREQUENCIES<br>MOVING THE MOTOR                                                                                  | 4<br>5<br>6<br>7          |
| 2<br>N | GEN<br>OTATIO                   | ERAL DEFINITIONS, UNITS, AND<br>DNS                                                                                                                                                | 9                         |
|        | 2.1<br>2.2<br>2.3<br>2.4        | NOTATIONS<br>SIGNAL POLARITIES<br>UNITS OF MOTION PARAMETERS<br>REPRESENTATION OF SIGNED VALUES BY TWO'S<br>COMPLEMENT                                                             | 9<br>9<br>9<br>5<br>9     |
| 3      | PAC                             | KAGE VARIANTS                                                                                                                                                                      | 10                        |
| 4      | PIN                             | ASSIGNMENTS                                                                                                                                                                        | 10                        |
|        | 4.1<br>4.2                      | Package Outlines<br>Signal Descriptions                                                                                                                                            | 11<br>12                  |
| 5      | SAM                             | IPLE CIRCUITS                                                                                                                                                                      | 13                        |
|        | 5.1<br>5.2<br>5.3               | APPLICATION EXAMPLE: TMC429 IN QFN32<br>PACKAGE<br>APPLICATION EXAMPLE: TMC429 IN SSOP16<br>PACKAGE<br>APPLICATION EXAMPLE: TMC429 WITH DRIVER<br>WITHOUT SERIAL DATA OUTPUT (SDO) | 13<br>14<br>RS<br>14      |
| 6      | CON                             | ITROL INTERFACE                                                                                                                                                                    | 15                        |
|        | 6.1<br>6.2                      | Bus Signals<br>Serial Peripheral Interface for µC                                                                                                                                  | 15<br>15                  |
| 7      | ADD                             | RESS SPACE PARTITIONS                                                                                                                                                              | 20                        |
|        | 7.1<br>7.2<br>7.3               | Read and Write<br>Register Set<br>Register Mapping                                                                                                                                 | 20<br>20<br>21            |
| 8      | REG                             | ISTER DESCRIPTION                                                                                                                                                                  | 22                        |
|        | 8.1<br>8.2                      | Axis Parameter Registers<br>Global Parameter Registers                                                                                                                             | 22<br>39                  |
| 9      | REFI                            | ERENCE SWITCH INPUTS                                                                                                                                                               | 49                        |
|        | 9.1<br>9.2<br>9.3<br>9.4        | REFERENCE SWITCH CONFIGURATION, <i>MOT1R</i> ,<br>AND <i>REFMUX</i><br>TRIPLE SWITCH CONFIGURATION<br>HOMING PROCEDURE<br>SIMULTANEOUS START OF UP TO THREE STEPPE<br>MOTORS       | 49<br>51<br>52<br>R<br>52 |

| 10                   | STE                  | P/DIR DRIVERS                                                                                                  | 53                         |
|----------------------|----------------------|----------------------------------------------------------------------------------------------------------------|----------------------------|
| 10                   | .1                   | Timing                                                                                                         | 53                         |
| 11                   | SPI                  | MODE DRIVER INTERFACE                                                                                          | 54                         |
| 11<br>11<br>11       | .1<br>.2<br>.3       | Bus Signals<br>Timing<br>RAM Address Partitioning and Data<br>Organization                                     | 54<br>54<br>55             |
| 11                   | .4                   | STEPPER DRIVER SPI DATAGRAM CONFIGURATI                                                                        | ON                         |
| 11                   | .5                   | INITIALIZATION OF MICROSTEP LOOK-UP TABLE                                                                      | 62                         |
| 12                   | RUN                  | INING A MOTOR                                                                                                  | 67                         |
| 12<br>12             | .1<br>.2             | GETTING STARTED<br>RUNNING A MOTOR WITH START-STOP-SPEED I<br>RAMP_MODE                                        | 67<br>N<br>67              |
| 13                   | ON-                  | CHIP VOLTAGE REGULATOR                                                                                         | 68                         |
| 14                   | POV                  | VER-ON RESET                                                                                                   | 69                         |
| 15                   | ABS                  | OLUTE MAXIMUM RATINGS                                                                                          | 70                         |
| 16                   | ELEC                 | TRICAL CHARACTERISTICS                                                                                         | 70                         |
| 16<br>16<br>16       | .1<br>.2<br>.3       | Power Dissipation<br>DC Characteristics<br>Timing Characteristics                                              | 70<br>71<br>72             |
| 18                   | PAC                  | KAGE MACHANICAL DATA                                                                                           | 73                         |
| 18<br>18<br>18       | .1<br>.2<br>.4       | TMC429-LI / QFN32<br>TMC429-PI24 / SOP24<br>TMC429-I / SSOP16                                                  | 73<br>74<br>75             |
| 19                   | MAR                  | RKING                                                                                                          | 76                         |
| 20<br>AND            | COM<br>TM            | IPATIBILITY INFORMATION: TMC429<br>C428                                                                        | 77                         |
| 20<br>20<br>20<br>20 | .1<br>.2<br>.3<br>.4 | SIGNAL DESCRIPTIONS: TMC428 vs. TMC429<br>TMC428 SDO_C OUTPUT<br>UNUSED ADDRESSES<br>GENERAL TIMING PARAMETERS | 77<br>78<br>78<br>78<br>79 |
| 21                   | DIS                  | CLAIMER                                                                                                        | 80                         |
| 22                   | ESD                  | SENSITIVE DEVICE                                                                                               | 80                         |
| 23                   | TAB                  | LE OF FIGURES                                                                                                  | 81                         |
| 24                   | REV                  | ISION HISTORY                                                                                                  | 82                         |
| 25                   | REFI                 | ERENCES                                                                                                        | 83                         |





\* Not available with all IC packages. Please refer to the package outlines.

#### Figure 1.1 TMC429 functional block diagram

The TMC429 is a miniaturized high performance stepper motor controller with an outstanding costperformance ratio. It is designed for high volume automotive as well as for demanding industrial motion control applications. Once initialized the TMC429 controls up to three 2-phase stepper motors simultaneously. A programmable sequencer for 2-phase motors is integrated. The TMC429 motion controller is equipped with an SPI<sup>™</sup> host interface with easy-to-use protocol and two driver interfaces (SPI and STEP/DIR) for addressing various stepper motor driver types.

### **1.1** Key Concepts

The TMC429 realizes real time critical tasks autonomously and guarantees for a robust and reliable drive. These following features contribute toward greater precision, greater efficiency, higher reliability, and smoother motion in many stepper motor applications.

Initialization Adapt the TMC429 to the driver type and configuration and send initial configuration data to SPI drivers. Configure microstep resolution and waveform for SPI drivers. Interfacing The TMC429 offers application specific interfacing via Step/Dir or SPI. Positioning The TMC429 operates the motors based on user specified target positions and velocities. Modify all motion target parameters on-the-fly during motion. Programming Every parameter can be changed at any time. The uniform access to any TMC429 register simplifies application programming. A read-back option for all internal registers is available. Based on internal position counters the TMC429 performs up to  $\pm 2^{23}$  (micro)steps Microstepping completely independent from the microcontroller. Microstep resolutions are individually programmable for each stepper motor. The range goes from full stepping (1 microstep = 1 full step) and half stepping (2 microstep)microsteps per full step) up to 6 bit micro stepping (64 microsteps per full step) for precise positioning and noiseless stepper motor rotation. With STEP/DIR drivers any microstep resolution is possible as supported by the driver. The internal microstep table can be adapted to specific motor characteristics to further reduce torque ripple, if desired.

### **1.2** Control Interfaces

### **1.2.1** Serial µC Interface

From the software point of view, the TMC429 provides a set of registers, accessed by a microcontroller via a serial interface in a uniform way. Each datagram contains address bits, a readwrite selection bit, and data bits to access the registers and the on-chip memory. Each time the microcontroller sends a datagram to the TMC429 it simultaneously receives a datagram from the TMC429. This simplifies the communication with the TMC429 and makes programming easy. Most microcontrollers have an SPI hardware interface, which directly connects to the serial four wire microcontroller interface of the TMC429. For microcontrollers without SPI hardware software doing the serial communication is sufficient and can easily be implemented.

### **1.2.2** Step/Dir Driver Interface

The TMC429-LI controls the motor position by sending pulses on the STEP signal while indicating the direction on the DIR signal. A programmable step pulse length and step frequencies up to 1MHz allow operation at high speed and high microstep resolution. The driver chip converts these signals into the coil currents which control the position of the motor. The TMC429-LI perfectly fits to the TMC26x smart power Step/Dir driver family.



Figure 1.2 Application example using Step/Dir driver interface

### **1.2.3** Serial Driver Interface

The TMC429 automatically generates the required data-stream for SPI drivers and provides user configurable microstep waves and motor ramps for up to three motors. The serial interface to the motor drivers is flexibly configurable for different types (from different vendors) with up to 64 bit length for the SPI daisy chain. The TMC429-I perfectly fits to the TMC24x driver family.



Figure 1.3 Application example using SPI driver interface

### 1.3 Software Visibility

From the software point of view the TMC429 provides a set of registers and on-chip RAM (see Figure 1.1), accessed via the serial  $\mu$ C interface in a uniform way. The serial interface uses a simple protocol with fixed datagram length for the read- and write-access. These registers are used for initializing the chip as required by the hardware configuration. Afterwards the motor can be moved by writing target positions or velocity and acceleration values.

### **1.4** Step Frequencies

The desired motor velocity is an important design parameter of an application. Therefore it is important to understand the limiting factors.

### **1.4.1** Step Frequencies using the Step/Dir driver interface

The step pulses can directly be fed to a Step/Dir driver. The maximum full step rate ( $fsf_{max}$ ) depends on the microstep resolution of the external driver chip.

The TMC429 microstep rate ( $\mu$ sf) is up to 1/32 of the clock frequency:

$$\mu s f_{max} = \frac{f_{CLK}}{32}$$

**EXAMPLE FOR FULL STEP FREQUENCY CALCULATION** 

f<sub>CLK</sub> = 16 MHz µsf<sub>max</sub> = 500 kHz µstep resolution of external driver: 16

$$fsf_{max} = \frac{500 \ kHz}{16} = 31.25 \ kHz$$

With a standard motor with 1.8° per full step this results in up to 31.25kHz/200= 156 rotations per second, which is far above realistic motor velocities for this kind of motor and thus imposes no real limit on the application.

A 16 microsteps resolution can be extrapolated to 256 microsteps within the driver when using the TMC26x driver family.

### 1.4.2 Step frequencies using the SPI driver interface

The microstep unit with included sequencer processes step pulses from the pulse generator, which represent microsteps, half steps, or full steps (depending on the selected step resolution). The serial driver interface sends datagrams to the stepper motor driver chain whenever a step pulse comes.

The theoretical microstep frequency is identical to Step/Dir mode, but the achievable step frequency may be limited by the SPI data rate. Maximum SPI frequency (bit rate) is clock frequency divided by 16 (when CLK2DIV=7). An overhead of 1.5 bits is required per datagram. The maximum microstep transmission frequency depends on the total length of the datagrams sent to the SPI stepper motor driver chain.

### $\label{eq:example for SPI data rate calculation} \\$

At a clock frequency of 16 MHz, with a daisy chain of three SPI stepper motor drivers of 12 bit datagram length each (e.g. TMC246), the theoretical maximum SPI transmission frequency ( $fSPI_{max}$ ) is:

$$fSPI_{max} = \frac{16 MHz}{\frac{16}{3 \times 12 + 1.5}}$$

This is approximately 27 kHz. It is the theoretical upper limit for the fullstep frequency. In an application, the maximum desired fullstep frequency should be a factor 4 to 8 lower in order to avoid a beat between the step frequency and the SPI transmission rate.

The microstep rate may be higher than the SPI transmission frequency, even if the stepper motor driver does not note all microsteps due to the SPI data rate limit. At high step rates (respectively pulse rates) the differences between microstepping and full step excitation vanish.

### **1.5 Moving the Motor**

Moving the motor is simple:

- To move a motor to a *new target position*, write the target position into the associated register by sending a datagram to the TMC429.
- To move a motor with a *new target velocity*, write the velocity into the register assigned to the stepper motor.

### **1.5.1** Motion Controller Functionality

The ramp generator monitors the motion parameters stored in its registers and calculates velocity profiles. Based on the actual ramp generator velocity a pulse generator supplies step pulses to the motor driver.

### **1.5.2** Modes of Motion – Individually Programmable for Each Axis

- *ramp\_mode* For positioning applications the *ramp\_mode* is most suitable. The user sets the position and the TMC429 calculates a trapezoidal velocity profile and drives autonomously to the target position. During motion, the position may be altered arbitrarily.
- velocity\_mode For constant velocity applications the velocity\_mode is most suitable. In velocity\_mode, a target velocity is set by the user and the TMC429 takes into account user defined limits of velocity and acceleration.
- hold\_mode In hold\_mode, the user sets target velocities, but the TMC429 ignores any limits of velocity and acceleration, to realize arbitrary velocity profiles, controlled completely by the user.
- soft\_mode The soft\_mode is similar to the ramp\_mode, but the decrease of the velocity during deceleration is done with a soft, exponentially shaped velocity profile.

### **1.5.3** Interrupts

The TMC429 has capabilities to generate interrupts. Interrupts are based on ramp generator conditions which can be set using an interrupt mask. The interrupt controller (which continuously monitors reference switches and ramp generator conditions) generates an interrupt if required.

### SPECIAL HANDLING: TMC429-I / 16-PIN PACKAGE

- On 16-pin package the SDO\_C signal becomes a low active interrupt signal called nINT\_SDO\_C while nSCS\_C is high. Set SDO\_INT=1 to access the non-multiplexed interrupt signal output nINT\_SDO\_C for the other packages.
- If the microcontroller disables the interrupt during access to the TMC429 and enables the interrupt otherwise, the multiplexed interrupt output of the TMC429 behaves like a dedicated interrupt output.
- For polling, the TMC429 sends the status of the interrupt signal to the microcontroller with each datagram.

### 1.5.4 Reference Switch Handling

The TMC429 has a left and a right reference switch input for each motor. Note, that these inputs are not available with all packages.

### SPECIAL HANDLING: TMC429-I / 16-PIN PACKAGE

Because of its 16-pin package the TMC429-I has only three reference switch inputs: REF1, REF2, and REF3. Therefore the TMC429-I provides two different modes for reference switch handling:

- In the *Default Reference Switch Mode* the three reference switch inputs are defined as left side reference switches, one for each stepper motor.
- The Second Reference Switch Mode defines the first reference input REF1 as left reference switch input of motor one, the second reference input REF2 as left reference switch input of motor two, and the 3rd reference input REF3 as right reference switch input of motor one. In the second reference switch mode there is no reference switch input available for stepper motor three.
- With an external multiplexer 74HC157 any stepper motor may have a left and a right reference switch.

### **1.5.5** Integrated Programmable µstep Sequencer

The serial SPI interface to the stepper motor driver chain has to be configured by an initialization sequence which writes the configuration into the on-chip RAM. Once configured the serial driver interface works autonomously. The internal multiple port RAM controller of the TMC429 takes care of access scheduling. So, the user may read and write registers and on-chip RAM at any time. The registers hold global configuration parameters and motion parameters. The on-chip RAM stores the configuration of the serial driver interface and the microstep table.

The sequencer internally generates a number of control signals available for transmission to SPI driver ICs. These sequencer output signals are selected as configured by the internal stepper motor driver datagram configuration table.

During power-on reset, the TMC429 initializes a default configuration within the on-chip RAM for an SPI driver chain for TMC23x and TMC24x stepper motor drivers.

### **1.5.6** Access to Status and Error Bits

### Step/Dir

The microcontroller directly controls and monitors the stepper drivers. It also needs to take care for advanced current control, e.g. power down in stand still.

### SPI

Many serial stepper motor drivers provide status bits (driver active, inactive...) and error bits (short to ground, wire open...), which are sent back from the stepper motor driver chain to the motion controller. To have access to error bits and datagrams with a total length up to 48 bits the TMC429 buffers the information by means of two 24 bit wide registers. The microcontroller has direct access to these registers.

Although, the TMC429 provides datagrams with up to 64 bits to the driver chain, only the last 48 bits sent back from the driver chain are buffered for read out by the microcontroller. Buffering of up to 48 bits is sufficient for a chain of three stepper motor drivers. For a chain of three TMC23x / TMC24x stepper motor driver chips all status bits are accessible.

# **2** General Definitions, Units, and Notations

### 2.1 Notations

- Decimal numbers are used as usual without additional identification.
- Binary numbers are identified by a prefixed % character.
- Hexadecimal numbers are identified by a prefixed \$ character.

### EXAMPLE

Decimal: 42 Binary: %101010 Hexadecimal: \$2A

#### TMC429 DATAGRAMS ARE WRITTEN AS 32 BIT NUMBERS, E.G.:

\$1234ABCD = %0001 0010 0011 0100 1010 1011 1100 1101

#### TWO TO THE POWER OF N

In addition to the basic arithmetic operators (+, -, \*, I) the operator two to the power of n is required at different sections of this data sheet. For better readability instead of 2<sup>n</sup> the notation 2<sup>n</sup> is used.

### 2.2 Signal Polarities

External and internal signals are high active per default, but the polarity of some signals is programmable to be inverted. A pre-fixed lower case n indicates low active signals (e.g.  $nSCS_C$ ,  $nSCS_S$ ). See chapter 8.2, too.

### 2.3 Units of Motion Parameters

The motion parameters *position*, *velocity*, and *acceleration* are given as integer values within TMC429 specific units. With a given stepper motor resolution one can calculate physical units for angle, angular velocity, angular acceleration. (See chapter 8.1.13)

### 2.4 Representation of Signed Values by Two's Complement

Motion parameters which have to cover negative and positive motion direction are processed as signed numbers represented by two's complement as usual. Limit motion parameters are represented as unsigned binary numbers.

### SIGNED MOTION PARAMETERS ARE:

V\_TARGET I V\_ACTUAL I A\_ACTUAL I A\_THRESHOLD

### **UNSIGNED MOTION PARAMETERS ARE:**

V\_MIN | V\_MAX | A\_MAX

### POSITIONS

X\_TARGET I X\_ACTUAL can be treated as signed or unsigned, as desired.

# 3 Package Variants

The TMC429 is available in three different package variants, qualified for the industrial temperature range. An additional variant is available for the automotive temperature range. All package variants are RoHS compilant.

| Order code  | Package | Characteristics                                            | JEDEC Drawing     |
|-------------|---------|------------------------------------------------------------|-------------------|
| TMC429-LI   | QFN32   | 5x5mm, 32 pins, plastic package, industrial (-40 +85°C)    |                   |
| TMC429-PI24 | SOP24   | 300 mils, 24 pins, plastic package, industrial (-40 +85°C) | MS-013 (300 mils) |
| TMC429-I    | SSOP16  | 150 mils, 16 pins, plastic package, industrial (-40 +85°C) | MO-137 (150 mils) |

# 4 Pin Assignments

The three package variants of the TMC429 offer different signal sets for various applications:

| Туре        | Package | Compatibility              | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|---------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TMC429-LI   | QFN32   |                            | <ul> <li>Full functionality including SPI and Step/Dir driver<br/>interfaces for up to three stepper motor driver chips</li> <li>Fits best to TMC26x and TMC389.</li> </ul>                                                                                                                                                                                                                                             |
| TMC429-PI24 | SOP24   | TMC428-PI24<br>replacement | <ul> <li>SPI interface for up to three stepper driver chips</li> <li>STEP/DIR interface for up to three stepper driver chips</li> <li>The right reference switch for motor 3 is not available.</li> </ul>                                                                                                                                                                                                               |
| TMC429-I    | SSOP16  | TMC428-I<br>replacement    | <ul> <li>SPI interface for up to three stepper motor driver chips (complements the TMC24x).</li> <li>Step/Dir interface for up to two motors.</li> <li>The additional reference right side switch inputs REF1R, REF2R, and REF3R are not available.</li> <li>An additional multiplexer 74hc157 might be necessary. The multiplexing control signal is only available in SPI stepper motor driver chain mode.</li> </ul> |

Some third party SPI stepper motor drivers have no serial data output and therefore cannot simply be arranged in a daisy chain to drive more than one motor. The package variants SOP24 and QFN32 have two additional driver selection outputs nSCS2 and nSCS3 for stepper motor drivers without serial data output.

All inputs are Schmitt-Trigger. Unused inputs (REF1, REF2, REF3, and SDI\_S) need to be connected to ground. Unused reference switch inputs have to be connected to ground, too. A pull-down resistor is necessary at the SDI\_S input of the TMC429 for those serial peripheral interface stepper motor drivers that set their serial data output to high impedance Z while inactive.

STEP function outputs are S1, S2, and S3. Corresponding DIR outputs are D1, D2, and D3. The multiplexed output nINT\_SDO\_C of TMC429-LI and TMC429-PI24 can be configured in a de-multiplexed mode. An additional output named POSCMP is available for triggering when moving over a programmable position.

Attention

- After power on-reset, the TMC429 starts in TMC428 mode. That is, because the TMC429 is a 100% compatible successor of the TMC428 motion controller. Additional outputs of the TMC429 including specific functions have to be activated by dedicated TMC429 configuration registers.
- Preferably, long wires to the reference switch inputs (REF1, REF2, and REF3) should be avoided. For long wires, a low pass filter for spike suppression should be provided (refer the TMC429 evaluation board schematic as example).

### 4.1 Package Outlines



Figure 4.1 TMC429 pin out

## 4.2 Signal Descriptions

| Pin        | SSOP16 | SOP24       | QFN32             | In/Out   | Description                                            |  |  |  |  |  |  |  |  |  |
|------------|--------|-------------|-------------------|----------|--------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Reset      | -      | -           | -                 | -        | Internal power-on reset.                               |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | No external reset input pin is available.              |  |  |  |  |  |  |  |  |  |
| CLK        | 5      | 7           | 5                 | I        | Clock input                                            |  |  |  |  |  |  |  |  |  |
| nSCS_C     | 6      | 9           | 7                 | I        | Low active SPI chip select input driven from $\mu$ C   |  |  |  |  |  |  |  |  |  |
| SCK_C      | 7      | 10          | 8                 | I        | Serial data clock input driven from µC                 |  |  |  |  |  |  |  |  |  |
| SDI_C      | 8      | 11          | 10                | I        | Serial data input driven from µC                       |  |  |  |  |  |  |  |  |  |
| nINT_SDO_C | 9      | 14          | 14                | 0        | Serial data output to µC input /                       |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | Multiplexed nINTERRUPT output if communication with    |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | $\mu$ C is idle (resp. nSCS_C = 1)                     |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | SDU_C will never be high impedance; the IML429 is      |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | equipped with an additional pin named SDO2_C that      |  |  |  |  |  |  |  |  |  |
| nere e es  | 12     | 17          | 10                | 0        | SPT chip select signal to stopper motor, driving chain |  |  |  |  |  |  |  |  |  |
| 113C3_3_32 | 16     | 11          | 10                | 0        | Sten output S2 (for motor 2) in Sten/Dir mode          |  |  |  |  |  |  |  |  |  |
| nS(S2 S3   | -      | 18          | 19                | 0        | SPI chin select signal (SOP24 only) /                  |  |  |  |  |  |  |  |  |  |
| 115656_55  |        | 10          | 17                | Ū        | Step output S3 (for motor 3) in Step/Dir mode          |  |  |  |  |  |  |  |  |  |
| nSCS3 D3   | -      | 19          | 20                | 0        | SPI chin select signal (SOP24 only) /                  |  |  |  |  |  |  |  |  |  |
|            |        | - /         | 20                | Ũ        | DIR output D3 (for motor 3) in Step/Dir mode           |  |  |  |  |  |  |  |  |  |
| SCK S D1   | 11     | 16          | 17                | 0        | Serial data clock output to SPI stepper motor driver   |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | chain /                                                |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | DIR output D1 (for motor 1) in Step/Dir mode           |  |  |  |  |  |  |  |  |  |
| SDO_S_S1   | 10     | 15          | 15                | 0        | Serial data output to SPI stepper motor driver chain / |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | STEP output S1 (for motor 1) in Step/Dir mode          |  |  |  |  |  |  |  |  |  |
| SDI_S_D2   | 16     | 23          | 27                | Ι        | Serial data input from SPI stepper motor driver chain  |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | (pull-up/-down resistor at SDI_S avoids high           |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | impedance; SDI_S input is the power-on default) /      |  |  |  |  |  |  |  |  |  |
|            |        |             |                   | 0        | DIR output D2 (for motor 2) in Step/Dir mode           |  |  |  |  |  |  |  |  |  |
| REF1       | 1      | 2           | 31                | I        | Reference switch input 1                               |  |  |  |  |  |  |  |  |  |
|            | -      | -           |                   |          | (no internal pull-up resistor)                         |  |  |  |  |  |  |  |  |  |
| REF2       | 2      | 3           | 1                 | I        | Reference switch input 2                               |  |  |  |  |  |  |  |  |  |
| DEED       | 2      |             | -                 | т        | (no internal pull-up resistor)                         |  |  |  |  |  |  |  |  |  |
| REF3       | 3      | 4           | 2                 | 1        | Reference switch input 3                               |  |  |  |  |  |  |  |  |  |
| VE         | 10     | E 20        | 2 21              |          | (no internal pull-up resistor)                         |  |  |  |  |  |  |  |  |  |
| V22        | 1/     | 5, 20<br>21 | 22<br>2, 21       |          | +5V supply / +5.5V supply                              |  |  |  |  |  |  |  |  |  |
|            | 14     | 8 22        | 6 23 25           |          | Ground                                                 |  |  |  |  |  |  |  |  |  |
| TEST       | 4      | 6           | <u>о, с</u> у, су | Т        | Must be connected to GND as close as possible to the   |  |  |  |  |  |  |  |  |  |
| 1251       | -      | Ŭ           | -                 | 1        | chin No user function                                  |  |  |  |  |  |  |  |  |  |
| nc         | -      | -           | 9 11              | -        | Not connected pins                                     |  |  |  |  |  |  |  |  |  |
|            |        |             | 16. 24.           |          |                                                        |  |  |  |  |  |  |  |  |  |
|            |        |             | 26, 32            |          |                                                        |  |  |  |  |  |  |  |  |  |
| POSCMP     | -      | 1           | 30                | n.c. / 0 | Position compare output for SOP24 and QFN32 /          |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | Output for pos comp function                           |  |  |  |  |  |  |  |  |  |
| SD07 C     | -      | 12          | 12                | 0/7      | SD07 ( becomes high impedance (7) when $nSCS$ (=1 /    |  |  |  |  |  |  |  |  |  |
| 5502_0     |        |             |                   | 072      | The nINT signal is not mapped to SD07 ( nin /          |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | The pin nINT SDO C can be configured with TMC429       |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | reaister to aive the nINT sianal directly without      |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | multiplexing                                           |  |  |  |  |  |  |  |  |  |
| REFR1      | -      | 24          | 28                | Ι        | Reference switch right 1 input                         |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | Only available for TMC429 in SOP24 package and         |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | QFN32 package (with internal pull-up resistor)         |  |  |  |  |  |  |  |  |  |
| REFR2      | -      | 13          | 13                | I        | Reference switch right 2 input                         |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | Only available for TMC429 in SOP24 package and         |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | QFN32 package (with internal pull-up resistor)         |  |  |  |  |  |  |  |  |  |
| REFR3      | -      | -           | 29                | I        | Reference switch right 3 input                         |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | Only available for TMC429 in QFN32 package             |  |  |  |  |  |  |  |  |  |
|            |        |             |                   |          | (with internal pull-up resistor)                       |  |  |  |  |  |  |  |  |  |

# 5 Sample Circuits

The sample circuits show the connection of the external components.

### 5.1 Application Example: TMC429 in QFN32 Package

All signals of the TMC429 are available with the QFN32 package. We recommend this package for applications using TRINAMICs TMC26x smart power driver family.



Figure 5.1 TMC429 within QFN32 package



Figure 5.2 TMC429 / TMC26x outline for configuration via SPI and STEP/DIR for motion

#### APPLICATION ENVIRONMENT OF TMC429 (QFN32 PACKAGE) AND 3 X TMC26X STEPPER MOTOR DRIVER:

- One SPI chip select signal CSN\_0 selects the TMC429 SPI microcontroller interface.
- Up to three SPI chip select signals (CSN\_3, CSN\_2, CSN1) select up to three TMC262 SPI for configuration.
- The TMC429 SDOZ\_C is high impedance when nSCS\_C is 1.

### 5.2 Application Example: TMC429 in SSOP16 Package

The low-prized TMC429-I is an optimum choice for SPI stepper motor drivers if the additional functions of the TMC429-LI are not required. We recommend this package for TRINAMICs TMC23x and TMC24x stepper driver family.



Figure 5.3 TMC429 application environment with TMC429 in SSOP16 package

# 5.3 Application Example: TMC429 with Drivers without Serial Data Output (SDO)

For driver chips without serial data output the TMC429-LI and the TMC429-PI24 with two additional chip select outputs are available. The TMC429 sends data to the driver chain on demand only, which minimizes the interface traffic and reduces the power consumption.



Figure 5.4 Usage of drivers without serial data output (SDO) with TMC429 in SOP24 or in QFN32 packages

# 6 Control Interface

The communication takes place via four wire serial interfaces and 32 bit datagrams of fixed length. Stepper motor drivers with parallel inputs can be used in connection with the TMC429 with some additional glue logic.

#### **RESPONSIBILITIES ARE DEFINED AS FOLLOWS:**

- The microcontroller is master of the TMC429.
- The TMC429 is master of the stepper motor driver daisy chain.

#### **AUTOMATIC POWER-ON RESET:**

- The TMC429 cannot be accessed before the power-on reset is completed and the clock is stable.
- All register bits are initialized with 0 during power-on-reset, except the SPI clock pre-divider clk2\_div that is initialized with 15 (see section 8.2.5.3).

### 6.1 Bus Signals

| Signal Description | TMC429 ⇔ Microcontroller |
|--------------------|--------------------------|
| Bus clock input    | SCK_C                    |
| Serial data input  | SDI_C                    |
| Serial data output | SDO_C                    |
| Chip select input  | nSCS_C                   |

### 6.2 Serial Peripheral Interface for µC

The serial microcontroller interface of the TMC429 acts as a 32 bit shift register.

### Communication between $\mu C$ and the TMC429

- 1. The serial  $\mu$ C interface shifts serial data into SDI\_C with each rising edge of the clock signal SCK\_C.
- 2. Then, it copies the content of the 32 bit shift register into a buffer register with the rising edge of the selection signal nSCS\_C.
- 3. The serial interface of the TMC429 immediately sends back data read from registers or read from internal RAM via the signal SDO\_C.
- 4. The signal SDO\_C can be sampled with the rising edge of SCK\_C. SDO\_C becomes valid at least four CLK clock cycles after SCK\_C becomes low as outlined in the timing diagram.

### 6.2.1 Timing

A complete serial datagram frame has a fixed length of 32 bit. Because of on-the-fly processing of the input data stream, the serial  $\mu$ C interface of the TMC429 requires the serial data clock signal SCK\_C to have a minimum low / high time of three clock cycles. The SPI signals from the  $\mu$ C interface may be asynchronous to the clock signal CLK of the TMC429.

If the microcontroller and the TMC429 work on different clock domains that run asynchronously by the timing of the SPI interface of the microcontroller should be made conservative in the way that the length of one SPI clock cycle equals 8 or more clock cycles of the TMC429 clock CLK.



#### Figure 6.1 Timing diagram of the serial $\mu C$ interface

#### **EXPLANATORY NOTES**

- While the data transmission from the microcontroller to the TMC429 is idle, the low active serial chip select input nSCS\_C and also the serial data clock signal SCK\_C are set to high.
- While the signal nSCS\_C is high, the TMC429 assigns the status of the internal low active interrupt signal nINT to the serial data output SDO\_C.
- The data signal SDI\_C driven by the microcontroller has to be valid at the rising edge of the serial data clock input SCK\_C. The maximum duration of the serial data clock period is unlimited.
- While the  $\mu$ C interface of the TMC429 is idle, the SDO\_C signal is the (active low) interrupt status nINT of the integrated interrupt controller of the TMC429. The timing of the multiplexed interrupt status signal nINT is characterized by the parameters t<sub>IS</sub> and t<sub>SI</sub> (see chapter 16.3).

The following SPI clock frequencies are recommended in order to avoid possible issues concerning the SPI frequency between microcontroller and TMC429:

- For fCLK = 16MHz an upper SPI clock frequency of 1MHz is recommended.
- For fCLK = 32MHz an upper SPI clock frequency of 2MHz is recommended.

#### PROCEDURE OF DATA TRANSMISSION

- 1. The signal nSCS\_C has to be high for at least three clock cycles before starting a datagram transmission. To initiate a transmission, the signal nSCS\_C has to be set to low.
- 2. Three clock cycles later the serial data clock may go low.
- 3. The most significant bit (MSB) of a 32 bit wide datagram comes first and the least significant bit (LSB) is transmitted as the last one.
- 4. A data transmission is finished by setting nSCS\_C high three or more CLK cycles after the last rising SCK\_C slope.
- 5. So, nSCS\_C and SCK\_C change in opposite order from low to high at the end of a data transmission as these signals change from high to low at the beginning.

#### Information for TMC429-I / 16-pin package

In contrast to most other SPI compatible devices, the serial data output SDO\_C of the TMC429-I is always driven. It will never be high impedance Z. If high impedance is required for the SDO\_C connected to the microcontroller, it can be realized using a single gate 74HCT1G125. An additional pin named SDOZ\_C is available for the TMC429 with an integrated high impedance driver.



# Figure 6.2 The TMC429 has a high impedance pin SDOZ\_C. The nINT\_SDO\_C can be configured as non multiplexed interrupt output nINT if required.

| TIMING CHARACTERISTICS OF THE SERIAL MICROCONTROLLER INTERFACE |                                                |               |     |      |             |  |  |  |  |  |  |  |  |
|----------------------------------------------------------------|------------------------------------------------|---------------|-----|------|-------------|--|--|--|--|--|--|--|--|
| Symbol                                                         | Parameter                                      | Тур           | Max | Unit |             |  |  |  |  |  |  |  |  |
| tSUCSC                                                         | Setup Clocks for nSCS_C                        | 3             |     | 8    | CLK periods |  |  |  |  |  |  |  |  |
| tHDCSC                                                         | Hold Clocks for nSCS_C                         | 3             |     | 8    | CLK periods |  |  |  |  |  |  |  |  |
| tSCKCL                                                         | Serial Clock Low                               | 3             |     | 8    | CLK periods |  |  |  |  |  |  |  |  |
| tSCKCH                                                         | Serial Clock High                              | 3             |     | 8    | CLK periods |  |  |  |  |  |  |  |  |
| tSD                                                            | SDO_C valid after SCK_C low                    | 2.5           |     | 3.5  | CLK periods |  |  |  |  |  |  |  |  |
| tIS                                                            | nINTERRUPT status valid after<br>nSCS_C low    | 2.5           |     |      | CLK periods |  |  |  |  |  |  |  |  |
| tSI                                                            | SDO_C valid after nSCS_C high                  |               |     | 4.5  | CLK periods |  |  |  |  |  |  |  |  |
| tDAMAGRAMuC                                                    | Datagram Length                                | 3+3+32*6= 198 |     | 8    | CLK periods |  |  |  |  |  |  |  |  |
| tDAMAGRAMuC                                                    | Datagram Length                                | 12.375        |     | 8    | μs          |  |  |  |  |  |  |  |  |
| fCLK                                                           | Clock Frequency                                | 0             |     | 32   | MHz         |  |  |  |  |  |  |  |  |
| tCLK                                                           | Clock Period tCLK = 1 / fCLK                   | 31.25         |     | 8    | ns          |  |  |  |  |  |  |  |  |
| tPD                                                            | CLK-rising-edge-to-Output<br>Propagation Delay |               | 5   |      | ns          |  |  |  |  |  |  |  |  |

### 6.2.2 Datagram Structure

The  $\mu$ C communicates with the TMC429 via the four wire serial interface. Each datagram sent to the TMC429 via the pin SDI\_C and each datagram received from the TMC429 via the pin SDO\_C is 32 bits long.

The first bit sent is the *most significant bit (MSB)* sdi\_c\_bit#31. The last bit sent is the *least significant bit (LSB)* sdi\_c\_bit#0 (see Figure 6.1). During the reception of a datagram, the TMC429 immediately sends back a datagram of the same length to the microcontroller. This return datagram consists of requested read data in the lower 24 datagram bits and status bits in the higher 8 datagram bits. A read request is distinguished from a write request by the read/not write datagram bit (RW).

### 6.2.2.1 Datagrams Sent to the TMC429

The datagrams sent to the TMC429 are assorted in four groups of bits:

- RRSThe register RAM select (RRS) bit selects either registers or the on-chip RAM.ADDRESSAddress bits address memory within the register set or within the RAM area.RWThe read / not write (RW) bit distinguishes between read access and write access:<br/>read: RW = 1 / write RW = 0.DATADATA
- DATA Data bits are only for write access. For read access these bits are not used (don't care) and should be set to 0.



#### Νοτε

- Different internal registers of the TMC429 have different lengths. For some registers only a subset of 24 data bits is used.
- Unused data bits should be set to 0.
- Some addresses select a couple of registers mapped together into the 24 data bit space.

### 6.2.2.2 Datagrams received by $\mu$ C from the TMC429

The datagrams received by the  $\mu C$  from the TMC429 contain two groups of bits:

STATUS BITS The status bits, sent back with each datagram, comprehend the most important internal status bits of the TMC429 and the settings of the reference switchesDATA BITS Data bits are only for write access.

The most significant bit *MSB* is received first; the least significant bit *LSB* is received last. The TMC429 only sends datagrams on demand.



#### **STATUS INFORMATION BITS**

| INT                                             | The status bit <i>INT</i> is the <i>internal high active interrupt controller status output signal</i> . Handling of interrupt conditions without using interrupt techniques is possible by polling this status bit.<br>The interrupt signal is also directly available at the SDO_C pin of the TMC429 (set SDO_INT=1 in if_configuration_429 register). The pin SDO_C may directly be connected to an interrupt input of the microcontroller.<br>Since the SDO_C / nINT output on TMC429-I (16-pin package) is multiplexed, the microcontroller has to disable its interrupt input while it sends a datagram to the TMC429. The SDO_C signal driven by the TMC429 alternates during datagram |
|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CDGW                                            | transmission.<br>The CDGW cover datagram waiting bit is a handshake signal for the microcontroller. It shows the state of a datagram covering mechanism that is necessary for direct configuration data transmission to the stepper motor driver chain, e.g. for configuring the drivers in the initialization phase.<br>The CDGW status bit also gives the status of the datagram_high_word and datagram_low_word.                                                                                                                                                                                                                                                                           |
| RS3, RS2, RS1                                   | The status bits RS3, RS2 and RS1 represent the state of the left reference switch inputs. They are also accessible in register %1111100 as l3, l2 and l1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| xEQt3, xEQt2, xEQt1                             | The three status bits xEQt3, xEQt2, and xEQt1 indicate individually for each stepper motor, if it has reached its target position.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| The status bits r1, r2<br>enable simple polling | , r3 and l1, l2, l3 and bits xEQt3, xEQt2, and xEQt1 can trigger an interrupt or techniques.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

18

### 6.2.3 Simple Datagram Examples

The % prefix – normally indicating binary representation in this data sheet – is omitted for the following datagram examples. Assuming, one would like to write (RW=0) to a register (RRS=0) at the address %001101 the following data word %0000 0000 0000 0001 0010 0011, one would have to send the following 32 bit datagram

#### 

To read (RW=1) back the register written before, one would have to send the 32 bit datagram

#### 

to the TMC429 and the TMC429 would reply with the datagram

#### <u>10010101</u>000000000000000100100011.

Write (RW=0) access to on-chip RAM (RRS=1) to an address %111111 occurs similar to register access, but with RRS=1. To write two 6 bit data words %100001 and %100011 to successive pair-wise RAM addresses %1111110 and %1111111 (%100001 to %1111110 and %100011 to %1111111) which are commonly addressed by one datagram, one would have to send the datagram

#### 1<u>111111</u>00000000000010001100100001.

# 7 Address Space Partitions

The functionality of the TMC429 is mapped to registers which are combined to groups and mapped to the address space:

- Each stepper motor has a set of registers individually assigned to it and arranged within a contiguous address space.
- A set of registers within the address space holds the global parameters which are common for all stepper motors. A single dedicated global parameter register is essential for the configuration of the serial four wire stepper motor driver interface.
- One half of the on-chip RAM address space holds the configuration parameters for the stepper motor driver chain (used for SPI mode, only).
- The other half of the on-chip RAM address space is provided to store a microstep table if required (*used for SPI mode, only*).
- The first seven datagram bits (*sdi\_c\_bit#31* and *sdi\_c\_bit#30* ... *sdi\_c\_bit#25*, respectively *RRS* and *ADDRESS*) address the whole address space of the TMC429.

| ADDRESS SPACE PARTITIONS |                                       |                    |                                                        |            |  |  |  |  |  |  |  |
|--------------------------|---------------------------------------|--------------------|--------------------------------------------------------|------------|--|--|--|--|--|--|--|
| Address ı                | Address ranges (incl. RRS) Assignment |                    |                                                        |            |  |  |  |  |  |  |  |
| % <mark>0</mark> 00 0000 |                                       | %000 1111          | 16 registers for stepper motor #1                      |            |  |  |  |  |  |  |  |
| %001 0000                |                                       | %001 1111          | 16 registers for stepper motor #2                      | Registers  |  |  |  |  |  |  |  |
| % <b>0</b> 10 0000       |                                       | % <b>0</b> 10 1111 | 16 registers for stepper motor #3                      | with up to |  |  |  |  |  |  |  |
| % <b>0</b> 11 0000       |                                       | %011 1110          | 15 common registers                                    | 24 bits    |  |  |  |  |  |  |  |
|                          |                                       | %011 1111          | 1 global parameter register                            |            |  |  |  |  |  |  |  |
| %100 0000                |                                       | %101 1111          | 32 addresses of 2x6 bit for driver chain configuration | RAM        |  |  |  |  |  |  |  |
| %110 0000                |                                       | %111 1111          | 32 addresses of 2x6 bit for microstep table            | 128x6 bit  |  |  |  |  |  |  |  |

#### CHANGING TARGET POSITION OR TARGET VELOCITY OF SINGLE MOTORS

The stepper motors are controlled directly by writing motion parameters into associated registers. Only one register write access is necessary for changing a target motion parameter. Thus the microcontroller has to send one 32 bit datagram to the TMC429 for altering the target position or the target velocity of one stepper motor.

#### CHANGING DRIVER CONFIGURATION OR MICROSTEP TABLE OF ALL MOTORS

Some parameters are packed together in a single data word at a single address. These parameters have to be initialized once and remain unchanged during operation. They have to be changed in common. The access to the on-chip RAM addresses concern two successive RAM addresses. So, always two data words are modified with each write access to the on-chip RAM.

Once initialized after power-up, the content of the RAM is usually left unchanged.

### 7.1 Read and Write

Read and write access is selected by the RW bit (sdi\_c\_bit#24) of the datagram sent from the  $\mu$ C to the TMC429. The on-chip configuration RAM and the registers are writeable with read-back option. Some addresses are read-only. Write access (RW=0) to some of those read-only registers triggers additional functions, explained in detail later.

### 7.2 Register Set

The register address mapping is given in chapter 7.3. The registers are initialized internally during power-up. During power-up initialization, the TMC429 does not send any datagrams to the stepper motor driver chain.

The TMC429 loads a default RAM configuration for a TMC236 / TMC239 / TMC246 / TMC249 SPI driver chain on power-on reset. For a Step/Dir driver chain this is of no relevance.

### 7.3 Register Mapping

All register bits are initialized with 0 during power on reset, except the SPI clock pre-divider clk2\_div (see section 8.2.5.3) that is initialized with 15. The on-chip RAM of the TMC429 is initialized internally during power-up. It can be modified by the microcontroller as required.

| TMC429 REGISTER MAPPING |            |     |      |      |        |            |            |      |                              |             |              |      |     |             |               |                           |             |              |            |                                       |       |      |                                                                                                                                                                                                                            |              |             |       |                 |      |          |       |
|-------------------------|------------|-----|------|------|--------|------------|------------|------|------------------------------|-------------|--------------|------|-----|-------------|---------------|---------------------------|-------------|--------------|------------|---------------------------------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|-------|-----------------|------|----------|-------|
| 32                      | BIT        | DA  | TA   | GR/  | ۱M     | SEN        | t fr       | OM   | μC                           | то 1        | THE          | тмс  | :42 | <b>9</b> VI | [ <b>A</b> P] | in S                      | DI_         | C            |            |                                       |       |      |                                                                                                                                                                                                                            |              |             |       |                 |      |          |       |
| 3                       | 3          | 2   | 2    | 2    | 2      | 2          | 2          | 2    | 2                            | 2           | 2            | 1    | 1   | 1           | 1             | 1                         | 1           | 1            | 1          | 1                                     | 1     | 9    | 8                                                                                                                                                                                                                          | 7            | 6           | 5     | 4               | 3    | 2        | 1 0   |
| יד<br>ד                 | 0          | 7   | 0    | 1    | 0      | <u> </u>   | 4          |      | ר <u>ר ד 1 ס</u> 7 0 1 0 5 4 |             |              |      |     |             |               |                           |             |              | 2          | <u>.</u> <b>I U I I I I I I I I I</b> |       |      |                                                                                                                                                                                                                            |              |             |       |                 |      |          |       |
| RS                      |            | Α   | DD   | RES  | S      |            | M          |      |                              |             |              |      |     |             |               |                           | DATA        |              |            |                                       |       |      |                                                                                                                                                                                                                            |              |             |       |                 |      |          |       |
|                         | SM         | DA  |      | IC   | X      |            |            |      |                              |             | Тн           | IREE | ST  | EPP         | ER N          | 10T                       | OR          | REC          | SIS        | TER                                   | SET   | s (  | SML                                                                                                                                                                                                                        | )A=          | ={00        | ), 0  | 1, 1            | .0}) |          |       |
|                         |            |     | 0    | 0    | 0      | 0          |            |      |                              |             |              |      |     |             |               |                           |             | X            | /          | ARG                                   | ET    |      |                                                                                                                                                                                                                            |              |             |       |                 |      |          |       |
|                         |            |     | 0    | 0    | 0      | 1          |            |      |                              |             |              |      |     |             |               |                           |             | X            |            |                                       | AL    |      |                                                                                                                                                                                                                            |              | V           | / M   | TN              |      |          |       |
|                         |            |     | 0    | 0    | 1      | 1          | -          |      |                              |             |              |      |     |             |               |                           |             | 4X           |            |                                       |       |      |                                                                                                                                                                                                                            |              |             |       |                 |      |          |       |
|                         |            |     | 0    | 1    | 1 0 0  |            |            |      |                              |             |              |      |     |             |               |                           |             |              |            |                                       |       | V    | {00, 01, 10}         V_MIN         V_MAX         _TARGET         _ACTUAL         A_MAX         _ACTUAL         THRESHOLD         INTERRUPF_FLAGS         USTEP_COUNT_429         USTEP_COUNT_429         CONFIGURATION_429 |              |             |       |                 |      |          |       |
|                         | 0          | 0   | 0    | 1    | 0      | 1          |            |      |                              |             |              |      |     |             |               |                           |             |              |            |                                       |       |      |                                                                                                                                                                                                                            | V            | <u>_</u> A( | CTU,  | 4L              |      |          |       |
|                         | _          |     | 0    | 1    | 1      | 0          |            |      |                              |             |              |      |     |             |               |                           |             |              |            |                                       |       |      |                                                                                                                                                                                                                            |              | A           | /<br> | $\frac{4X}{4X}$ |      |          |       |
|                         | 0          | T   | 0    | 1    | 1      | 1          |            |      | 75                           | AG          | ΤΔΤ          |      | 75  | Δ           | FAT           |                           |             |              | 0          |                                       |       |      |                                                                                                                                                                                                                            | A<br>A       | _A(<br>     | RES   | AL<br>SHO       | חו   |          |       |
|                         | 1          | 0   | 1    | 0    | 0      | 1          | RW         |      | 1.5                          |             |              |      | 15  |             |               | 1                         | -           | . <u>_</u> v | •          | PML                                   | JL    |      |                                                                                                                                                                                                                            |              |             |       |                 |      | PD       | οIV   |
|                         |            |     | 1    | 0    | 1      | 0          | <b>.</b> . |      |                              |             |              |      |     |             | lp            |                           |             |              |            | F                                     | EF_   | CO   | NF                                                                                                                                                                                                                         |              |             |       |                 |      |          | R_M   |
|                         |            |     | 1    | 0    | 1      | 1          | ₹          |      |                              |             |              |      |     |             |               |                           | ١N          | ITE          | RRL        | JPT_                                  | MA    | SK   |                                                                                                                                                                                                                            |              | IN          | ITE   | RU              | PF_  | FLA      | GS    |
|                         |            |     | 1    | 1    | 0      | 0          |            |      |                              |             |              |      |     |             |               | Pl                        | JLS         | E_D          | IV         | R                                     | AM    | P_D  |                                                                                                                                                                                                                            |              |             |       |                 |      | l        | ISRS  |
|                         |            |     | 1    | 1    | 0      | 1          | ac         |      |                              |             |              |      |     |             |               |                           |             | v            | 1 1        | ТСЬ                                   |       |      | DX.                                                                                                                                                                                                                        | _RE          | r_1         | OLE   | :RA             | NCE  |          |       |
|                         |            |     | 1    | 1    | 1      | 1          | cess       |      |                              |             |              |      |     |             |               |                           |             |              |            |                                       |       |      |                                                                                                                                                                                                                            |              | US          | STEI  | P (             | OUN  | IT 4     | 29    |
| 0                       |            |     |      | JC   | X      |            | / R        |      |                              |             |              | 1 1  |     | 1           | Co            | DMMON REGISTERS (SMDA=11) |             |              |            |                                       |       |      |                                                                                                                                                                                                                            |              |             |       |                 |      |          |       |
|                         |            |     | 0    | 0    | 0      | 0          | $\leq$     |      |                              |             |              |      |     |             |               | D                         | 4 <i>TA</i> | GR           | AM         | _LO                                   | W_    | WO   | RD                                                                                                                                                                                                                         |              |             |       |                 |      |          |       |
|                         |            |     | 0    | 0    | 0      | 1          |            |      |                              |             |              |      |     |             |               | DA                        | ATA         | GR           | 4 <u>M</u> | <u>_HI0</u>                           | GH_   | WO   | RD                                                                                                                                                                                                                         |              |             |       | _               |      |          |       |
|                         |            |     | 0    | 0    | 1<br>1 | 0          | REAI       | cw   |                              |             |              |      |     |             |               |                           | (           | UVF          | UVI<br>R L | ER_1                                  | NGR   |      | JN                                                                                                                                                                                                                         |              |             |       |                 | CON  | 'EK_     | LEN   |
|                         | 1          | 1   | 0    | 1    | 0      | 0          | O a        |      |                              |             |              |      |     |             |               |                           |             |              |            |                                       |       |      |                                                                                                                                                                                                                            | IF (         | СОМ         | IFIC  | GUR             | ATI  | ON       | 429   |
|                         |            |     | 0    | 1    | 0      | 1          | cces       |      | 1                            |             |              |      |     |             |               |                           | F           | 20S          |            | OMF                                   | _42   | 9    |                                                                                                                                                                                                                            | -            |             |       |                 |      |          |       |
|                         |            |     | 0    | 1    | 1      | 0          | Ň          |      | PO                           | <u>S_</u> C | ΌМ           | P_IN | VT_ | 429         | )             |                           |             |              |            |                                       |       |      | Μ                                                                                                                                                                                                                          |              |             |       |                 |      |          | I     |
|                         |            |     | 1    | 0    | 0      | 0          |            |      |                              | T)//        |              |      | -70 |             | ( 20          | <u> </u>                  | ( 20        | Po           | NE         | R-D                                   |       | N    |                                                                                                                                                                                                                            |              | -           | 01    |                 |      |          |       |
|                         |            |     | 1    | 0    | 0      | 1          |            |      |                              |             | <u>'E_</u> \ | VERS | 510 | N_4         | +29           | (= \$                     | 425         | 10.          | Lto        | or I                                  | MC4   | 129  | ver                                                                                                                                                                                                                        | SIO          | 1 1.<br>    | 01,   | rea             | d-0  | nly)     | /1 r1 |
|                         |            |     | -    | -    | -      | Ū          |            |      |                              |             |              |      |     |             |               |                           |             |              |            |                                       |       |      |                                                                                                                                                                                                                            |              |             |       | ARI             |      | <u>ر</u> | .1 /1 |
|                         |            |     |      |      |        |            |            |      |                              |             | _            |      |     |             | Сол           |                           |             | (            | LK         | 2_D.                                  | IV    |      |                                                                                                                                                                                                                            | ន            | _           |       |                 |      | ,<br>    |       |
|                         | 1          | 1   | 1    | 1    | 1      | 1          |            |      |                              | mot         | efm          |      |     |             | t_u           |                           |             |              |            | _                                     |       |      |                                                                                                                                                                                                                            | <sup>o</sup> | dc          | f     | р               | s    | n        | LSMD  |
|                         |            |     |      |      |        |            |            |      |                              | Ę           | хn           |      |     |             | bda           |                           | •           | _            | •          | S                                     | TPD   | IV 4 | 29                                                                                                                                                                                                                         | nIn          | ic a        | _at   | h_a             | ck s | SCS      |       |
|                         |            |     |      |      |        |            |            |      |                              |             |              |      |     |             | te            | 0                         | 0           | 0            | 0          | (                                     | if en | _sd= | -1)                                                                                                                                                                                                                        | ٩            | 9           | 0     | 6               |      | S        |       |
|                         | ı <u> </u> | 1   | 1    | 1    | 1      | 1          | 1          |      |                              | 1           | 1            |      |     | 1           | -             |                           | 1           | I            | 1          |                                       |       |      |                                                                                                                                                                                                                            |              | 1           | 1     | 1               | 1    | 1        |       |
|                         |            | unu | isec | l bi | ts     |            |            |      |                              |             |              |      |     |             |               |                           |             |              |            |                                       |       |      |                                                                                                                                                                                                                            |              |             |       |                 |      |          |       |
| ۶M                      | 1∩∆        | =   |      | ct   | enn    | er         | mot        | tor  | driv                         | /er         | adr          | Irec | 5   |             |               | м                         | =           |              |            |                                       | ma    | sk   |                                                                                                                                                                                                                            |              |             |       |                 |      |          |       |
| R                       | М =        |     |      | RA   | AMF    | <u>_</u> М | ODI        | Ē    |                              |             | aut          |      | -   |             |               | Ι                         | =           |              |            |                                       | inte  | erru | pt                                                                                                                                                                                                                         |              |             |       |                 |      |          |       |
| си                      | / =        |     |      | со   | ver    | wa         | aitir      | ng   |                              |             |              |      |     |             |               | R                         | RS =        | =            |            |                                       | reg   | iste | r R/                                                                                                                                                                                                                       | ١M           | sel         | ect   |                 |      |          |       |
| l1,                     | l2,        | 13  | -    | le   | ft s   | wit        | ch 1       | 1/2/ | 3 (r                         | ead         | l-ou         | ıt)  |     |             |               | r1                        | , r2        | ?, r         | 3 =        |                                       | rigł  | nt s | wite                                                                                                                                                                                                                       | :h 1         | 1/2/        | 3 (r  | ead             | -ou  | t)       |       |

# 8 Register Description

The TMC429 provides axis parameter registers and global parameter registers.

### 8.1 Axis Parameter Registers

The registers hold binary coded numbers. Some are unsigned (positive) numbers, some are signed numbers in two's complement, and some are control bits or single flags. The functionality of different registers depends on the *RAMP\_MODE* (refer to chapter 8.1.11).

| REGISTER         | R / W             | Түре          | DESCRIPTION                                                           |
|------------------|-------------------|---------------|-----------------------------------------------------------------------|
| X_TARGET         | R/W               | 24 bit        | This register holds the current target position in units of           |
|                  |                   |               | microsteps. Positions can be treated as signed or unsigned.           |
| X_ACTUAL         | R/W* <sup>2</sup> | 24 bit        | The current position of each stepper motor is available by read       |
|                  |                   |               | out of this register. Positions can be treated as signed or           |
|                  |                   |               | unsigned.                                                             |
| V_MIN            | R/W               | 11 bit        | This register holds the absolute velocity value at or below which     |
|                  | 5.0.1             | unsigned      | the stepper motor can be stopped abruptly.                            |
| V_MAX            | R/W               | 11 bit        | This parameter sets the maximum motor velocity.                       |
|                  | DUAL              | unsigned      |                                                                       |
| V_TARGET         | R/W               | 12 bit signed | The V_TARGET depends on the chosen mode of energy in the use          |
| ν αστιμαι        | D*1               | 12 hit signed | This read-only register holds the current velocity of the             |
| V_ACTUAL         | K^-               | IL DIL SIGNED | associated stepper motor                                              |
| Δ ΜΔΧ            | R/W               | 11 hit        | This register defines the absolute value of the desired               |
| <u></u>          | 10.00             | unsigned      | acceleration for velocity mode and ramp mode (resp. soft mode)        |
|                  |                   | unsigned      | with a value range from 0 to 2047.                                    |
| A ACTUAL         | R                 | 12 bit signed | The actual acceleration can be read out by the microcontroller        |
| -                |                   | 5             | from the A_ACTUAL read-only register.                                 |
| IS_AGTAT         | R/W               | 3 bit         | These parameters control the current scaling values $I_s$ in SPI      |
| IS_ALEAT         | R/W               | 3 bit         | driver mode. Depending on the ramp phase they are applied to          |
| IS_V0            | R/W               | 3 bit         | the motor by scaling the amplitudes of the internal sequencer.        |
| A_THRESHOLD      | R/W               | 11 bit        |                                                                       |
|                  |                   | unsigned      |                                                                       |
| PMUL             | R/W               | 1+7 bit       | These values form a floating point number with PMUL as                |
| PDIV             | R/W               | 4 bit         | mantissa and PDIV as exponent. PMUL and PDIV are used for             |
|                  | Baar              | unsigned      | calculating the deceleration ramp.                                    |
| RAMP_MODE        | R/W               | 2 bit         | The two bits RAMP_MODE (R_M) select one of the four possible          |
| REF_CONF         | R/W               | 4 Dit         | modes of operation.                                                   |
| ιρ               | ĸ                 |               | reference switches                                                    |
|                  |                   |               | The hit called <i>In</i> (latched position) is a read only status hit |
| INTERRIIPT MASK  | R/W               | 8 hit         | The TMC429 provides one interrupt register of eight flags for         |
| INTERRUPT FLAGS  | R/W               | 8 bit         | each stepper motor.                                                   |
| RAMP DIV         | R/W               | 4 bit         | The parameter RAMP DIV scales the acceleration parameter              |
| PULSE DIV        | R/W               | 4 bit         | A MAX.                                                                |
| USRS             | R/W               | 2 bit         | The pulse generator clock – defining the maximum step pulse           |
|                  |                   |               | rate - is determined by the parameter PULSE_DIV. The parameter        |
|                  |                   |               | PULSE_DIV scales the velocity parameters.                             |
|                  |                   |               | The parameter USRS (µstep resolution selection) is used for           |
|                  |                   |               | setting the microstep resolution in SPI mode.                         |
| DX_REF_TOLERANCE | R/W               | 12 bit        | DX_REF_TOLERANCE excludes a motion range to allow motion              |
|                  |                   |               | near the reference position.                                          |
| X_LATCHED        | R                 | 24 bit        | This read-only register stores the actual position X_ACTUAL upon      |
|                  | 5.0.4             | unsigned      | a change of the reference switch-state.                               |
| USTEP_COUNT_429  | R/W               | 8 bit         | The read-write register USTEP_COUNT_429 holds the actual              |
|                  |                   |               | microstep pointer of the internal sequencer.                          |

#### **OVERVIEW AXIS PARAMETER REGISTER MAPPING**

\*1 in *hold\_mode* only, this register is a read-write register.

\*<sup>2</sup> before overwriting X\_ACTUAL choose velocity\_mode or hold\_mode. Refer to chapter 8.1.2.

### 8.1.1 X\_TARGET (IDX=%0000)

This register holds the current target position in units of microsteps.

#### UNIT OF TARGET POSITION

The unit of the target position depends on the setting of the associated microstep resolution register *usrs*.

#### POSITIONING

- If the difference X\_TARGET to X\_ACTUAL is not zero and R\_M = ramp\_mode or soft\_mode, the TMC429 moves the stepper motor in the direction of X\_TARGET in order to position X\_ACTUAL to X\_TARGET. Usually X\_TARGET is modified to start a positioning.
- The condition  $|X_TARGET X_ACTUAL| < 2^{23}$  must be satisfied for motion into correct direction.
- Target position X\_TARGET and current position X\_ACTUAL may be altered on the fly.
- To move from one position to another, the ramp generator of the TMC429 automatically generates ramp profiles in consideration of the velocity limits V\_MIN and V\_MAX and acceleration limit A\_MAX.

The registers X\_TARGET, X\_ACTUAL, V\_MIN, V\_MAX, and A\_MAX are initialized with zero after power up.

### 8.1.2 X\_ACTUAL (IDX=%0001)

The current position of each stepper motor is available by read out of the registers called  $X_ACTUAL$ . The actual position can be overwritten by the microcontroller. This feature is important for the reference switch position calibration controlled by the microcontroller.

#### UNIT OF CURRENT POSITION

The unit of the target position depends on the setting of the associated microstep resolution register *usrs*.

#### Attention

Before overwriting X\_ACTUAL choose velocity\_mode or hold\_mode. If X\_ACTUAL is overwritten in ramp\_mode or soft\_mode the motor directly drives to X\_TARGET.

### 8.1.3 V\_MIN (IDX=%0010)

This register holds the absolute velocity value at or below which the stepper motor can be stopped abruptly.

#### UNIT OF VELOCITY

The unit of velocity parameters is *steps per time unit*. The scale of velocity parameters (*V\_MIN*, *V\_MAX*, *V\_TARGET*, *V\_ACTUAL*) is defined by the parameter *PULSE\_DIV* (see page 8.1.13 for details) and depends on the clock frequency of the TMC429.

#### DECELERATION

- The parameter V\_MIN is relevant for deceleration while reaching a target position. V\_MIN should be set greater than zero.
- This control value allows reaching the target position faster because the stepper motor is not slowed down below *V\_MIN* before the target is reached.
- Due to the finite numerical representation of integral relations the target position cannot be reached exactly, if the calculated velocity is less than one, before the target is reached. Setting *V\_MIN* to at least one assures reaching each target position exactly.



#### Figure 8.1 Velocity ramp parameters and velocity profiles

### 8.1.4 V\_MAX (IDX=%0011)

This parameter sets the maximum motor velocity. The absolute value of the velocity will not exceed this limit, except if the limit  $V_MAX$  is changed during motion to a value below the current velocity.

### UNIT OF VELOCITY

The unit of velocity parameters is *steps per time unit*. The scale of velocity parameters ( $V_MIN$ ,  $V_MAX$ ,  $V_TARGET$ ,  $V_ACTUAL$ ) is defined by the parameter *PULSE\_DIV* (see page 8.1.13 for details) and depends on the clock frequency of the TMC429.

#### HOMING PROCEDURE

To set target position  $X_TARGET$  and current position  $X_ACTUAL$  to an equivalent value (e.g. to set both to zero at a reference point) the assigned stepper motor should be stopped first and the parameter  $V_MAX$  should be set to zero to hold the assigned stepper motor at rest before writing into the register  $X_TARGET$  and  $X_ACTUAL$ .

Attention

Before overwriting X\_ACTUAL choose velocity\_mode or hold\_mode. If X\_ACTUAL is overwritten in ramp\_mode or soft\_mode the motor directly drives to X\_TARGET.

### 8.1.5 V\_TARGET (IDX=%0100)

The use of *V\_TARGET* depends on the chosen mode of operation:

| Mode of operation | Functionality of V_TARGET                                                     |  |
|-------------------|-------------------------------------------------------------------------------|--|
| ramp_mode         | The V_TARGET register holds the current target velocity calculated internally |  |
|                   | by the ramp generator.                                                        |  |
| velocity_mode     | A target velocity can be written into the V_TARGET register. The association  |  |
|                   | stepper motor accelerates until it reaches the specified target velocity. The |  |
|                   | velocity is changed according to the motion parameter limits if the register  |  |
|                   | V_TARGET is changed.                                                          |  |
| hold_mode         | The register V_TARGET is ignored.                                             |  |
| soft_mode         | The V_TARGET register holds the current target velocity calculated internally |  |
|                   | by the ramp generator.                                                        |  |

#### UNIT OF VELOCITY

The unit of velocity parameters is *steps per time unit*. The scale of velocity parameters (*V\_MIN*, *V\_MAX*, *V\_TARGET*, *V\_ACTUAL*) is defined by the parameter *PULSE\_DIV* (see chapter 8.1.13 for details) and depends on the clock frequency of the TMC429.

### 8.1.6 V\_ACTUAL (IDX=%0101)

This read-only register holds the current velocity of the associated stepper motor. Internally, the ramp generator of the TMC429 processes with 20 bits while only 12 bits (the most significant bits) can be read out as  $V\_ACTUAL$ .

In *hold\_mode* only, this register is a read-write register. Writing zero to the register  $V_ACTUAL$  immediately stops the associated stepper motor, because hidden bits are set to zero with each write access to the register  $V_ACTUAL$ . In *hold\_mode* motion parameters are ignored and the microcontroller has the full control to generate a ramp. The TMC429 only handles the microstepping and datagram generation for the associated stepper motor of the daisy chain.

#### Unit

The unit of velocity parameters is *steps per time unit*. The scale of velocity parameters ( $V_MIN$ ,  $V_MAX$ ,  $V_TARGET$ , and  $V_ACTUAL$ ) is defined by the parameter *PULSE\_DIV* (see chapter 8.1.13 for details) and depends on the clock frequency of the TMC429.

An actual velocity of zero read out by the microcontroller means that the *current velocity is in an interval between zero and one*. Therefore the actual velocity should not be used to detect a stop of a stepper motor. It is advised to detect the *target\_reached* flag instead.

### 8.1.7 *A\_MAX* (IDX=%0110)

This register defines the absolute value of the desired acceleration for *velocity\_mode* and *ramp\_mode* (resp. *soft\_mode*) with a value range from 0 to 2047.

#### Note

The motion controller cannot stop the stepper motor if  $A_MAX$  is set to zero on the fly because afterwards the velocity cannot be changed automatically any more.

#### Unit

The unit of the acceleration is *change of step frequency per time unit divided by 256*. The scale of acceleration parameters (A\_MAX, A\_ACTUAL, and A\_THRESHOLD) is defined by the parameter RAMP\_DIV (see section 8.1.13) and depends on the clock frequency of the TMC429.

### 8.1.7.1 A\_MAX in ramp\_mode

As long as  $RAMP_DIV \ge PULSE_DIV - 1$  is valid, any value of  $A_MAX$  within its range (0... 2047) is allowed and there exists a valid pair {PMUL, PDIV} for each  $A_MAX$ . The reason is that the acceleration scaling determined by  $RAMP_DIV$  is compatible with the step velocity scaling determined by  $PULSE_DIV$ . A large  $RAMP_DIV$  stands for low acceleration and a large  $PULSE_DIV$  stands for low velocity. Low acceleration is compatible with low speed and high speed as well, but high acceleration is more compatible with high speed.

www.trinamic.com