

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







# TMC5041 DATASHEET

Dual controller/driver for up to two 2-phase bipolar stepper motors. stealthChop™ no-noise stepper operation. Integrated motion controller with SPI interface.



#### **FEATURES AND BENEFITS**

Two 2-phase stepper motors

Drive Capability up to 2x 1.1A coil current (2x 1.5A peak)

Motion Controller with sixPoint™ ramp

Voltage Range 4.75... 26V DC

SPI Interface

2x Ref.-Switch input per axis
Highest Resolution up to 256 microsteps per full step
stealthChop™ for extremely quiet operation and smooth motion
spreadCycle™ highly dynamic motor control chopper
stallGuard2™ high precision sensorless motor load detection
coolStep™ current control for energy savings up to 75%
Passive Breaking and freewheeling mode
Full Protection & Diagnostics

#### **BLOCK DIAGRAM**

Compact Size 7x7mm<sup>2</sup> QFN48 package

#### **APPLICATIONS**

CCTV, Security
Office Automation
Antenna Positioning
Battery powered applications
ATM, Cash recycler, POS
Lab Automation
Liquid Handling
Medical
Printer and Scanner
Pumps and Valves

#### **DESCRIPTION**

The TMC5041 is a cost-effective dual stepper motor controller and driver IC with serial communication interface. It combines flexible ramp generators for automatic target positioning industries' most advanced stepper motor drivers. Based TRINAMICs on sophisticated stealthChop chopper, the driver ensures absolutely noiseless operation combined with maximum efficiency and best motor torque. High integration, high energy efficiency and a small form factor enable miniaturized and scalable systems for cost effective solutions. The complete solution reduces learning curve to a minimum while giving best performance in class. This ensures a highly competitive solution.



TRINAMIC Motion Control GmbH & Co. KG Hamburg, Germany



#### APPLICATION EXAMPLES: HIGH FLEXIBILITY – MULTIPURPOSE USE

The TMC5041 scores with power density, complete motion controlling features and integrated power stages. It offers a versatility that covers a wide spectrum of applications from battery systems up to embedded applications with 1.5A motor current per coil. The small form factor keeps costs down and allows for miniaturized layouts. Extensive support at the chip, board, and software levels enables rapid design cycles and fast time-to-market with competitive products. High energy efficiency and reliability deliver cost savings in related systems such as power supplies and cooling.

#### MINIATURIZED DESIGN FOR UP TO TWO STEPPER MOTORS



Two reference switch inputs can be used for each motor. A single CPU controls the whole system, which is highly economical and space saving, because the TMC5041 covers all functionality required to drive the motor.





# TMC5041-EVAL EVALUATION BOARD EVALUATION & DEVELOPMENT PLATFORM

The TMC5041-EVAL is part of TRINAMICs universal evaluation board system which provides a convenient handling of the hardware as well as a user-friendly software tool for evaluation. The TMC5041 evaluation board system consists of three parts: STARTRAMPE (base board), ESELSBRÜCKE (connector board including several test points), and TMC5041-EVAL.

#### **ORDER CODES**

| Order code   | Description                                              | Size [mm²] |
|--------------|----------------------------------------------------------|------------|
| TMC5041-LA   | Dual axis stealthChop controller/driver, QFN-48          | 7 x 7      |
| TMC5041-EVAL | Evaluation board for TMC5041                             | 85 x 55    |
| STARTRAMPE   | Baseboard for TMC5041-EVAL and further evaluation boards | 85 x 55    |
| ESELSBRÜCKE  | Connector board for plug-in evaluation board system      | 61 x 38    |

# TABLE OF CONTENTS

| 1 PR       | RINCIPLES OF OPERATION                            | 5        | <b>10</b> R  | AMP GENERATOR                      | 53       |
|------------|---------------------------------------------------|----------|--------------|------------------------------------|----------|
| 1.1        | KEY CONCEPTS                                      | 5        | 10.1         | REAL WORLD UNIT CONVERSION         | 53       |
| 1.2        | SPI CONTROL INTERFACE                             | 6        | 10.2         | MOTION PROFILES                    | 54       |
| 1.3        | Software                                          | 6        | 10.3         | INTERRUPT HANDLING                 | 56       |
| 1.4        | MOVING AND CONTROLLING THE MOTOR                  | 6        | 10.4         | VELOCITY THRESHOLDS                | 56       |
| 1.5        | STEALTHCHOP DRIVER WITH PROGRAMMABLE              |          | 10.5         | REFERENCE SWITCHES                 | 57       |
|            | MICROSTEPPING WAVE                                | 6        | 11 ST        | TALLGUARD2 LOAD MEASUREMENT        | 59       |
| 1.6        | STALLGUARD2 - MECHANICAL LOAD SENSING             |          |              |                                    |          |
| 1.7        | COOLSTEP – LOAD ADAPTIVE CURRENT CONT             | ROL /    | 11.1         | TUNING STALLGUARD2 THRESHOLD SGT   | 60       |
| 2 PI       | N ASSIGNMENTS                                     | 8        | 11.2         | STALLGUARD2 UPDATE RATE AND FILTER | 62       |
| 2.1        | DACKAGE OUTLINE                                   | 0        | 11.3         | DETECTING A MOTOR STALL            | 62       |
| 2.1<br>2.2 | PACKAGE OUTLINE                                   | 8<br>8   | 11.4<br>11.5 |                                    | 62<br>62 |
| ۷.۷        | SIGNAL DESCRIPTIONS                               | ð        | 11.5         | LIMITS OF STALLGUARDZ OPERATION    | 62       |
| 3 SA       | MPLE CIRCUITS                                     | 11       | 12 C         | OOLSTEP OPERATION                  | 63       |
| 3.1        | STANDARD APPLICATION CIRCUIT                      | 11       | 12.1         | USER BENEFITS                      | 63       |
| 3.2        | 5 V ONLY SUPPLY                                   | 12       | 12.2         | SETTING UP FOR COOLSTEP            | 63       |
| 3.3        | EXTERNAL 5V POWER SUPPLY                          | 13       | 12.3         | TUNING COOLSTEP                    | 65       |
| 3.4        | OPTIMIZING ANALOG PRECISION                       | 14       | 13 SI        | INE-WAVE LOOK-UP TABLE             | 66       |
| 3.5        | DRIVER PROTECTION AND EME CIRCUITRY               | 14       | 10 01        | INE-WAVE LOOK-UP TABLE             | 00       |
| 4 SP       | I INTERFACE                                       | 16       | 13.1         | USER BENEFITS                      | 66       |
| 4 3        | TINIERFACE                                        | 10       | 13.2         | MICROSTEP TABLE                    | 66       |
| 4.1        | SPI DATAGRAM STRUCTURE                            | 16       | 13.3         | CHANGING RESOLUTION                | 67       |
| 4.2        | SPI SIGNALS                                       | 17       | 16 0         | UICK CONFIGURATION GUIDE           | 68       |
| 4.3        | TIMING                                            | 18       | ·            |                                    |          |
| 5 RE       | GISTER MAPPING                                    | 19       | 15 G         | ETTING STARTED                     | 72       |
| 5.1        | GENERAL CONFIGURATION REGISTERS                   | 20       | 15.1         | Initialization Examples            | 72       |
| 5.2        | RAMP GENERATOR REGISTERS                          | 22       | 16 F)        | (TERNAL RESET                      | 73       |
| 5.3        | MICROSTEP TABLE REGISTERS                         | 28       |              |                                    |          |
| 5.4        | MOTOR DRIVER REGISTERS                            | 30       | <b>17</b> CI | LOCK OSCILLATOR AND CLOCK INPUT    | 73       |
| 5.5        | VOLTAGE PWM MODE STEALTHCHOP                      | 35       | 17.1         | USING THE INTERNAL CLOCK           | 73       |
|            |                                                   |          | 17.2         | USING AN EXTERNAL CLOCK            | 73       |
| 6 CL       | JRRENT SETTING                                    | 36       | 17.3         | Considerations on the Frequency    | 74       |
| 6.1        | Sense Resistors                                   | 37       |              | BSOLUTE MAXIMUM RATINGS            | 75       |
| 7 ST       | EALTHCHOP™                                        | 38       |              |                                    |          |
|            |                                                   |          | 19 EL        | ECTRICAL CHARACTERISTICS           | 75       |
| 7.1        | TWO MODES FOR CURRENT REGULATION                  | 38       | 19.1         | Operational Range                  | 75       |
| 7.2        | AUTOMATIC SCALING                                 | 39       | 19.2         | DC CHARACTERISTICS AND TIMING      |          |
| 7.3        | FIXED SCALING                                     | 41       |              | CHARACTERISTICS                    | 76       |
| 7.4        | COMBINING STEALTHCHOP WITH OTHER CHOP             |          | 19.3         | THERMAL CHARACTERISTICS            | 79       |
| 7.5        | MODES                                             | 43       | 20 17        | WOUT CONCIDED ATTOMS               | 00       |
| 7.5        | FLAGS IN STEALTHCHOP                              | 44       | 20 LA        | AYOUT CONSIDERATIONS               | 80       |
| 7.6        | Freewheeling and Passive Motor Brakin             | G 45     | 20.1         | EXPOSED DIE PAD                    | 80       |
| 8 SP       | READCYCLE AND CLASSIC CHOPPER                     | 46       | 20.2         | WIRING GND                         | 80       |
| 8.1        | SPREADCYCLE CHOPPER                               | 47       | 20.3         | SUPPLY FILTERING                   | 80       |
| 8.2        |                                                   | 47<br>50 | 20.4         | LAYOUT EXAMPLE                     | 81       |
| 8.3        | CLASSIC CONSTANT OFF TIME CHOPPER RANDOM OFF TIME | 50<br>51 | 21 P/        | ACKAGE MECHANICAL DATA             | 82       |
|            |                                                   |          |              |                                    |          |
| 9 DF       | RIVER DIAGNOSTIC FLAGS                            | 52       | 21.1<br>21.2 | Dimensional Drawings Package Codes | 82<br>82 |
| 9.1        | Temperature Measurement                           | 52       |              |                                    |          |
| 9.2        | SHORT TO GND PROTECTION                           | 52       | <b>22</b> D  | ESIGN PHILOSOPHY                   | 83       |
| 9.3        | OPEN LOAD DIAGNOSTICS                             | 52       | 23 D         | ISCLAIMER                          | 83       |

| 24 | ESD SENSITIVE DEVICE | 83 | 27 | REFERENCES | 85 |
|----|----------------------|----|----|------------|----|
| 25 | TABLE OF FIGURES     | 84 |    |            |    |
| 26 | REVISION HISTORY     | 85 |    |            |    |

### 1 Principles of Operation



Figure 1.1 Basic application and block diagram

The TMC5041 motion controller and driver chip is an intelligent power component interfacing between the CPU and one or two stepper motors. All stepper motor logic is completely within the TMC5041. No software is required to control the motor – just provide target positions. The TMC5041 offers a number of unique enhancements which are enabled by the system-on-chip integration of driver and controller. The sixPoint ramp generator of the TMC5041 uses stealthChop, coolStep, and stallGuard2 automatically to optimize every motor movement. The clear concept and the comprehensive solution save design time.

### 1.1 Key Concepts

The TMC5041 implements several advanced features which are exclusive to TRINAMIC products. These features contribute toward greater precision, greater energy efficiency, higher reliability, smoother motion, and cooler operation in many stepper motor applications.

**stealthChop™** No-noise, high-precision chopper algorithm for inaudible motion and inaudible standstill of the motor.

stallGuard2™ High-precision load measurement using the back EMF on the motor coils.

coolStep™ Load-adaptive current control which reduces energy consumption by as much as

**spreadCycle™** High-precision chopper algorithm available as an alternative to the traditional constant off-time algorithm.

**sixPoint™** Fast and precise positioning using a hardware ramp generator with a set of four acceleration / deceleration settings. Quickest response due to dedicated hardware.

In addition to these performance enhancements, TRINAMIC motor drivers offer safeguards to detect and protect against shorted outputs, output open-circuit, overtemperature, and undervoltage conditions for enhancing safety and recovery from equipment malfunctions.

#### 1.2 SPI Control Interface

The SPI interface is a bit-serial interface synchronous to a bus clock. For every bit sent from the bus master to the bus slave another bit is sent simultaneously from the slave to the master. Communication between an SPI master and the TMC5041 slave always consists of sending one 40-bit command word and receiving one 40-bit status word.

The SPI command rate typically is a few commands per complete motor motion.

#### 1.3 Software

From a software point of view the TMC5041 is a peripheral with a number of control and status registers. Most of them can either be written only or read only. Some of the registers allow both read and write access. In case read-modify-write access is desired for a write only register, a shadow register can be realized in master software.

### 1.4 Moving and Controlling the Motor

#### 1.4.1 Integrated Motion Controller

The integrated 32 bit motion controller automatically drives the motor to target positions, or accelerates to target velocities. All motion parameters can be changed on the fly. The motion controller recalculates immediately. A minimum set of configuration data consists of acceleration and deceleration values and the maximum motion velocity. A start and stop velocity is supported as well as a second acceleration and deceleration setting. The integrated motion controller supports immediate reaction to mechanical reference switches and to the sensorless stall detection stallGuard2.

#### Benefits are:

- Flexible ramp programming
- Efficient use of motor torque for acceleration and deceleration allows higher machine throughput
- Immediate reaction to stop and stall conditions

# 1.5 stealthChop Driver with Programmable Microstepping Wave

Current into the motor coils is controlled using a cycle-by-cycle chopper mode. Up to three chopper modes are available: a traditional constant off-time mode and the spreadCycle mode as well as the unique stealthChop. The constant off-time mode provides higher torque at highest velocity, while spreadCycle mode offers smoother operation and greater power efficiency over a wide range of speed and load. The spreadCycle chopper scheme automatically integrates a fast decay cycle and guarantees smooth zero crossing performance. In contrast to the other chopper modes, stealthChop is a voltage chopper based principle. It guarantees that the motor is absolutely quiet in standstill and in slow motion, except for noise generated by ball bearings. The extremely smooth motion is beneficial for many applications.

Programmable microstep shapes allow optimizing the motor performance.

#### Benefits of using stealthChop:

- Significantly improved microstepping with low cost motors
- Motor runs smooth and quiet
- Absolutely no standby noise
- Reduced mechanical resonances yields improved torque

### 1.6 stallGuard2 - Mechanical Load Sensing

stallGuard2 provides an accurate measurement of the load on the motor. It can be used for stall detection as well as other uses at loads below those which stall the motor, such as coolStep load-adaptive current reduction. This gives more information on the drive allowing functions like sensorless homing and diagnostics of the drive mechanics.

### 1.7 coolStep - Load Adaptive Current Control

coolStep drives the motor at the optimum current. It uses the stallGuard2 load measurement information to adjust the motor current to the minimum amount required in the actual load situation. This saves energy and keeps the components cool.

#### Benefits are:

- Energy efficiency power consumption decreased up to 75%

Motor generates less heat improved mechanical precision

Less or no cooling improved reliability

- Use of smaller motor less torque reserve required  $\rightarrow$  cheaper motor does the job

Figure 1.2 shows the efficiency gain of a 42mm stepper motor when using coolStep compared to standard operation with 50% of torque reserve. coolStep is enabled above 60RPM in the example.



Figure 1.2 Energy efficiency with coolStep (example)

# 2 Pin Assignments

### 2.1 Package Outline



Figure 2.1 TMC5041 pin assignments.

# 2.2 Signal Descriptions

| Pin    | Number                  | Type | Function                                                                                                                                                                      |
|--------|-------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND    | 6, 9, 10,<br>12, 24, 34 | GND  | Digital ground pin for IO pins and digital circuitry.                                                                                                                         |
| VCC_IO | 7                       |      | 3.3V or 5V I/O supply voltage pin for all digital pins.                                                                                                                       |
| VSA    | 30                      |      | Analog supply voltage for 5V regulator – typically supplied with driver supply voltage. An additional 100nF capacitor to GND (GND plane) is recommended for best performance. |
| GNDA   | 31                      | GND  | Analog GND. Tie to GND plane.                                                                                                                                                 |
| 5VOUT  | 32                      |      | Output of internal 5V regulator. Attach 2.2µF or larger ceramic capacitor to GNDA near to pin for best performance. May be used to supply VCC of chip.                        |

| Pin     | Number | Туре | Function                                                                                                                                                                                                                                                                                                                                       |
|---------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC     | 33     |      | 5V supply input for digital circuitry within chip and charge pump. Attach 470nF capacitor to GND (GND plane). May be supplied by 5VOUT. A $2.2\Omega$ resistor is recommended for decoupling noise from 5VOUT. When using an external supply, make sure, that VCC comes up before or in parallel to 5VOUT or VCC_IO, whichever comes up later! |
| DIE_PAD | -      | GND  | Connect the exposed die pad to a GND plane. Provide as many as possible vias for heat transfer to GND plane.                                                                                                                                                                                                                                   |

Table 2.1 Low voltage digital and analog power supply pins

| Pin | Number | Type   | Function                                                          |
|-----|--------|--------|-------------------------------------------------------------------|
| CPO | 35     | O(VCC) | Charge pump driver output. Outputs 5V (GND to VCC) square wave    |
|     |        |        | with 1/16 of internal oscillator frequency.                       |
| CPI | 36     | I(VCP) | Charge pump capacitor input: Provide external 22nF to 33nF / 50 V |
|     |        |        | capacitor to CPO.                                                 |
| VCP | 37     |        | Output of charge pump. Provide external 100nF capacitor to VS.    |

Table 2.2 Charge pump pins

| Pin      | Number     | Type  | Function                                                                            |  |  |
|----------|------------|-------|-------------------------------------------------------------------------------------|--|--|
| INT      | 1          | O (Z) | Tristate interrupt output based on ramp generator flags RAMP_STAT bits 4, 5, 6 & 7. |  |  |
| PP       | 2          | O (Z) | Tristate position compare output for motor 1 (poscmp_enable=1).                     |  |  |
| CSN      | 3          | I     | Chip select input of SPI interface                                                  |  |  |
| SCK      | 4          | I     | Serial clock input of SPI interface                                                 |  |  |
| SDI      | 5          | I     | Data input of SPI interface                                                         |  |  |
| SD0      | 8          | O (Z) | Data output of SPI interface (Tristate, enabled with CSN=0)                         |  |  |
| CLK      | 11         | I     | Clock input. Tie to GND using short wire for internal clock or supply               |  |  |
|          |            |       | external clock. The first high signal disables the internal oscillator              |  |  |
|          |            |       | until power down.                                                                   |  |  |
| REFR2    | 25         | Ι     | Right reference switch input for motor 2                                            |  |  |
| REFL2    | 26         | I     | Left reference switch input for motor 2                                             |  |  |
| REFR1    | 27         | I     | Right reference switch input for motor 1                                            |  |  |
| REFL1    | 28         | I     | Left reference switch input for motor 1                                             |  |  |
| DRV_ENN  | 29         | Ι     | Enable input for motor drivers. The power stage becomes switched                    |  |  |
| _        |            |       | off (all motor outputs floating) when this pin becomes driven to a                  |  |  |
|          |            |       | high level. Tie to GND for normal operation.                                        |  |  |
| TST_MODE | 48         | Ι     | Test mode input. Tie to GND using short wire.                                       |  |  |
| -        | 13, 23, 38 | N.C.  | Unused pins - no internal electrical connection. Leave open or tie to               |  |  |
|          |            |       | GND for compatibility with future devices.                                          |  |  |

Table 2.3 Digital I/O pins (all related to VCC\_IO supply)

| Pin  | Number | Туре   | Function                                                                                                                       |  |  |  |  |
|------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 02A1 | 14     | 0 (VS) | Motor 2 coil A output 1                                                                                                        |  |  |  |  |
| BR2A | 15     |        | Sense resistor connection for motor 2 coil A. Place sense resistor to GND near pin.                                            |  |  |  |  |
| O2A2 | 16     | 0 (VS) | Motor 2 coil A output 2                                                                                                        |  |  |  |  |
| VS   | 17, 19 |        | Motor supply voltage. Provide filtering capacity near pin with shortest loop to nearest GNDP pin (respectively via GND plane). |  |  |  |  |
| GNDP | 18     | GND    | Power GND. Connect to GND plane near pin.                                                                                      |  |  |  |  |
| O2B1 | 20     | 0 (VS) | Motor 2 coil B output 1                                                                                                        |  |  |  |  |
| BR2B | 21     |        | Sense resistor connection for motor 2 coil B. Place sense resistor to                                                          |  |  |  |  |
|      |        |        | GND near pin.                                                                                                                  |  |  |  |  |
| O2B2 | 22     | 0 (VS) | Motor 2 coil B output 2                                                                                                        |  |  |  |  |
| O1B2 | 39     | 0 (VS) | Motor 1 coil B output 2                                                                                                        |  |  |  |  |
| BR1B | 40     |        | Sense resistor connection for motor 1 coil B. Place sense resistor to GND near pin.                                            |  |  |  |  |
| 01B1 | 41     | 0 (VS) | Motor 1 coil B output 1                                                                                                        |  |  |  |  |
| VS   | 42, 44 |        | Motor supply voltage. Provide filtering capacity near pin with shortest loop to nearest GNDP pin (respectively via GND plane). |  |  |  |  |
| GNDP | 43     | GND    | Power GND. Connect to GND plane near pin.                                                                                      |  |  |  |  |
| 01A2 | 45     | 0 (VS) | Motor 1 coil A output 2                                                                                                        |  |  |  |  |
| BR1A | 46     |        | Sense resistor connection for motor 1 coil A. Place sense resistor to GND near pin.                                            |  |  |  |  |
| 01A1 | 47     | 0 (VS) | Motor 1 coil A output 1                                                                                                        |  |  |  |  |

Table 2.4 Power driver pins

### 3 Sample Circuits

The sample circuits show the connection of the external components in different operation and supply modes. The connection of the bus interface and further digital signals is left out for clarity.

### 3.1 Standard Application Circuit



Figure 3.1 Standard application circuit

The standard application circuit uses a minimum set of additional components in order to operate the motor. Use low ESR capacitors for filtering the power supply which are capable to cope with the current ripple. The current ripple often depends on the power supply and cable length. The VCC\_IO voltage can be supplied from 5VOUT, or from an external source, e.g. a low drop 3.3V regulator. In order to minimize linear voltage regulator power dissipation of the internal 5V voltage regulator in applications where VM is high, a different (lower) supply voltage can be used for VSA, if available. For example, many applications provide a 12V supply in addition to a higher supply voltage like 24V. Using the 12V supply for VSA will reduce the power dissipation of the internal 5V regulator to about 37% of the dissipation caused by supply with the full motor voltage. For best motor chopper performance, an optional R/C-filter de-couples 5VOUT from digital noise cause by power drawn from VCC.

#### Basic layout hints

Place sense resistors and all filter capacitors as close as possible to the related IC pins. Use a solid common GND for all GND connections, also for sense resistor GND. Connect 5VOUT filtering capacitor directly to 5VOUT and GNDA pin. See layout hints for more details. Low ESR electrolytic capacitors are recommended for VS filtering.

#### Attention

In case VSA is supplied by a different voltage source, make sure that VSA does not exceed VS by more than one diode drop upon power up or power down.

# 3.2 5 V Only Supply



Figure 3.2 5V only operation

While the standard application circuit is limited to roughly 5.5 V lower supply voltage, a 5 V only application lets the IC run from a normal 5 V +/-5% supply. In this application, linear regulator drop must be minimized. Therefore, the major 5 V load is removed by supplying VCC directly from the external supply. In order to keep supply ripple away from the analog voltage reference, 5 VOUT should have an own filtering capacity and the 5 VOUT pin does not become bridged to the 5 V supply.

### 3.3 External 5V Power Supply

When an external 5V power supply is available, the power dissipation caused by the internal linear regulator can be eliminated. This especially is beneficial in high voltage applications, and when thermal conditions are critical. There are two options for using this external 5V source: either the external 5V source is used to support the digital supply of the driver by supplying the VCC pin, or the complete internal voltage regulator becomes bridged and is replaced by the external supply voltage.

### 3.3.1 Support for the VCC Supply

This scheme uses an external supply for all digital circuitry within the driver (Figure 3.3). As the digital circuitry makes up for most of the power dissipation, this way the internal 5V regulator sees only low remaining load. The precisely regulated voltage of the internal regulator is still used as the reference for the motor current regulation as well as for supplying internal analog circuitry.

When cutting pin VCC from 5VOUT, make sure that the VCC supply comes up before or synchronously with the 5VOUT supply to ensure a correct power up reset of the internal logic. A simple schematic uses two diodes forming an OR of the internal and the external power supplies for VCC. In order to prevent the chip from drawing part of the power from its internal regulator, a low drop 1A Schottky diode is used for the external 5V supply path, while a silicon diode is used for the 5VOUT path. An enhanced solution uses a dual PNP transistor as an active switch. It minimizes voltage drop and thus gives best performance.

In certain setups, switching of VCC voltage can be eliminated. A third variant uses the VCC\_IO supply to ensure power-on reset. This is possible, if VCC\_IO comes up synchronously with or delayed to VCC. Use a linear regulator to generate a 3.3V VCC\_IO from the external 5V VCC source. This 3.3V regulator will cause a certain voltage drop. A voltage drop in the regulator of 0.9V or more (e.g. LD1117-3.3) ensures that the 5V supply already has exceeded the lower limit of about 3.0V once the reset conditions ends. The reset condition ends earliest, when VCC\_IO exceeds the undervoltage limit of minimum 2.1V. Make sure that the power-down sequence also is safe. Undefined states can result when VCC drops well below 4V without safely triggering a reset condition. Triggering a reset upon power-down can be ensured when VSA goes down synchronously with or before VCC.





VCC supplied from external 5V. 5V or 3.3V IO voltage.

VCC supplied from external 5V. 3.3V IO voltage generated from same source.



VCC supplied from external 5V using active switch. 5V or 3.3V IO voltage.

Figure 3.3 Using an external 5V supply for digital circuitry of driver (different options)

#### 3.3.2 Internal Regulator Bridged

In case a clean external 5V supply is available, it can be used for complete supply of analog and digital part (Figure 3.4). The circuit will benefit from a well regulated supply, e.g. when using a +/-1% regulator. A precise supply guarantees increased motor current precision, because the voltage at 5VOUT directly is the reference voltage for all internal units of the driver, especially for motor current control. For best performance, the power supply should have low ripple to give a precise and stable supply at 5VOUT pin with remaining ripple well below 5mV. Some switching regulators have a higher remaining ripple, or different loads on the supply may cause lower frequency ripple. In this case, increase capacity attached to 5VOUT. In case the external supply voltage has poor stability or low frequency ripple, this would affect the precision of the motor current regulation as well as add chopper noise.



Figure 3.4 Using an external 5V supply to bypass internal regulator

### 3.4 Optimizing Analog Precision

The 5VOUT pin is used as an analog reference for operation of the TMC5041. Performance will degrade when there is voltage ripple on this pin. Most of the high frequency ripple in a TMC5041 design results from the operation of the internal digital logic. The digital logic switches with each edge of the clock signal. Further, ripple results from operation of the charge pump, which operates with roughly 1MHz and draws current from the VCC pin. In order to keep this ripple as low as possible, an additional filtering capacitor can be put directly next to the VCC pin with vias to the GND plane giving a short connection to the digital GND pins (pin 6 and pin 34). Analog performance is best, when this ripple is kept away from the analog supply pin 5VOUT, using an additional series resistor of 2.2  $\Omega$ . The voltage drop on this resistor will be roughly 100 mV ( $I_{VCC}$  \* R).



Figure 3.5 RC-Filter on VCC for reduced ripple

### 3.5 Driver Protection and EME Circuitry

Some applications have to cope with ESD events caused by motor operation or external influence. Despite ESD circuitry within the driver chips, ESD events occurring during operation can cause a reset or even a destruction of the motor driver, depending on their energy. Especially plastic housings and belt drive systems tend to cause ESD events. It is best practice to avoid ESD events by attaching all

conductive parts, especially the motors themselves to PCB ground, or to apply electrically conductive plastic parts. In addition, the driver can be protected up to a certain degree against ESD events or live plugging / pulling the motor, which also causes high voltages and high currents into the motor connector terminals. A simple scheme uses capacitors at the driver outputs to reduce the dV/dt caused by ESD events. Larger capacitors will bring more benefit concerning ESD suppression, but cause additional current flow in each chopper cycle, and thus increase driver power dissipation, especially at high supply voltages. The values shown are example values – they might be varied between 100pF and 1nF. The capacitors also dampen high frequency noise injected from digital parts of the circuit and thus reduce electromagnetic emission. A more elaborate scheme uses LC filters to de-couple the driver outputs from the motor connector. Varistors in between of the coil terminals eliminate coil overvoltage caused by live plugging. Optionally protect all outputs by a varistor against ESD voltage.



Figure 3.6 Simple ESD enhancement and more elaborate motor output protection

### 4 SPI Interface

### 4.1 SPI Datagram Structure

The TMC5041 uses 40 bit SPI<sup>TM</sup> (Serial Peripheral Interface, SPI is Trademark of Motorola) datagrams for communication with a microcontroller. Microcontrollers which are equipped with hardware SPI are typically able to communicate using integer multiples of 8 bit. The NCS line of the TMC5072 must be handled in a way, that it stays active (low) for the complete duration of the datagram transmission.

Each datagram sent to the device is composed of an address byte followed by four data bytes. This allows direct 32 bit data word communication with the register set. Each register is accessed via 32 data bits even if it uses less than 32 data bits.

For simplification, each register is specified by a one byte address:

- For a read access the most significant bit of the address byte is 0.
- For a write access the most significant bit of the address byte is 1.

Most registers are write only registers, some can be read additionally, and there are also some read only registers.

| SPI DATAGRAM STRUCTURE                                               |                 |                                                 |                               |            |  |  |  |  |
|----------------------------------------------------------------------|-----------------|-------------------------------------------------|-------------------------------|------------|--|--|--|--|
| MSB (transmitted first)                                              |                 | 40 bit LSB (transmitted last)                   |                               |            |  |  |  |  |
| 39                                                                   |                 |                                                 |                               | 0          |  |  |  |  |
| → 8 bit address<br>← 8 bit SPI status                                | ← → 32 hit data |                                                 |                               |            |  |  |  |  |
| 39 32                                                                |                 | 31                                              | 0                             |            |  |  |  |  |
| → to TMC5041:  RW + 7 bit address  ← from TMC5041:  8 bit SPI status | 8 bit data      | 8 bit data                                      | 8 bit data                    | 8 bit data |  |  |  |  |
| 39 / 38 32                                                           | 31 24           | 15 8                                            | 7 0                           |            |  |  |  |  |
| 3832<br>3 3 3 3 3 3 3 3 3<br>9 8 7 6 5 4 3 2                         |                 | 2320 1916<br>2 2 2 2 1 1 1 1<br>3 2 1 0 9 8 7 6 | 1512 118<br>1 1 1 1 1 1 1 9 8 | 74 30      |  |  |  |  |

### 4.1.1 Selection of Write / Read (WRITE notREAD)

The read and write selection is controlled by the MSB of the address byte (bit 39 of the SPI datagram). This bit is 0 for read access and 1 for write access. So, the bit named W is a WRITE\_notREAD control bit. The active high write bit is the MSB of the address byte. So, 0x80 has to be added to the address for a write access. The SPI interface always delivers data back to the master, independent of the W bit. The data transferred back is the data read from the address which was transmitted with the *previous* datagram, if the previous access was a read access. If the previous access was a write access, then the data read back mirrors the previously received write data. So, the difference between a read and a write access is that the read access does not transfer data to the addressed register but it transfers the address only and its 32 data bits are dummies, and, further the following read or write access delivers back the data read from the address transmitted in the preceding read cycle.

A read access request datagram uses dummy write data. Read data is transferred back to the master with the subsequent read or write access. Hence, reading multiple registers can be done in a pipelined fashion.

Whenever data is read from or written to the TMC5041, the MSBs delivered back contain the SPI status, SPI\_STATUS, a number of eight selected status bits.

#### Example:

For a read access to the register (XACTUAL) with the address 0x21, the address byte has to be set to 0x21 in the access preceding the read access. For a write access to the register (VACTUAL), the address byte has to be set to 0x80 + 0x22 = 0xA2. For read access, the data bit might have any value (-). So, one can set them to 0.

| action                  | data sent to TMC5041 | data received from TMC5041 |
|-------------------------|----------------------|----------------------------|
| read XACTUAL            | → 0x2100000000       | ← 0xSS & unused data       |
| read XACTUAL            | → 0x2100000000       | ← 0xSS & XACTUAL           |
| write VMAX:= 0x00ABCDEF | → 0xA700ABCDEF       | ← 0xSS & XACTUAL           |
| write VMAX:= 0x00123456 | → 0xA700123456       | ← 0xSS00ABCDEF             |

<sup>\*)</sup> S: is a placeholder for the status bits SPI\_STATUS

#### 4.1.2 SPI Status Bits Transferred with Each Datagram Read Back

New status information becomes latched at the end of each access and is available with the next SPI transfer.

| SPI_ | SPI_STATUS - status flags transmitted with each SPI access in bits 39 to 32 |                                                                           |  |  |  |  |
|------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|--|--|
| Bit  | Bit Name Comment                                                            |                                                                           |  |  |  |  |
| 7    | -                                                                           | reserved (0)                                                              |  |  |  |  |
| 6    | status_stop_l(2)                                                            | RAMP_STAT2[0] - 1: Signals motor 2 stop left switch status                |  |  |  |  |
| 5    | status_stop_l(1)                                                            | RAMP_STAT1[0] - 1: Signals motor 1 stop left switch status                |  |  |  |  |
| 4    | velocity_reached(2)                                                         | RAMP_STAT2[8] - 1: Signals motor 2 has reached its target velocity        |  |  |  |  |
| 3    | velocity_reached(1)                                                         | RAMP_STAT1[8] - 1: Signals motor 1 has reached its target velocity        |  |  |  |  |
| 2    | driver_error(2)                                                             | GSTAT[2] – 1: Signals driver 2 driver error (clear by reading GSTAT)      |  |  |  |  |
| 1    | driver_error(1)                                                             | GSTAT[1] - 1: Signals driver 1 driver error (clear by reading GSTAT)      |  |  |  |  |
| 0    | reset_flag                                                                  | GSTAT[0] - 1: Signals, that a reset has occurred (clear by reading GSTAT) |  |  |  |  |

### 4.1.3 Data Alignment

All data are right aligned. Some registers represent unsigned (positive) values, some represent integer values (signed) as two's complement numbers, single bits or groups of bits are represented as single bits respectively as integer groups.

### 4.2 SPI Signals

The SPI bus on the TMC5041 has four signals:

- SCK bus clock input
- SDI serial data input
- SDO serial data output
- CSN chip select input (active low)

The slave is enabled for an SPI transaction by a low on the chip select input CSN. Bit transfer is synchronous to the bus clock SCK, with the slave latching the data from SDI on the rising edge of SCK and driving data to SDO following the falling edge. The most significant bit is sent first. A minimum of 40 SCK clock cycles is required for a bus transaction with the TMC5041.

If more than 40 clocks are driven, the additional bits shifted into SDI are shifted out on SDO after a 40-clock delay through an internal shift register. This can be used for daisy chaining multiple chips.

CSN must be low during the whole bus transaction. When CSN goes high, the contents of the internal shift register are latched into the internal control register and recognized as a command from the master to the slave. If more than 40 bits are sent, only the last 40 bits received before the rising edge of CSN are recognized as the command.

### 4.3 Timing

The SPI interface is synchronized to the internal system clock, which limits the SPI bus clock SCK to half of the system clock frequency. If the system clock is based on the on-chip oscillator, an additional 10% safety margin must be used to ensure reliable data transmission. All SPI inputs as well as the ENN input are internally filtered to avoid triggering on pulses shorter than 20ns. Figure 4.1 shows the timing parameters of an SPI bus transaction, and the table below specifies their values.



Figure 4.1 SPI timing

Hint
Usually this SPI timing is referred to as SPI MODE 3

| SPI interface timing                             | AC-Characteristics |                                                                                                       |                     |                        |                      |      |  |  |
|--------------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------|---------------------|------------------------|----------------------|------|--|--|
|                                                  | clock perio        | od: t <sub>CLK</sub>                                                                                  |                     |                        |                      |      |  |  |
| Parameter                                        | Symbol             | Conditions                                                                                            | Min                 | Тур                    | Max                  | Unit |  |  |
| SCK valid before or after change of CSN          | t <sub>cc</sub>    |                                                                                                       | 10                  |                        |                      | ns   |  |  |
| CSN high time                                    | t <sub>CSH</sub>   | *) Min time is for<br>synchronous CLK<br>with SCK high one<br>t <sub>CH</sub> before CSN high<br>only | t <sub>CLK</sub> *) | >2t <sub>CLK</sub> +10 |                      | ns   |  |  |
| SCK low time                                     | t <sub>CL</sub>    | *) Min time is for<br>synchronous CLK<br>only                                                         | t <sub>CLK</sub> *) | >t <sub>CLK</sub> +10  |                      | ns   |  |  |
| SCK high time                                    | t <sub>CH</sub>    | *) Min time is for<br>synchronous CLK<br>only                                                         | t <sub>CLK</sub> *) | >t <sub>CLK</sub> +10  |                      | ns   |  |  |
| SCK frequency using internal clock               | f <sub>SCK</sub>   | assumes minimum OSC frequency                                                                         |                     |                        | 4                    | MHz  |  |  |
| SCK frequency using external 16MHz clock         | f <sub>SCK</sub>   | assumes<br>synchronous CLK                                                                            |                     |                        | 8                    | MHz  |  |  |
| SDI setup time before rising edge of SCK         | t <sub>DU</sub>    |                                                                                                       | 10                  |                        |                      | ns   |  |  |
| SDI hold time after rising edge of SCK           | t <sub>DH</sub>    |                                                                                                       | 10                  |                        |                      | ns   |  |  |
| Data out valid time after falling SCK clock edge | t <sub>DO</sub>    | no capacitive load on SDO                                                                             |                     |                        | t <sub>FILT</sub> +5 | ns   |  |  |
| SDI, SCK and CSN filter delay time               | t <sub>FILT</sub>  | rising and falling edge                                                                               | 12                  | 20                     | 30                   | ns   |  |  |

# 5 Register Mapping

This chapter gives an overview of the complete register set. Some of the registers bundling a number of single bits are detailed in extra tables. The functional practical application of the settings is detailed in dedicated chapters.

#### Note

- All registers become reset to 0 upon power up, unless otherwise noted.
- Add 0x80 to the address **Addr** for write accesses!

| NOTATION OF HEXADECIMAL AND BINARY NUMBERS |                                               |  |
|--------------------------------------------|-----------------------------------------------|--|
| 0x                                         | precedes a hexadecimal number, e.g. 0x04      |  |
| %                                          | precedes a multi-bit binary number, e.g. %100 |  |

| NOTATION OF R/W FIELD |                             |
|-----------------------|-----------------------------|
| R                     | Read only                   |
| W                     | Write only                  |
| R/W                   | Read- and writable register |
| R+C                   | Clear upon read             |

#### **OVERVIEW REGISTER MAPPING**

| REGISTER                                           | DESCRIPTION                                                         |
|----------------------------------------------------|---------------------------------------------------------------------|
| General Configuration Registers                    | These registers contain                                             |
|                                                    | - global configuration                                              |
|                                                    | - global status flags                                               |
| Ramp Generator Motion Control Register Set         | This register set offers registers for                              |
|                                                    | - choosing a ramp mode                                              |
|                                                    | - choosing velocities                                               |
|                                                    | - homing                                                            |
|                                                    | <ul> <li>acceleration and deceleration</li> </ul>                   |
|                                                    | - target positioning                                                |
| Ramp Generator Driver Feature Control Register Set | This register set offers registers for                              |
|                                                    | <ul> <li>driver current control</li> </ul>                          |
|                                                    | <ul> <li>setting thresholds for coolStep operation</li> </ul>       |
|                                                    | <ul> <li>setting thresholds for different chopper modes</li> </ul>  |
|                                                    | <ul> <li>reference switch and stallGuard2 event</li> </ul>          |
|                                                    | configuration                                                       |
|                                                    | <ul> <li>a ramp and reference switch status register</li> </ul>     |
| Motor Driver Register Set                          | This register set offers registers for                              |
|                                                    | <ul> <li>setting / reading out microstep table and</li> </ul>       |
|                                                    | counter                                                             |
|                                                    | <ul> <li>chopper and driver configuration</li> </ul>                |
|                                                    | <ul> <li>coolStep and stallGuard2 configuration</li> </ul>          |
|                                                    | <ul> <li>reading out stallGuard2 values and driver error</li> </ul> |
|                                                    | flags                                                               |

# 5.1 General Configuration Registers

| R/W | Addr | n  | Register | Descri | Description / bit names                                                                          |  |  |
|-----|------|----|----------|--------|--------------------------------------------------------------------------------------------------|--|--|
|     |      |    |          | Bit    | GCONF - Global configuration flags                                                               |  |  |
|     |      |    |          | 02     | Reserved, set to 0                                                                               |  |  |
|     |      |    |          | 3      | poscmp_enable                                                                                    |  |  |
|     |      |    |          |        | 0: Outputs INT and PP are tristated.                                                             |  |  |
|     |      |    |          |        | 1: Position compare pulse (PP) and interrupt output                                              |  |  |
|     |      |    |          |        | (INT) are available                                                                              |  |  |
|     |      |    |          |        |                                                                                                  |  |  |
|     |      |    |          |        | Attention – do not leave the outputs floating in tristate condition, provide an external pull-up |  |  |
|     |      |    |          | 46     | Reserved, set to 0                                                                               |  |  |
|     |      |    |          | 75     | test_mode                                                                                        |  |  |
| RW  | 0x00 | 11 | GCONF    | ,      | 0: Normal operation                                                                              |  |  |
|     |      |    |          |        | 1: Enable analog test output on pin REFR2                                                        |  |  |
|     |      |    |          |        | TEST_SEL selects the function of REFR2:                                                          |  |  |
|     |      |    |          |        | 04: T120, DAC1, VDDH1, DAC2, VDDH2                                                               |  |  |
|     |      |    |          |        | Attention: Not for user, set to 0 for normal operation!                                          |  |  |
|     |      |    |          | 8      | shaft1                                                                                           |  |  |
|     |      |    |          |        | 1: Inverse motor 1 direction                                                                     |  |  |
|     |      |    |          | 9      | shaft2                                                                                           |  |  |
|     |      |    |          | 10     | 1: Inverse motor 2 direction lock_gconf                                                          |  |  |
|     |      |    |          | 10     | 1: GCONF is locked against further write access.                                                 |  |  |
|     |      |    |          | 11     | Reserved, set to 0                                                                               |  |  |
|     |      |    |          | Bit    | GSTAT – Global status flags                                                                      |  |  |
|     |      |    |          | 0      | reset                                                                                            |  |  |
|     |      |    |          |        | 1: Indicates that the IC has been reset since the last                                           |  |  |
|     |      |    |          |        | read access to GSTAT. All registers have been                                                    |  |  |
|     |      |    |          | 4      | cleared to reset values.                                                                         |  |  |
|     |      |    |          | 1      | drv_err1 1: Indicates, that driver 1 has been shut down due                                      |  |  |
|     |      |    |          |        | 1: Indicates, that driver 1 has been shut down due to overtemperature or short circuit detection |  |  |
|     |      |    |          |        | since the last read access. Read DRV STATUS1 for                                                 |  |  |
|     |      |    | CCTAT    |        | details. The flag can only be reset when all error                                               |  |  |
| R+C | 0x01 | 4  | GSTAT    |        | conditions are cleared.                                                                          |  |  |
|     |      |    |          | 2      | drv_err2                                                                                         |  |  |
|     |      |    |          |        | 1: Indicates, that driver 2 has been shut down due                                               |  |  |
|     |      |    |          |        | to overtemperature or short circuit detection                                                    |  |  |
|     |      |    |          |        | since the last read access. Read DRV_STATUS2 for                                                 |  |  |
|     |      |    |          |        | details. The flag can only be reset when all error conditions are cleared.                       |  |  |
|     |      |    |          | 3      | uv_cp                                                                                            |  |  |
|     |      |    |          |        | 1: Indicates an undervoltage on the charge pump.                                                 |  |  |
|     |      |    |          |        | The driver is disabled in this case.                                                             |  |  |
| W   | 0x03 | 4  | TECT CEI |        | test mode output                                                                                 |  |  |
| VV  | UXUS | 4  | TEST_SEL |        | on: Not for user, set to 0 for normal operation!                                                 |  |  |
|     |      |    |          | Bit    | INPUT                                                                                            |  |  |
|     |      | 8  |          | 06     | Unused, ignore these bits                                                                        |  |  |
| R   | 0x04 | +  | INPUT    | 7      | drv_enn_in: DRV_ENN pin polarity                                                                 |  |  |
|     |      | 8  |          | 8      | Unused, ignore this bit                                                                          |  |  |
|     |      |    |          | 31     | VERSION: 0x10=version of the IC                                                                  |  |  |
|     |      |    |          | 24     | Identical numbers mean full digital compatibility.                                               |  |  |

| GENER | GENERAL CONFIGURATION REGISTERS (0x000x0F)  |    |           |                                                                                                                              |  |  |
|-------|---------------------------------------------|----|-----------|------------------------------------------------------------------------------------------------------------------------------|--|--|
| R/W   | R/W Addr n Register Description I bit names |    |           |                                                                                                                              |  |  |
|       |                                             |    |           | Position comparison register for motor 1 position strobe.  Activate poscmp_enable to get position pulse on output PP.        |  |  |
| W     | 0x05                                        | 32 | X_COMPARE | <ul><li>XACTUAL = X_COMPARE:</li><li>Output PP becomes high. It returns to a low state, if the positions mismatch.</li></ul> |  |  |

# 5.2 Ramp Generator Registers

Addresses **Addr** are specified for motor 1 (upper value) and motor 2 (second address).

### 5.2.1 Ramp Generator Motion Control Register Set

| RAMP | AMP GENERATOR MOTION CONTROL REGISTER SET (MOTOR 1: 0x200x2D, MOTOR 2: 0x400x4D) |    |          |                                                                                                                                                                                                                                                                                                                     |                             |  |
|------|----------------------------------------------------------------------------------|----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|
| R/W  | Addr                                                                             | n  | Register | Description I bit names                                                                                                                                                                                                                                                                                             | Range [Unit]                |  |
| RW   | 0x20<br>0x40                                                                     | 2  | RAMPMODE | <ul> <li>RAMPMODE:</li> <li>O: Positioning mode (using all A, D and V parameters)</li> <li>1: Velocity mode to positive VMAX (using AMAX acceleration)</li> <li>2: Velocity mode to negative VMAX (using AMAX acceleration)</li> <li>3: Hold mode (velocity remains unchanged, unless stop event occurs)</li> </ul> | 03                          |  |
| RW   | 0x21<br>0x41                                                                     | 32 | XACTUAL  | Actual motor position (signed)  Hint: This value normally should only be modified, when homing the drive. In positioning mode, modifying the register content will start a motion.                                                                                                                                  | -2^31<br>+(2^31)-1          |  |
| R    | 0x22<br>0x42                                                                     | 24 | VACTUAL  | Actual motor velocity from ramp generator (signed)  The sign matches the motion direction. A negative sign means motion to lower XACTUAL.                                                                                                                                                                           | +-(2^23)-1<br>[µsteps / t]  |  |
| W    | 0x23<br>0x43                                                                     | 18 | VSTART   | Motor start velocity (unsigned)  Set VSTOP ≥ VSTART!                                                                                                                                                                                                                                                                | 0(2^18)-1<br>[µsteps / t]   |  |
| W    | 0x24<br>0x44                                                                     | 16 | A1       | First acceleration between VSTART and V1 (unsigned)                                                                                                                                                                                                                                                                 | 0(2^16)-1<br>[µsteps / ta²] |  |
| W    | 0x25<br>0x45                                                                     | 20 | V1       | First acceleration / deceleration phase threshold velocity (unsigned)  0: Disables A1 and D1 phase, use AMAX, DMAX only                                                                                                                                                                                             | 0(2^20)-1<br>[µsteps / t]   |  |
| W    | 0x26<br>0x46                                                                     | 16 | AMAX     | Second acceleration between V1 and VMAX (unsigned)  This is the acceleration and deceleration value for velocity mode.                                                                                                                                                                                              | 0(2^16)-1<br>[µsteps / ta²] |  |
| W    | 0x27<br>0x47                                                                     | 23 | VMAX     | Motion ramp target velocity (for positioning ensure VMAX ≥ VSTART) (unsigned)  This is the target velocity in velocity mode. It can be changed any time during a motion.                                                                                                                                            | 0(2^23)-512<br>[µsteps / t] |  |
| W    | 0x28<br>0x48                                                                     | 16 | DMAX     | Deceleration between VMAX and V1 (unsigned)                                                                                                                                                                                                                                                                         | 0(2^16)-1<br>[µsteps / ta²] |  |
| W    | 0x2A<br>0x4A                                                                     | 16 | D1       | Deceleration between V1 and VSTOP (unsigned)  Attention: Do not set 0 in positioning mode, even if V1=0!                                                                                                                                                                                                            | 1(2^16)-1<br>[µsteps / ta²] |  |

| R/W | Addr         | n  | Register  | Description I bit names                                                                                                                                                                                                                   | Range [Unit]                        |
|-----|--------------|----|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
|     |              |    |           | Motor stop velocity (unsigned)                                                                                                                                                                                                            | 1(2^18)-1<br>[µsteps / t]           |
| W   | 0x2B<br>0x4B | 18 | VSTOP     | Attention: Set VSTOP ≥ VSTART!                                                                                                                                                                                                            |                                     |
|     |              |    |           | Attention: Do not set 0 in positioning mode, minimum 10 recommended!                                                                                                                                                                      |                                     |
| W   | 0x2C<br>0x4C | 16 | TZEROWAIT | Waiting time after ramping down to zero velocity before next movement or direction inversion can start and before motor power down starts. Time range is about 0 to 2 seconds.                                                            | 0(2^16)-1 *<br>512 t <sub>CLK</sub> |
|     |              |    |           | This setting avoids excess acceleration e.g. from <i>VSTOP</i> to <i>-VSTART</i> .                                                                                                                                                        |                                     |
|     |              |    |           | Target position for ramp mode (signed). Write a new target position to this register in order to activate the ramp generator positioning in <i>RAMPMODE</i> =0. Initialize all velocity, acceleration and deceleration parameters before. | -2^31<br>+(2^31)-1                  |
| RW  | 0x2D<br>0x4D | 32 | XTARGET   | Hint: The position is allowed to wrap around, thus, XTARGET value optionally can be treated as an unsigned number.                                                                                                                        |                                     |
|     |              |    |           | Hint: The maximum possible displacement is +1-((2^31)-1).                                                                                                                                                                                 |                                     |
|     |              |    |           | Hint: When increasing V1, D1 or DMAX during a motion, rewrite XTARGET afterwards in order to trigger a second acceleration phase, if desired.                                                                                             |                                     |

# 5.2.2 Ramp Generator Driver Feature Control Register Set

| RAMP ( | RAMP GENERATOR DRIVER FEATURE CONTROL REGISTER SET (MOTOR 1: 0x300x36, MOTOR 2: 0x500x56) |              |                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|--------|-------------------------------------------------------------------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| R/W    | Addr                                                                                      | n            | Register                                                                                                                                                                                                                                                                                                                                                                                       | Description I bit names                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|        |                                                                                           |              |                                                                                                                                                                                                                                                                                                                                                                                                | Bit IHOLD_IRUN - Driver current control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| W      | 0x30<br>0x50                                                                              | 5 IHOLD IRUN | 40 IHOLD Standstill current (0=1/3231=32/32) In combination with stealthChop mode, setting IHOLD=0 allows to choose freewheeling or coil short circuit for motor stand still.  128 IRUN Motor run current (0=1/3231=32/32)  Hint: Choose sense resistors in a way, that normal IRUN is 16 to 31 for best microstep performance.  1916 IHOLDDELAY Controls the number of clock cycles for motor |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|        |                                                                                           |              |                                                                                                                                                                                                                                                                                                                                                                                                | power down after a motion as soon as <i>TZEROWAIT</i> has expired. The smooth transition avoids a motor jerk upon power down.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|        |                                                                                           |              |                                                                                                                                                                                                                                                                                                                                                                                                | 0: instant power down 115: Delay per current reduction step in multiple of 2^18 clocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| W      | 0x31<br>0x51                                                                              | 23           | VCOOLTHRS                                                                                                                                                                                                                                                                                                                                                                                      | This is the lower threshold velocity for switching on smart energy coolStep and stallGuard feature. Further it is the upper operation velocity for stealthChop. (unsigned)  Set this parameter to disable coolStep at low speeds, where it cannot work reliably. The stop on stall function (enable with sg_stop when using internal motion controller) becomes enabled when exceeding this velocity. It becomes disabled again once the velocity falls below this threshold. This allows for homing procedures with stallGuard by blanking out the stallGuard signal at low velocities (will not work in combination with stealthChop).  VHIGH ≥  VACT  ≥ VCOOLTHRS:  - coolStep and stop on stall are enabled, if configured  - Voltage PWM mode stealthChop is switched off, if configured  (Only bits 228 are used for value and for comparison) |  |
| W      | 0x32<br>0x52                                                                              | 23           | VHIGH                                                                                                                                                                                                                                                                                                                                                                                          | This velocity setting allows velocity dependent switching into a different chopper mode and fullstepping to maximize torque. (unsigned)   VACT  ≥ VHIGH: - coolStep is disabled (motor runs with normal current scale) - If vhighchm is set, the chopper switches to chm=1 with TFD=0 (constant off time with slow decay, only) If vhighfs is set, the motor operates in fullstep mode Voltage PWM mode stealthChop is switched off, if configured  (Only bits 228 are used for value and for comparison)                                                                                                                                                                                                                                                                                                                                            |  |

| RAMP ( | RAMP GENERATOR DRIVER FEATURE CONTROL REGISTER SET (MOTOR 1: 0x300x36, MOTOR 2: 0x500x56) |    |           |                                                       |  |  |
|--------|-------------------------------------------------------------------------------------------|----|-----------|-------------------------------------------------------|--|--|
| R/W    | Addr                                                                                      | n  | Register  | Description / bit names                               |  |  |
| RW     | 0x34                                                                                      | 12 | SW_MODE   | Switch mode configuration                             |  |  |
| KVV    | 0x54                                                                                      | 12 |           | See separate table!                                   |  |  |
| R+C    | 0x35                                                                                      | 14 | RAMP_STAT | Ramp status and switch event status                   |  |  |
| K+C    | 0x55                                                                                      | 14 |           | See separate table!                                   |  |  |
| R      | 0x36                                                                                      | 32 | XLATCH    | Ramp generator latch position, latches XACTUAL upon a |  |  |
| K      | 0x56                                                                                      | 52 | ALAICH    | programmable switch event (see SW_MODE).              |  |  |

Time reference t for velocities:  $t = 2^24 / f_{CLK}$ Time reference  $ta^2$  for accelerations:  $ta^2 = 2^41 / (f_{CLK})^2$