

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# **TMD2672**

# **Digital Proximity Detector**

## **General Description**

The TMD2672 family of devices provides a complete proximity detection system and digital interface logic in a single 8-pin surface mount module. The devices are register-set and pin-compatible with the TMD2671 series and includes new and improved proximity detection features. The proximity detection includes improved signal-to-noise and accuracy. A proximity offset register allows compensation for optical system crosstalk between the IR LED and the sensor. To prevent false proximity data measurement readings, a proximity saturation indicator bit signals that the internal analog circuitry has reached saturation. Interrupts have been enhanced with the addition of a sleep-on-interrupt feature that also allows for a single cycle operation. The device internal state machine provides the ability to put the device in a low-power mode in between proximity measurements, providing very low average power consumption.

The proximity detection system includes an LED driver and an IR LED, which are factory trimmed to eliminate the need for end-equipment calibration due to component variations.

Ordering Information and Content Guide appear at end of datasheet.



# **Key Benefits & Features**

The benefits and features of the TMD2672 digital proximity detector, are listed below:

Figure 1: Added Value of Using TMD2672

| Benefits                                                                                                                                                                            | Features                                                                                                                                                                                                                                     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                     | <ul> <li>Digital Proximity Detector, LED Driver, and IR LED in a<br/>Single Optical Module</li> </ul>                                                                                                                                        |
| <ul><li>Eliminates need for customer<br/>end-product calibration.</li><li>Reduces the proximity noise</li></ul>                                                                     | Register Set- and Pin-Compatible with the TMD2671     Series                                                                                                                                                                                 |
| <ul> <li>Control of system crosstalk and offset</li> <li>Prevents false proximity detection in bright light</li> <li>Selectable IR power-level without external resistor</li> </ul> | <ul> <li>Proximity Detection</li> <li>Reduced Proximity Count Variation (1)</li> <li>Programmable Offset Control Register (1)</li> <li>Saturation Indicator (1)</li> </ul>                                                                   |
| <ul> <li>Enables wide operating range</li> </ul>                                                                                                                                    | <ul> <li>Programmable Integration Time and Offset</li> <li>Current Sink Driver for IR LED</li> <li>16,000:1 Dynamic Range</li> </ul>                                                                                                         |
| Reduces external processor burden                                                                                                                                                   | Maskable Proximity Interrupt     Programmable Upper and Lower Thresholds with Persistence Filter                                                                                                                                             |
| Enables dynamic power dissipation control                                                                                                                                           | <ul> <li>Power Management         <ul> <li>Low Power 2.2μA Sleep State with User-Selectable</li> <li>Sleep-After-Interrupt Mode (1)</li> <li>90μA Wait State with Programmable Wait Time from 2.7ms to &gt; 8 seconds</li> </ul> </li> </ul> |
| Industry standard two-wire interface                                                                                                                                                | <ul> <li>I<sup>2</sup>C Fast Mode Compatible Interface         <ul> <li>Data Rates up to 400kbit/s</li> <li>Input Voltage Levels Compatible with V<sub>DD</sub> or 1.8V Bus</li> </ul> </li> </ul>                                           |
| Small foot-print module                                                                                                                                                             | • 3.94mm × 2.36mm × 1.35mm Package                                                                                                                                                                                                           |

#### Note(s) and/or Footnote(s):

1. New or improved feature

## **Applications**

- Mobile Handset Touchscreen Control and Automatic Speakerphone Enable
- Mechanical Switch Replacement
- Paper Alignment

Page 2ams DatasheetDocument Feedback[v1-00] 2015-Mar-23



## **End Products and Market Segments**

- Mobile Handsets, Tablets, Laptops and HDTVs
- · White Goods
- Toys
- Digital Signage
- Printing

## **Block Diagram**

The functional blocks of this device for reference are shown below:

Figure 2: TMD2672 Block Diagram



ams Datasheet Page 3
[v1-00] 2015-Mar-23
Document Feedback



#### **Detailed Description**

A fully integrated proximity detection solution is provided with an 850nm IR LED, LED driver circuit, and proximity detection engine. An internal LED driver (LDR) pin, is externally connected to the LED cathode (LEDK) to provide a controlled LED sink current. This is accomplished with a proprietary current calibration technique that accounts for all variances in silicon, optics, package, and most important, IR LED output power. This eliminates or greatly reduces the need for factory calibration that is required for most discrete proximity sensor solutions. The device is factory calibrated to achieve a proximity count reading at a specified distance with a specific number of pulses. In use, the number of proximity LED pulses can be programmed from 1 to 255 pulses, which allows different proximity distances to be achieved. Each pulse has a 16µs period, with a 7.2µs on time.

The device provides a separate pin for level-style interrupts. When interrupts are enabled and a pre-set value is exceeded, the interrupt pin is asserted and remains asserted until cleared by the controlling firmware. The interrupt feature simplifies and improves system efficiency by eliminating the need to poll a sensor for a proximity value. An interrupt is generated when the value of a proximity conversion exceeds either an upper or lower threshold. In addition, a programmable interrupt persistence feature allows the user to determine how many consecutive exceeded thresholds are necessary to trigger an interrupt.

Page 4

Document Feedback

[v1-00] 2015-Mar-23



# **Pin Assignments**

The TMD2672 pin assignments are described below:

Figure 3: Pin Diagram (Top View)

## Package Module-8:

Package drawing is not to scale



Figure 4: Terminal Functions

| Terr            | minal | Type | Description                                                                                  |  |  |
|-----------------|-------|------|----------------------------------------------------------------------------------------------|--|--|
| Name            | No.   | Туре | Description                                                                                  |  |  |
| V <sub>DD</sub> | 1     |      | Supply voltage                                                                               |  |  |
| SCL             | 2     | I    | I <sup>2</sup> C serial clock input terminal - clock signal for I <sup>2</sup> C serial data |  |  |
| GND             | 3     |      | Power supply ground. All voltages are referenced to GND.                                     |  |  |
| LEDA            | 4     |      | LED anode                                                                                    |  |  |
| LEDK            | 5     |      | LED cathode. Connect to LDR pin when using internal LED driver circuit.                      |  |  |
| LDR             | 6     | 0    | LED driver input for proximity IR LED, constant current source LED driver                    |  |  |
| INT             | 7     | 0    | Interrupt - open drain (active low)                                                          |  |  |
| SDA             | 8     | I/O  | I <sup>2</sup> C serial data I/O terminal - serial data I/O for I <sup>2</sup> C             |  |  |

ams Datasheet Page 5
[v1-00] 2015-Mar-23 Document Feedback



## **Absolute Maximum Ratings**

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Figure 5:
Absolute Maximum Ratings over Operating Free-Air Temperature Range (unless otherwise noted)

| Symbol           | Parameter                            | Min   | Max | Unit |
|------------------|--------------------------------------|-------|-----|------|
| V <sub>DD</sub>  | Supply voltage (1)                   |       | 3.8 | V    |
|                  | Input terminal voltage               | -0.5  | 3.8 | V    |
|                  | Output terminal voltage (except LDR) | -0.5  | 3.8 | V    |
|                  | Output terminal voltage (LDR)        |       | 3.8 | V    |
|                  | Output terminal current (except LDR) | -1    | 20  | mA   |
| T <sub>stg</sub> | Storage temperature range            | -40   | 85  | °C   |
|                  | ESD tolerance, human body model      | ±2000 |     | V    |

#### Note(s) and/or Footnote(s):

1. All voltages are with respect to GND.

Page 6

Document Feedback

[v1-00] 2015-Mar-23



## **Electrical Characteristics**

All limits are guaranteed. The parameters with min and max values are guaranteed with production tests or SQC (Statistical Quality Control) methods.

Figure 6: Recommended Operating Conditions

| Symbol          | Parameter                                                                 | Min | Nom | Max | Unit |
|-----------------|---------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>DD</sub> | Supply voltage                                                            | 2.6 | 3   | 3.6 | V    |
|                 | Supply voltage accuracy, V <sub>DD</sub> total error including transients | -3  |     | 3   | %    |
| T <sub>A</sub>  | Operating free-air temperature range (1)                                  | -30 |     | 85  | °C   |

#### Note(s) and/or Footnote(s):

Figure 7: Operating Characteristics,  $V_{DD} = 3V$ ,  $T_A = 25^{\circ}C$  (unless otherwise noted)

| Symbol            | Parameter                              | Test Conditions                            | Min                 | Тур | Max                 | Unit |  |
|-------------------|----------------------------------------|--------------------------------------------|---------------------|-----|---------------------|------|--|
|                   |                                        | Active - LDR pulse off                     |                     | 195 | 250                 |      |  |
| I <sub>DD</sub>   | Supply current                         | Wait state                                 |                     | 90  |                     | μΑ   |  |
|                   |                                        | Sleep state - no I <sup>2</sup> C activity |                     | 2.2 | 4                   |      |  |
| V <sub>OL</sub>   | INT, SDA output low                    | 3mA sink current                           | 0                   |     | 0.4                 | V    |  |
| *OL               | voltage                                | 6mA sink current                           | 0                   |     | 0.6                 | v    |  |
| I <sub>LEAK</sub> | Leakage current, SDA,<br>SCL, INT pins |                                            | -5                  |     | 5                   | μΑ   |  |
| I <sub>LEAK</sub> | Leakage current, LDR pin               |                                            | -5                  |     | 5                   | μΑ   |  |
| V <sub>IH</sub>   | SCL, SDA input high                    | TMD26721                                   | 0.7 V <sub>DD</sub> |     |                     | V    |  |
| YIH               | voltage                                | TMD26723                                   | 1.25                |     |                     | v    |  |
| V <sub>IL</sub>   | SCL, SDA input low                     | TMD26721                                   |                     |     | 0.3 V <sub>DD</sub> | V    |  |
| ▼ IL              | voltage                                | TMD26723                                   |                     |     | 0.54                | V    |  |

ams Datasheet Page 7
[v1-00] 2015-Mar-23 Document Feedback

<sup>1.</sup> While the device is operational across the temperature range, functionality will vary with temperature. Specifications are stated only at 25°C unless otherwise noted.



Figure 8: Proximity Characteristics,  $V_{DD} = V_{LEDA} = 3V$ ,  $T_A = 25^{\circ}$ C, PEN = 1 (unless otherwise noted)

| Symbol            | Parameter                               | Test Conditions                                                                                   | Min  | Тур  | Max  | Unit   |
|-------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------|------|------|------|--------|
| I <sub>DD</sub>   | Supply current                          | LED On                                                                                            |      | 3    |      | mA     |
|                   |                                         | LED On, PDRIVE = 0                                                                                |      | 100  |      |        |
| I <sub>LEDA</sub> | LEDA current <sup>(1)</sup>             | LED On, PDRIVE = 1                                                                                |      | 50   |      | mA     |
| LEDA              | LEDA current W                          | LED On, PDRIVE = 2                                                                                |      | 25   |      | ША     |
|                   |                                         | LED On, PDRIVE = 3                                                                                |      | 12.5 |      |        |
| PTIME             | ADC conversion steps                    |                                                                                                   | 1    |      | 256  | steps  |
| PTIME             | ADC conversion time                     | PTIME = 0xFF<br>(= 1 conversion step)                                                             | 2.58 | 2.73 | 2.9  | ms     |
| PTIME             | ADC counts per step                     | PTIME = 0xFF<br>(= 1 conversion step)                                                             | 0    |      | 1023 | counts |
| PPULSE            | LED pulses <sup>(5)</sup>               |                                                                                                   | 0    |      | 255  | pulses |
| LED On            | LED pulse width                         | PPULSE = 1, PDRIVE = 0                                                                            |      | 7.3  |      | μs     |
|                   | LED pulse period                        | PPULSE = 2, PDRIVE = 0                                                                            |      | 16.0 |      | μs     |
|                   | Proximity response, no target (offset)  | PPULSE = 8, PDRIVE = 0,<br>PGAIN = $4 \times (2)$                                                 |      | 100  |      | counts |
|                   | Prox count, 100mm target <sup>(3)</sup> | 73mm × 83mm, 90% reflective Kodak Gray Card, PGAIN = 4×, PPULSE = 8, PDRIVE = 0, PTIME = 0xFF (4) | 450  | 520  | 590  | counts |

#### Note(s) and/or Footnote(s):

- 1. Value is factory-adjusted to meet the Prox count specification. Considerable variation (relative to the typical value) is possible after adjustment.
- 2. Proximity offset varies with power supply characteristics and noise.
- $3.\ I_{LEDA}\ is\ factory\ calibrated\ to\ achieve\ this\ specification.\ Offset\ and\ crosstalk\ directly\ sum\ with\ this\ value\ and\ is\ system\ dependent.$
- 4. No glass or aperture above the module. Tested value is the average of 5 consecutive readings.
- 5. These parameters are ensured by design and characterization and are not 100% tested.
- 6. Proximity test was done using the following circuit. See "Application Information: Hardware" on page 31. section for recommended application circuit.

Page 8

Document Feedback

[v1-00] 2015-Mar-23



Figure 9: Proximity Test Circuit



Figure 10: IR LED Characteristics,  $V_{DD} = 3V$ ,  $T_A = 25^{\circ}C$ 

| Symbol         | Parameter                       | Test Conditions                                                     |   | Тур | Max | Unit |
|----------------|---------------------------------|---------------------------------------------------------------------|---|-----|-----|------|
| V <sub>F</sub> | Forward Voltage                 | I <sub>F</sub> = 20mA                                               |   | 1.4 | 1.5 | V    |
| V <sub>R</sub> | Reverse Voltage                 | $I_R = 10\mu A$                                                     | 5 |     |     | V    |
| P <sub>O</sub> | Radiant Power                   | I <sub>F</sub> = 20mA                                               |   |     |     | mW   |
| λ <sub>p</sub> | Peak Wavelength                 | I <sub>F</sub> = 20mA                                               |   | 850 |     | nm   |
| Δλ             | Spectral Radiation<br>Bandwidth | I <sub>F</sub> = 20mA                                               |   | 40  |     | nm   |
| T <sub>R</sub> | Optical Rise Time               | I <sub>F</sub> = 100mA, T <sub>W</sub> = 125ns,<br>duty cycle = 25% |   | 20  | 40  | ns   |
| T <sub>F</sub> | Optical Fall Time               | I <sub>F</sub> = 100mA, T <sub>W</sub> = 125ns,<br>duty cycle = 25% |   | 20  | 40  | ns   |

Figure 11: Wait Characteristics,  $V_{DD} = 3V$ ,  $T_A = 25$ °C, WEN = 1 (unless otherwise noted)

| Parameter  | Test Conditions              | Min | Тур  | Max | Unit  |
|------------|------------------------------|-----|------|-----|-------|
| Wait time  | WTIME = 0xFF (= 1 wait step) |     | 2.73 | 2.9 | ms    |
| Wait steps |                              | 1   |      | 256 | steps |

ams DatasheetPage 9[v1-00] 2015-Mar-23Document Feedback



Figure 12: AC Electrical Characteristics,  $V_{DD}$  = 3V,  $T_A$  = 25°C (unless otherwise noted)

| Symbol               | Parameter <sup>(1)</sup>                                                                     | Test Conditions | Min | Тур | Max | Unit |
|----------------------|----------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| f <sub>(SCL)</sub>   | Clock frequency (I <sup>2</sup> C only)                                                      |                 | 0   |     | 400 | kHz  |
| t <sub>(BUF)</sub>   | Bus free time between start and stop condition                                               |                 | 1.3 |     |     | μs   |
| t <sub>(HDSTA)</sub> | Hold time after (repeated) start condition. After this period, the first clock is generated. |                 | 0.6 |     |     | μs   |
| t <sub>(SUSTA)</sub> | Repeated start condition setup time                                                          |                 | 0.6 |     |     | μs   |
| t <sub>(SUSTO)</sub> | Stop condition setup time                                                                    |                 | 0.6 |     |     | μs   |
| t <sub>(HDDAT)</sub> | Data hold time                                                                               |                 | 0   |     |     | μs   |
| t <sub>(SUDAT)</sub> | Data setup time                                                                              |                 | 100 |     |     | ns   |
| t <sub>(LOW)</sub>   | SCL clock low period                                                                         |                 | 1.3 |     |     | μs   |
| t <sub>(HIGH)</sub>  | SCL clock high period                                                                        |                 | 0.6 |     |     | μs   |
| t <sub>F</sub>       | Clock/data fall time                                                                         |                 |     |     | 300 | ns   |
| t <sub>R</sub>       | Clock/data rise time                                                                         |                 |     |     | 300 | ns   |
| C <sub>i</sub>       | Input pin capacitance                                                                        |                 |     |     | 10  | pF   |

#### Note(s) and/or Footnote(s):

1. Specified by design and characterization; not production tested.

Figure 13:
Parameter Measurement Information: Timing Diagrams



Page 10ams DatasheetDocument Feedback[v1-00] 2015-Mar-23



# Typical Operating Characteristics

Figure 14: Spectral Responsivity



Figure 15: Normalized Responsivity vs. Angular Displacement



ams Datasheet Page 11
[v1-00] 2015-Mar-23 Document Feedback



Figure 16: Typical LDR Current vs. Voltage



Figure 17: Normalized  $I_{DD}$  vs.  $V_{DD}$  and Temperature



Page 12ams DatasheetDocument Feedback[v1-00] 2015-Mar-23



## **Principles of Operation**

#### **System State Machine**

An internal state machine provides system control of the proximity detection and power management features of the device. At power up, an internal power-on-reset initializes the device and puts it in a low-power Sleep state.

When a start condition is detected on the I<sup>2</sup>C bus, the device transitions to the Idle state where it checks the Enable register (0x00) PON bit. If PON is disabled, the device will return to the Sleep state to save power. Otherwise, the device will remain in the Idle state until a proximity function is enabled. Once enabled, the device will execute the Prox and Wait states in sequence as indicated in Figure 18. Upon completion and return to Idle, the device will automatically begin a new prox-wait cycle as long as PON and PEN are enabled.

If the Prox function generates an interrupt and the Sleep-After-Interrupt (SAI) feature is enabled the device will transition to the Sleep state and remain in a low-power mode until an I<sup>2</sup>C command is received.

See Interrupts for additional information.

Figure 18: Simplified State Diagram



ams Datasheet Page 13
[v1-00] 2015-Mar-23 Document Feedback



#### **Proximity Detection**

Proximity detection is accomplished by measuring the amount of IR energy, from the internal IR LED, reflected off an object to determine its distance. The internal proximity IR LED is driven by the integrated proximity LED current driver as shown in Figure 19.

Figure 19: Proximity Detection



The LED current driver, output on the LDR terminal, provides a regulated current sink that eliminates the need for an external current limiting resistor. PDRIVE sets the drive current to one of four selectable levels.

Referring to the Detailed State Machine figure, the LED current driver pulses the IR LED as shown in Figure 20 during the Prox Accum state. Figure 20 also illustrates that the LED On pulse has a fixed width of 7.3  $\mu$ s and period of 16.0  $\mu$ s. So, in addition to setting the proximity drive current, 1 to 255 proximity pulses (PPULSE) can be programmed. When deciding on the number of proximity pulses, keep in mind that the signal increases proportionally to PPULSE, while noise increases by the square root of PPULSE.

Page 14

Document Feedback [v1-00] 2015-Mar-23



Figure 20: **Proximity LED Current Driver Waveform** 



Figure 19 illustrates light rays emitting from the internal IR LED, reflecting off an object, and being absorbed by the CH0 and CH1 photodiodes. The proximity diode selector (PDIODE) determines which of the two photodiodes is used for a given proximity measurement. Note that neither photodiode is selected when the device first powers up, so PDIODE must be set for proximity detection to work.

Referring again to Figure 20, the reflected IR LED and the background energy is integrated during the LED On time, then during the LED Off time, the integrated background energy is subtracted from the LED On time energy, leaving the IR LED energy to accumulate from pulse to pulse. During LED On time integration, the proximity saturation bit in the Status register (0x13) will be set if the integrator saturates. This condition can occur if the proximity gain is set too high for the lighting conditions, such as in the presence of bright sunlight. Once asserted, PSAT will remain set until a special function proximity interrupt clear command is received from the host (see Command Register)

After the programmed number of proximity pulses have been generated, the proximity ADC converts and scales the proximity measurement to a 16-bit value, then stores the result in two 8-bit proximity data (PDATAx) registers. ADC scaling is controlled by the proximity ADC conversion time (PTIME) which is programmable from 1 to 256 2.73ms time units. However, depending on the application, scaling the proximity data will equally scale any accumulated noise. Therefore, in general, it is recommended to leave PTIME at the default value of one 2.73ms ADC conversion time (0xFF).

ams Datasheet Page 15 **Document Feedback** 



In many practical proximity applications, a number of optical system and environmental conditions can produce an offset in the proximity measurement result. To counter these effects, a proximity offset (POFFSET) is provided which allows the proximity data to be shifted positive or negative. Additional information on the use of the proximity offset feature is provided in available **ams** application notes.

Once the first proximity cycle has completed, the proximity valid (PVALID) bit in the Status register will be set and remain set until the proximity detection function is disabled (PEN).

For additional information on using the proximity detection function behind glass and for optical system design guidance, please see available **ams** application notes.

Page 16

Document Feedback

[v1-00] 2015-Mar-23



#### Interrupts

The interrupt feature simplifies and improves system efficiency by eliminating the need to poll the sensor for proximity values outside a user-defined range. While the interrupt function is always enabled and its status is available in the Status register (0x13), the output of the interrupt state can be enabled using the proximity interrupt enable (PIEN) field in the Enable register (0x00).

Two 16-bit interrupt threshold registers allow the user to set limits below and above a desired proximity range. An interrupt can be generated when the proximity data (PDATA) falls below the proximity interrupt low threshold (PILTx) or exceeds the proximity interrupt high threshold (PIHTx).

It is important to note that the thresholds are evaluated in sequence, first the low threshold, then the high threshold. As a result, if the low threshold is set above the high threshold, the high threshold is ignored and only the low threshold is evaluated.

To further control when an interrupt occurs, the device provides an interrupt persistence feature. The persistence filter allows the user to specify the number of consecutive out-of-range proximity occurrences before an interrupt is generated. The persistence filter register (0x0C) allows the user to set the proximity persistence filter (PPERS) values. See the persistence filter register for details on the persistence filter values. Once the persistence filter generates an interrupt, it will continue until a special function interrupt clear command is received (see Command Register).

Figure 21: **Programmable Interrupt** 



ams Datasheet Page 17 Document Feedback



#### **State Diagram**

The system state machine shown in Figure 18 provides an overview of the states and state transitions that provide system control of the device. This section highlights the programmable features that affect the state machine cycle time, and provides details to determine system level timing.

When the proximity detection feature is enabled (PEN), the state machine transitions through the Prox Init, Prox Accum, Prox Wait, and Prox ADC states. The Prox Init and Prox Wait times are a fixed 2.73ms, whereas the Prox Accum time is determined by the number of proximity LED pulses (PPULSE) and the Prox ADC time is determined by the integration time (PTIME). The formulas to determine the Prox Accum and Prox ADC times are given in the associated boxes in Figure 22. If an interrupt is generated as a result of the proximity cycle, it will be asserted at the end of the Prox ADC state and transition to the Sleep state if SAI is enabled.

When the power management feature is enabled (WEN), the state machine will transition in turn to the Wait state. The wait time is determined by WLONG, which extends normal operation by 12× when asserted, and WTIME. The formula to determine the wait time is given in the box associated with the Wait state in Figure 22.

Figure 22: Expanded State Diagram



Page 18ams DatasheetDocument Feedback[v1-00] 2015-Mar-23



#### **Power Management**

Power consumption can be managed with the Wait state because the wait state consumes only  $90\mu A$  of  $I_{\mbox{\scriptsize DD}}$  current. An example of the power management feature is shown in Figure 23. With the assumptions provided in the example, the average  $I_{DD}$  is estimated to be 157 $\mu$ A.

Figure 23: **Power Management** 

| System State<br>Machine State | Programmable<br>Parameter | Programmed<br>Value | Duration               | Typical<br>Current |
|-------------------------------|---------------------------|---------------------|------------------------|--------------------|
| Prox Init                     |                           |                     | 2.73ms                 | 0.195mA            |
| Prox Accum                    | PPULSE                    | 0x04                | 0.064ms                |                    |
| Prox Accum – LED On           |                           |                     | 0.029ms <sup>(1)</sup> | 103mA              |
| Prox Accum – LED Off          |                           |                     | 0.035ms <sup>(2)</sup> | 0.195mA            |
| Prox Wait                     |                           |                     | 2.73ms                 | 0.195mA            |
| Prox ADC                      | PTIME                     | 0xFF                | 2.73ms                 | 0.195mA            |
| Wait                          | WTIME                     | 0xEE                | 49.2ms                 | 0.090mA            |
| vvait                         | WLONG                     | 0                   | 72,21113               | 0.050IIIA          |

#### Note(s) and/or Footnote(s):

- 1. Prox Accum LED On time = 7.3 $\mu$ s per pulse  $\times$  4 pulses = 29.3 $\mu$ s = 0.029ms
- 2. Prox Accum LED Off time =  $8.7\mu s$  per pulse  $\times$  4 pulses =  $34.7\mu s$  = 0.035ms $Average\ IDD\ Current = ((2.73 \times 0.195) + (0.029 \times 103) + (0.035 \times 0.195) + (2 \times 2.73 \times 0.195) + (49.2 \times 0.090)) \ / \ 57.45 \approx 157 \ \mu A$

Keeping with the same programmed values as the example, Figure 24 shows how the average IDD current is affected by the Wait state time, which is determined by WEN, WTIME, and WLONG. Note that the worst-case current occurs when the Wait state is not enabled.

Figure 24: Average I<sub>DD</sub> Current

| WEN | WTIME | WLONG | Wait State | Average I <sub>DD</sub> Current |
|-----|-------|-------|------------|---------------------------------|
| 0   | n/a   | n/a   | 0ms        | 556μΑ                           |
| 1   | 0xFF  | 0     | 2.73ms     | 440μΑ                           |
| 1   | 0xEE  | 0     | 49.2ms     | 157μΑ                           |
| 1   | 0x00  | 0     | 699ms      | 99μΑ                            |
| 1   | 0x00  | 1     | 8389ms     | 90μΑ                            |

ams Datasheet Page 19 Document Feedback



#### I<sup>2</sup>C Protocol

Interface and control are accomplished through an  $I^2C$  serial compatible interface (standard or fast mode) to a set of registers that provide access to device control functions and output data. The devices support the 7-bit  $I^2C$  addressing protocol.

The I<sup>2</sup>C standard provides for three types of bus transaction: read, write, and a combined protocol (Figure 25). During a write operation, the first byte written is a command byte followed by data. In a combined protocol, the first byte written is the command byte followed by reading a series of bytes. If a read command is issued, the register address from the previous command will be used for data access. Likewise, if the MSB of the command is not set, the device will write a series of bytes at the address stored in the last valid command with a register address. The command byte contains either control information or a 5-bit register address. The control commands can also be used to clear interrupts.

The I<sup>2</sup>C bus protocol was developed by Philips (now NXP). For a complete description of the I<sup>2</sup>C protocol, please review the NXP I<sup>2</sup>C design specification at

http://www.i2c-bus.org/references.

Figure 25: I<sup>2</sup>C Protocols



Page 20
Document Feedback
[v1-00] 2015-Mar-23



## **Register Set**

The device is controlled and monitored by data registers and a command register accessed through the serial interface. These registers provide for a variety of control functions and can be read to determine results of the ADC conversions. The Register Set is summarized in Figure 26.

Figure 26: **Register Address** 

| Address | Register Name | R/W | Register Function                            | Reset Value |
|---------|---------------|-----|----------------------------------------------|-------------|
|         | COMMAND       | W   | Specifies register address                   | 0x00        |
| 0x00    | ENABLE        | R/W | Enables states and interrupts                | 0x00        |
| 0x02    | PTIME         | R/W | Proximity ADC time                           | 0xFF        |
| 0x03    | WTIME         | R/W | Wait time                                    | 0xFF        |
| 0x08    | PILTL         | R/W | Proximity interrupt low threshold low byte   | 0x00        |
| 0x09    | PILTH         | R/W | Proximity interrupt low threshold high byte  | 0x00        |
| 0x0A    | PIHTL         | R/W | Proximity interrupt high threshold low byte  | 0x00        |
| 0x0B    | PIHTH         | R/W | Proximity interrupt high threshold high byte | 0x00        |
| 0x0C    | PERS          | R/W | Interrupt persistence filter                 | 0x00        |
| 0x0D    | CONFIG        | R/W | Configuration                                | 0x00        |
| 0x0E    | PPULSE        | R/W | Proximity pulse count                        | 0x00        |
| 0x0F    | CONTROL       | R/W | Control register                             | 0x00        |
| 0x11    | REVISION      | R   | Die revision number                          | Rev Num.    |
| 0x12    | ID            | R   | Device ID                                    | ID          |
| 0x13    | STATUS        | R   | Device status                                | 0x00        |
| 0x18    | PDATAL        | R   | Proximity ADC low data register              | 0x00        |
| 0x19    | PDATAH        | R   | Proximity ADC high data register             | 0x00        |
| 0x1E    | POFFSET       | R/W | Proximity Offset register                    | 0x00        |

The mechanics of accessing a specific register depends on the specific protocol used. See the section on I<sup>2</sup>C protocols on the previous pages. In general, the Command register is written first to specify the specific control/status register for following read/write operations.

ams Datasheet Page 21 **Document Feedback** 



# **Command Register**

The Command Register specifies the address of the target register for future write and read operations.

Figure 27: Command Register

7 6 5 4 3 2 1 0

COMMAND TYPE ADD

| Field   | Bits | Description                                                                                                                                                                       |                                                                                                                                                                |  |  |
|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| COMMAND | 7    | Select Command Register. Must write as 1 when addressing Command Register.                                                                                                        |                                                                                                                                                                |  |  |
|         |      | Selects type of transaction to follow in subsequent data transfers:                                                                                                               |                                                                                                                                                                |  |  |
|         | 6:5  | Field Value                                                                                                                                                                       | Description                                                                                                                                                    |  |  |
|         |      | 00                                                                                                                                                                                | Repeated byte protocol transaction                                                                                                                             |  |  |
| TVDE    |      | 01                                                                                                                                                                                | Auto-increment protocol transaction                                                                                                                            |  |  |
| TYPE    |      | 10                                                                                                                                                                                | Reserved - Do not use                                                                                                                                          |  |  |
|         |      | 11                                                                                                                                                                                | Special function - See description below                                                                                                                       |  |  |
|         |      | Transaction type 00 will repeatedly read the same register with each data access.  Transaction type 01 will provide an auto-increment function to read successive register bytes. |                                                                                                                                                                |  |  |
|         |      | see above, this field eithe                                                                                                                                                       | Function Register. Depending on the transaction type, er specifies a special function command or selects the gister for following write and read transactions: |  |  |
|         | 4:0  | Field Value                                                                                                                                                                       | Description                                                                                                                                                    |  |  |
| ADD     |      | 00000                                                                                                                                                                             | Normal - no action                                                                                                                                             |  |  |
|         |      | 00101                                                                                                                                                                             | Proximity interrupt clear                                                                                                                                      |  |  |
|         |      | Proximity Interrupt Clear function is self clearing.                                                                                                                              | clears any pending proximity interrupt. This special                                                                                                           |  |  |

Page 22ams DatasheetDocument Feedback[v1-00] 2015-Mar-23



## **Enable Register (0x00)**

The Enable Register is used to power the device on/off, enable functions, and interrupts.

Figure 28: **Enable Register** 

7 6 5 4 3 2 1 0 Reserved SAI **PIEN** Reserved WEN PEN Reserved **PON** 

| Field    | Bits | Description                                                                                                                                                                      |  |  |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Reserved | 7    | Reserved. Write as 0.                                                                                                                                                            |  |  |
| SAI      | 6    | Sleep After Interrupt. 0 = not enabled, 1 = enabled                                                                                                                              |  |  |
| PIEN     | 5    | Proximity Interrupt Mask. When asserted, permits proximity interrupts to be generated.                                                                                           |  |  |
| Reserved | 4    | Reserved. Write as 0.                                                                                                                                                            |  |  |
| WEN      | 3    | Wait Enable. This bit activates the wait feature. Writing a 1 activates the wait timer. Writing a 0 disables the wait timer.                                                     |  |  |
| PEN      | 2    | Proximity Enable. This bit activates the proximity function. Writing a 1 enables proximity. Writing a 0 disables proximity.                                                      |  |  |
| Reserved | 1    | Reserved. Write as 0.                                                                                                                                                            |  |  |
| PON      | 0    | Power ON. This bit activates the internal oscillator to permit the timers and ADC channel to operate. Writing a 1 activates the oscillator. Writing a 0 disables the oscillator. |  |  |

## Proximity Time Control Register (0x02)

The Proximity Timing Register controls the integration time of the proximity ADC in 2.73ms increments. Upon power up, the Proximity Time Register is set to 0xFF. It is recommended that this register be programmed to a value of 0xFF (1 integration cycle).

Figure 29: **Proximity Time Control Register** 

| Field     | Bits | Description |              |      |           |
|-----------|------|-------------|--------------|------|-----------|
| PTIME 7:0 | 7:0  | Value       | INTEG_CYCLES | Time | Max Count |
|           | 0xFF | 1           | 2.73ms       | 1023 |           |

ams Datasheet Page 23 **Document Feedback** 



#### Wait Time Register (0x03)

Wait time is set 2.73ms increments unless the WLONG bit is asserted, in which case the wait times are  $12\times$  longer. WTIME is programmed as a 2's complement number. Upon power up, the Wait Time Register is set to 0xFF.

Figure 30: Proximity Time Control Register

| Field     | Bits           | Description |                  |                  |           |
|-----------|----------------|-------------|------------------|------------------|-----------|
| WTIME 7:0 | Register Value | Wait Time   | Time (WLONG = 0) | Time (WLONG = 1) |           |
|           | 7:0            | 0xFF        | 1                | 2.72ms           | 0.032 sec |
|           |                | 0xB6        | 74               | 200ms            | 2.4 sec   |
|           |                | 0x00        | 256              | 700ms            | 8.3 sec   |

#### Note(s) and/or Footnote(s):

1. The Proximity Wait Time Register should be configured before PEN is asserted.

# Proximity Interrupt Threshold Register (0x08 - 0x0B)

The Proximity Interrupt Threshold Registers provide the values to be used as the high and low trigger points for the comparison function for interrupt generation. If the value generated by proximity channel crosses below the lower threshold specified, or above the higher threshold, an interrupt is signaled to the host processor.

Figure 31: Proximity Interrupt Threshold Register

| Register | Address | Bits | Description                         |
|----------|---------|------|-------------------------------------|
| PILTL    | 0x08    | 7:0  | Proximity low threshold lower byte  |
| PILTH    | 0x09    | 7:0  | Proximity low threshold upper byte  |
| PIHTL    | 0x0A    | 7:0  | Proximity high threshold lower byte |
| PIHTL    | 0x0B    | 7:0  | Proximity high threshold upper byte |

Page 24

Document Feedback [v1-00] 2015-Mar-23



## Persistence Register (0x0C)

The Persistence Register controls the filtering interrupt capabilities of the device. Configurable filtering is provided to allow interrupts to be generated after each ADC integration cycle or if the ADC integration has produced a result that is outside of the values specified by threshold register for some specified amount of time.

Figure 32: Persistence Register

7 6 5 4 3 2 1 0

PPERS Reserved

| Field    | Bits | Description                                                                                  |         |                                              |  |  |
|----------|------|----------------------------------------------------------------------------------------------|---------|----------------------------------------------|--|--|
|          |      | Proximity Interrupt Persistence. Controls rate of proximity interrupt to the host processor. |         |                                              |  |  |
|          |      | Field Value                                                                                  | Meaning | Interrupt Persistence Function               |  |  |
|          |      | 0000                                                                                         |         | Every proximity cycle generates an interrupt |  |  |
| PPERS    | 7:4  | 0001                                                                                         | 1       | 1 proximity value out of range               |  |  |
|          |      | 0010                                                                                         | 2       | 2 consecutive proximity values out of range  |  |  |
|          |      |                                                                                              |         |                                              |  |  |
|          |      | 1111                                                                                         | 15      | 15 consecutive proximity values out of range |  |  |
| Reserved | 3:0  | Default setting is 0x00.                                                                     |         |                                              |  |  |

## **Configuration Register (0x0D)**

The Configuration Register sets the wait long time.

Figure 33: Enable Register

7 6 5 4 3 2 1 0

Reserved WLONG Reserved

| Field    | Bits | Description                                                                                                         |
|----------|------|---------------------------------------------------------------------------------------------------------------------|
| Reserved | 7:2  | Reserved. Write as 0.                                                                                               |
| WLONG    | 1    | Wait Long. When asserted, the wait cycles are increased by a factor 12× from that programmed in the WTIME register. |
| Reserved | 0    | Reserved. Write as 0.                                                                                               |

ams Datasheet Page 25
[v1-00] 2015-Mar-23 Document Feedback