

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# **TS4621E**

# High-performance class-G stereo headphone amplifier with I<sup>2</sup>C volume control

### **Features**

- Power supply range: 2.3 V to 4.8 V
- 0.6 mA/channel quiescent current
- 2.1 mA current consumption with 100 µW/channel (10 dB crest factor)
- 0.006% typical THD+N at 1 kHz
- 100 dB typical PSRR at 217 Hz
- 100 dB of SNR A-weighted at G = 0 dB
- Zero pop and click
- I<sup>2</sup>C interface for volume control
- Digital volume control range from -60 dB to +4 dB
- Independent right and left channel shutdown control
- Integrated high-efficiency buck converter
- Low software standby current: 5 µA max
- Output-coupling capacitors removed
- Thermal shutdown and short-circuit protection
- Flip-chip package: 1.65 mm x 1.65 mm, 400 µm pitch, 16 bumps

# **Applications**

- Cellular phones, smart phones
- Mobile internet devices
- PMP/MP3 players

# **Description**

The TS4621E is a class-G stereo headphone driver dedicated to high audio performance, high power efficiency and space-constrained applications.

It is based on the core technology of a low power dissipation amplifier combined with a high-efficiency buck converter for supplying this amplifier.

# 

When powered by a battery, the buck converter generates the appropriate voltage to the amplifier depending on the amplitude of the audio signal to supply the headsets. It achieves a total 2.1 mA current consumption at 100  $\mu$ W output power (10 dB crest factor).

THD+N is 0.02% maximum at 1 kHz and PSRR is 100 dB at 217 Hz, which ensures a high audio quality of the device in a wide range of environments.

The traditionally bulky output coupling capacitors can be removed.

A dedicated common-mode sense pin removes parasitic ground noise.

The TS4621E is designed to be used with an output serial resistor. It ensures unconditional stability over a wide range of capacitive loads.

The TS4621E is packaged in a tiny 16-bump flip-chip package with a pitch of 400 µm.

Contents TS4621E

# **Contents**

| 1 | Abs  | olute maximum ratings and operating conditions | 3 |
|---|------|------------------------------------------------|---|
| 2 | Турі | cal application schematics                     | 5 |
| 3 | Elec | etrical characteristics                        | 7 |
| 4 | Арр  | lication information                           | 2 |
|   | 4.1  | I <sup>2</sup> C bus interface                 | 2 |
|   |      | 4.1.1 I <sup>2</sup> C bus operation           | 2 |
|   |      | 4.1.2 Control register CR2 - address 2         | 4 |
|   |      | 4.1.3 Control register CR1 - address 1         | 5 |
|   | 4.2  | Wake-up and standby time definition            | 6 |
|   | 4.3  | Common mode sense                              | 7 |
| 5 | Pack | kage information                               | 8 |
| 6 | Orde | ering information                              | 0 |
| 7 | Revi | ision history                                  | 1 |

# 1 Absolute maximum ratings and operating conditions

Table 1. Absolute maximum ratings

| Symbol                             | Parameter                                                                                       | Value                             | Unit |
|------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------|------|
| V <sub>CC</sub>                    | Supply voltage <sup>(1)</sup> during 1ms.                                                       | 5.5                               | V    |
| V <sub>in+</sub> ,V <sub>in-</sub> | Input voltage referred to ground                                                                | +/- 1.2                           | V    |
| T <sub>stg</sub>                   | Storage temperature                                                                             | -65 to +150                       | °C   |
| T <sub>j</sub>                     | Maximum junction temperature <sup>(2)</sup>                                                     | 150                               | °C   |
| R <sub>thja</sub>                  | Thermal resistance junction to ambient (3)                                                      | 200                               | °C/W |
| P <sub>d</sub>                     | Power dissipation                                                                               | Internally limited <sup>(4)</sup> |      |
|                                    | Human body model (HBM) <sup>(5)</sup> All pins VOUTR, VOUTL vs. AGND                            | 2<br>4                            | kV   |
|                                    | Machine model (MM), min. value <sup>(6)</sup>                                                   | 100                               | V    |
| ESD                                | Charge device model (CDM) All pins VOUTR, VOUTL                                                 | 500<br>750                        | ٧    |
|                                    | IEC61000-4-2 level 4, contact <sup>(7)</sup> IEC61000-4-2 level 4, air discharge <sup>(7)</sup> | +/- 8<br>+/- 15                   | kV   |
| Latch-up                           | Latch-up immunity                                                                               | 200                               | mA   |
|                                    | Lead temperature (soldering, 10 sec)                                                            | 260                               | °C   |

- 1. All voltage values are measured with respect to the ground pin.
- 2. Thermal shutdown is activated when maximum junction temperature is reached.
- 3. The device is protected from over-temperature by a thermal shutdown mechanism, active at 150° C.
- 4. Exceeding the power derating curves for long periods may provoke abnormal operation.
- 5. Human body model: a 100 pF capacitor is charged to the specified voltage, then discharged through a 1.5 k $\Omega$  resistor between two pins of the device. This is done for all couples of connected pin combinations while the other pins are floating.
- 6. Machine model: a 200 pF capacitor is charged to the specified voltage, then discharged directly between two pins of the device with no external series resistor (internal resistor < 5  $\Omega$ ). This is done for all couples of connected pin combinations while the other pins are floating.
- 7. The measurement is performed on an evaluation board, with ESD protection EMIF02-AV01F3.

Table 2. Operating conditions

| Symbol            | Parameter                                                                  | Value                  | Unit |
|-------------------|----------------------------------------------------------------------------|------------------------|------|
| V <sub>CC</sub>   | Supply voltage                                                             | 2.3 to 4.8             | V    |
| HPVDD             | Buck DC output voltages High rail voltage Low rail voltage                 | 1.9<br>1.2             | V    |
| SDA, SCL          | Input voltage range                                                        | GND to V <sub>cc</sub> | V    |
| R <sub>L</sub>    | Load resistor                                                              | ≥ 16                   | Ω    |
| C <sub>L</sub>    | Load capacitor Serial resistor of 12 $\Omega$ minimum, $R_L \ge 16 \Omega$ | 0.8 to 100             | nF   |
| T <sub>oper</sub> | Operating free air temperature range                                       | -40 to +85             | °C   |
| R <sub>thja</sub> | Flip-chip thermal resistance junction to ambient                           | 90                     | °C/W |

### **Typical application schematics** 2



Typical application schematics for the TS4621E

Table 3. TS4621E pin description

| Pin number | Pin name | Pin definition                                                                                   |
|------------|----------|--------------------------------------------------------------------------------------------------|
| A1         | SW       | Switching node of the buck converter                                                             |
| A2         | AVDD     | Analog supply voltage, connect to battery                                                        |
| A3         | VOUTL    | Output signal for left audio channel                                                             |
| A4         | INL-     | Negative input signal for left audio channel                                                     |
| B1         | AGND     | Device ground                                                                                    |
| B2         | C1       | Flying capacitor terminal for internal negative supply generator                                 |
| B3         | HPVDD    | Buck converter output, power supply for amplifier                                                |
| B4         | INL+     | Positive input signal for left audio channel                                                     |
| C1         | C2       | Flying capacitor terminal for internal negative supply generator                                 |
| C2         | PVSS     | Negative supply generator output                                                                 |
| СЗ         | CMS      | Common mode sense, to be connected as close as possible to the ground of headphone/line out plug |
| C4         | INR+     | Positive input signal for right audio channel                                                    |
| D1         | SDA      | I <sup>2</sup> C data signal, up to V <sub>CC</sub> tolerant input                               |
| D2         | SCL      | I <sup>2</sup> C clock signal, up to V <sub>CC</sub> tolerant input                              |
| D3         | VOUTR    | Output signal for right audio channel                                                            |
| D4         | INR-     | Negative input signal for right audio channel                                                    |

Table 4. TS4621E component description

| Component        | Value                        | Description                                                                                                                                                                                                                                                                                                                         |
|------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Cs               | 2.2 µF                       | Decoupling capacitors for $V_{CC}$ . A 2.2 $\mu F$ capacitor is sufficient for proper decoupling of the TS4621E. An X5R dielectric and 10 V rating voltage is recommended to minimize $\Delta C/\Delta V$ when $V_{CC}=4.8~V$ . Must be placed as close as possible to the TS4621E to minimize parasitic inductance and resistance. |
| C12              | 2.2 µF                       | Capacitor for internal negative power supply operation. An X5R dielectric and 6.3 V rating voltage is recommended to minimize $\Delta C/\Delta V$ when HPVDD = 1.9 V. Must be placed as close as possible to the TS4621E to minimize parasitic inductance and resistance.                                                           |
| C <sub>SS</sub>  | 2.2 µF                       | Filtering capacitor for internal negative power supply. An X5R dielectric and 6.3 V rating voltage is recommended to minimize $\Delta C/\Delta V$ when HPVDD = 1.9 V.                                                                                                                                                               |
| C <sub>in</sub>  | $Cin = \frac{1}{2\pi ZinFc}$ | Input coupling capacitor that forms with Zin/2 a first-order high-pass filter with a -3 dB cutoff frequency FC. For example, at maximum gain G = 4 dB, Zin = 12.5 k $\Omega$ , $C_{in}$ = 2.2 $\mu$ F, therefore FC = 6 Hz.                                                                                                         |
| C <sub>out</sub> | 0.8 to 100 nF                | Output capacitor of 0.8 nF minimum to 100 nF maximum. This capacitor is mandatory for operation of the TS4621E.                                                                                                                                                                                                                     |
| R <sub>out</sub> | 12 Ω min.                    | Output resistor in-series with the TS4621E output. This 12 $\Omega$ minimum resistor is mandatory for operation of the TS4621E.                                                                                                                                                                                                     |
| L1               | 3.3 µH                       | Inductor for the buck convertor.<br>References of inductors:<br>FDK: MIPSZ2012D3R3 (DC resistance = 0.19 $\Omega$ , rated current = 0.8 A)<br>Murata: LQM2MPN3R3G0 (DC resistance = 0.12 $\Omega$ , rated current = 1.2 A)                                                                                                          |
| C <sub>t</sub>   | 10 μF                        | Tank capacitor for internal buck convertor. An X5R dielectric and 6.3 V rating voltage is recommended to minimize $\Delta C/\Delta V$ when HPVDD = 1.9 V. ESR of the $C_t$ capacitor must be as low as possible to obtain the best buck efficiency.                                                                                 |

# 3 Electrical characteristics

Table 5. Electrical characteristics of the  $I^2C$  interface for  $V_{CC} = +3.6$  V, AGND = 0 V,  $T_{amb} = 25^{\circ}C$  (unless otherwise specified)

|                 | , allip                                                    |      |                                |      |      |
|-----------------|------------------------------------------------------------|------|--------------------------------|------|------|
| Symbol          | Parameter                                                  | Min. | Тур.                           | Max. | Unit |
| $V_{IL}$        | Low level input voltage on SDA, SCL pins                   |      |                                | 0.6  | V    |
| V <sub>IH</sub> | High level input voltage on SDA, SCL pins                  | 1.2  |                                |      | V    |
| $V_{OL}$        | Low level output voltage, SDA pin, I <sub>sink</sub> = 3mA |      |                                | 0.4  | ٧    |
| l <sub>in</sub> | Input current on SDA, SCL                                  |      | V <sub>SDA, SCL</sub><br>600kΩ | 10   | μΑ   |

Table 6. Electrical characteristics of the amplifier for  $V_{CC}$  = +3.6 V, AGND = 0 V,  $R_L$ = 32  $\Omega$  + 15  $\Omega$ ,  $T_{amb}$  = 25° C (unless otherwise specified)

| Symbol            | Parameter                                                                                                                                                                                                                                                                                                                                                                                                      | Min.              | Тур.                                   | Max.            | Unit             |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------|-----------------|------------------|
| I <sub>CC</sub>   | Quiescent supply current, no input signal, both channels enabled                                                                                                                                                                                                                                                                                                                                               |                   | 1.2                                    | 1.5             | mA               |
| I <sub>s</sub>    | Supply current, with input modulation, both channels enabled, HPVDD = 1.2 V, output power per channel, F=1kHz  Pout = $100 \mu$ W at 3 dB crest factor  Pout = $500 \mu$ W at 3 dB crest factor  Pout = $1 \mu$ W at 3 dB crest factor  Pout = $100 \mu$ W at 10 dB crest factor  Pout = $500 \mu$ W at 10 dB crest factor  Pout = $100 \mu$ W at 10 dB crest factor  Pout = $100 \mu$ W at 10 dB crest factor |                   | 2.3<br>3.7<br>4.7<br>2.1<br>3.1<br>3.9 | 3.5<br>5<br>6.5 | mA               |
| I <sub>STBY</sub> | Standby current, no input signal, $I^2C$ CR1 = 01h $V_{SDA} = 0$ V, $V_{SCL} = 0$ V                                                                                                                                                                                                                                                                                                                            |                   | 0.6                                    | 5               | μА               |
| V <sub>in</sub>   | Input differential voltage range <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                |                   |                                        | 1               | $V_{rms}$        |
| V <sub>oo</sub>   | Output offset voltage<br>No input signal                                                                                                                                                                                                                                                                                                                                                                       | -500              |                                        | +500            | μV               |
| V <sub>out</sub>  | Maximum output voltage, in-phase signals $R_L=16~\Omega, THD+N=1\%~max, f=1~kHz$ $R_L=47~\Omega, THD+N=1\%~max, f=1~kHz$ $R_L=10~k\Omega, R_s=15~\Omega, C_L=1~nF, THD+N=1\%~max, f=1~kHz$                                                                                                                                                                                                                     | 0.6<br>1.0<br>1.0 | 0.8<br>1.1<br>1.3                      |                 | V <sub>rms</sub> |
| THD+N             | Total harmonic distortion + noise, G = 0 dB  V <sub>out</sub> = 700 mVrms, F = 1 kHz  V <sub>out</sub> = 700 mVrms, 20 Hz < F < 20 kHz                                                                                                                                                                                                                                                                         |                   | 0.006<br>0.05                          | 0.02            | %                |
| PSRR              | Power supply rejection ratio <sup>(1)</sup> , $V_{ripple}$ = 200 m $V_{pp}$ , grounded inputs $F = 217 \text{ Hz}, G = 0 \text{ dB}, R_L \ge 16 \Omega$ $F = 10 \text{ kHz}, G = 0 \text{ dB}, R_L \ge 16 \Omega$                                                                                                                                                                                              | 90                | 100<br>70                              |                 | dB               |

Table 6. Electrical characteristics of the amplifier for  $V_{CC}$  = +3.6 V, AGND = 0 V,  $R_L$ = 32  $\Omega$  + 15  $\Omega$ ,  $T_{amb}$  = 25° C (unless otherwise specified) (continued)

| Symbol            | Parameter                                                                                                                                                                                                                       | Min.            | Тур.       | Max.    | Unit          |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------|---------|---------------|
| CMRR              | Common mode rejection ratio $F = 1 \text{ kHz, } G = 0 \text{ dB, } V_{ic} = 200 \text{ mV}_{pp}$ $F = 20 \text{ Hz to } 20 \text{ kHz, } G = 0 \text{ dB, } V_{ic} = 200 \text{ mV}_{pp}$                                      |                 | 65<br>45   |         | dB            |
| Crosstalk         | Channel separation $\begin{aligned} R_L &= 32~\Omega + 15~\Omega~,~G = 0~\text{dB, F} = 1~\text{kHz, P}_0 = 10~\text{mW} \\ R_L &= 10~\text{k}\Omega,~G = 0~\text{dB, F} = 1~\text{kHz, V}_{out} = 1~\text{Vrms} \end{aligned}$ | 60<br>80        | 100<br>110 |         | dB            |
| SNR               | Signal-to-noise ratio, A-weighted, $V_{out}$ = 1 $V_{rms}$ , THD+N < 1%, F = 1 kHz <sup>(1)</sup> G = +4 dB G = +0 dB                                                                                                           | 99<br>100       |            |         | dB            |
| ONoise            | Output noise voltage, A-weighted <sup>(1)</sup> $G = +4 \text{ dB}$ $G = +0 \text{ dB}$                                                                                                                                         |                 | 9          | 11<br>9 | μVrms         |
| G                 | Gain range with gain (dB) = 20 x log[(V <sub>out</sub> L/R)/(InL/R+ - InL/R-)]                                                                                                                                                  | -60             |            | +4      | dB            |
| Mute              | InL/R+ - InL/R- = 1 V <sub>rms</sub>                                                                                                                                                                                            |                 |            | -80     | dB            |
| -                 | Gain step size error                                                                                                                                                                                                            | -0.5            |            | +0.5    | step-<br>size |
| -                 | Gain error (G = +4 dB)                                                                                                                                                                                                          | -0.45           |            | +0.42   | dB            |
| Z <sub>in</sub>   | Differential input impedance                                                                                                                                                                                                    | 25              | 34         |         | kΩ            |
|                   | Input impedance during wake-up phase (referred to ground)                                                                                                                                                                       |                 | 2          |         | kΩ            |
| Z <sub>out</sub>  | Output impedance when CR1 = 00h (negative supply is ON and amplifier output stages are OFF) <sup>(1)</sup> F < 40 kHz F = 6 MHz F = 36 MHz                                                                                      | 10<br>500<br>75 |            |         | kΩ<br>Ω<br>Ω  |
| t <sub>wu</sub>   | Wake-up time <sup>(2)</sup>                                                                                                                                                                                                     |                 | 12         | 16      | ms            |
| t <sub>stby</sub> | Standby time                                                                                                                                                                                                                    |                 | 100        |         | μs            |
| t <sub>atk</sub>  | Attack time. Setup time between low rail buck voltage and high rail buck voltage                                                                                                                                                |                 | 100        |         | μs            |
| t <sub>dcy</sub>  | Decay time                                                                                                                                                                                                                      |                 | 50         |         | ms            |

<sup>1.</sup> Guaranteed by design and parameter correlation.

<sup>2.</sup> Refer to the application information in Section 4.3 on page 27.

Table 7. Timing characteristics of the I<sup>2</sup>C interface for I<sup>2</sup>C interface signals over recommended operating conditions (unless otherwise specified)

| Symbol            | Parameter                                      | Min. | Тур. | Max. | Unit |
|-------------------|------------------------------------------------|------|------|------|------|
| f <sub>SCL</sub>  | Frequency, SCL                                 |      |      | 400  | kHz  |
| t <sub>d(H)</sub> | Pulse duration, SCL high                       | 0.6  |      |      | μs   |
| t <sub>d(L)</sub> | Pulse duration, SCL low                        | 1.3  |      |      | μs   |
| t <sub>st1</sub>  | Setup time, SDA to SCL                         | 100  |      |      | ns   |
| t <sub>h1</sub>   | Hold time, SCL to SDA                          | 0    |      |      | ns   |
| t <sub>f</sub>    | Bus free time between stop and start condition | 1.3  |      |      | μs   |
| t <sub>st2</sub>  | Setup time, SCL to start condition             | 0.6  |      |      | μs   |
| t <sub>h2</sub>   | Hold time, start condition to SCL              | 0.6  |      |      | μs   |
| t <sub>st3</sub>  | Setup time, SCL to stop condition              | 0.6  |      |      | μs   |

Figure 2. SCL and SDA timing diagram



Figure 3. Start and stop condition timing diagram



Figure 4. Current consumption vs. power supply voltage

Figure 5. Standby current consumption vs. power supply voltage





Figure 6. Maximum output power vs. load

Figure 7. Maximum output power vs. load





Figure 8. Maximum output power vs. power supply voltage

Figure 9. Maximum output power vs. power supply voltage





10/32 Doc ID 022201 Rev 1

Figure 10. Maximum output power vs. power supply voltage





600 Ω 10 KΩ Output Voltage (mVrms) 1100 1000 47 Ω 32 Ω 900 800 16 Ω 700 L 2.3 3.1 3.5 3.9 Power Supply Voltage Vcc (V)

Maximum output voltage vs. power Figure 13. Current consumption vs. total Figure 12. supply voltage output power





Figure 14. Current consumption vs. total output power

Figure 15. Current consumption vs. total output power





Figure 16. Current consumption vs. total output power

Figure 17. Power dissipation vs. total output power





Figure 18. Output impedance vs. frequency

Figure 19. Differential input impedance vs. gain





Figure 20. THD+N vs. output power

10 Vcc = 2.5V, RL = 16Ω G = 4dB, Inputs = 0° BW < 30kHz, Tamb = 25°C

1 0.01 F=1kHz

1E-3 1 10 100

Output Power (mW)

Figure 21. THD+N vs. output power



Figure 22. THD+N vs. output power

Figure 23. THD+N vs. output power





Figure 24. THD+N vs. output power

Figure 25. THD+N vs. output power





Figure 26. THD+N vs. output power

Figure 27. THD+N vs. output power





Figure 28. THD+N vs. output power

Figure 29. THD+N vs. output power





Figure 30. THD+N vs. output power

Figure 31. THD+N vs. output power





Figure 32. THD+N vs. output power

Figure 33. THD+N vs. output power





Figure 34. THD+N vs. output power

Figure 35. THD+N vs. output power





Figure 36. THD+N vs. output power

Figure 37. THD+N vs. output power





Figure 38. THD+N vs. frequency

Figure 39. THD+N vs. frequency





Figure 40. THD+N vs. frequency

Figure 41. THD+N vs. frequency





Figure 42. THD+N vs. frequency

Figure 43. THD+N vs. frequency





Figure 44. THD+N vs. frequency

Figure 45. THD+N vs. frequency





Figure 46. THD+N vs. frequency



Figure 47. THD+N vs. frequency



Figure 48. THD+N vs. frequency



Figure 49. THD+N vs. frequency



Figure 50. THD+N vs. frequency



Figure 51. THD+N vs. frequency



Figure 52. THD+N vs. frequency

Figure 53. THD+N vs. frequency





Figure 54. THD+N vs. frequency

Figure 55. THD+N vs. frequency





Figure 56. THD+N vs. frequency

Figure 57. THD+N vs. frequency





Figure 58. THD+N vs. output voltage

10
RL = RC network + 10kΩ
Vcc = 2.3V to 4.8V, G = 4dB
Inputs = 0° & 180°
BW < 30kHz, Tamb = 25°C

10
11
1E-3
10
100
1000
Output Voltage (mVrms)

Figure 59. THD+N vs. output voltage



Figure 60. THD+N vs. input voltage, HiZ left and right

Figure 61. CMRR vs. frequency





Figure 62. PSRR vs. frequency



Figure 63. PSRR vs. frequency



Figure 64. PSRR vs. frequency

Figure 65. Output signal spectrum





Figure 66. Crosstalk vs. frequency

Figure 67. Crosstalk vs. frequency





Figure 68. Crosstalk vs. frequency

Figure 69. Crosstalk vs. frequency





Figure 70. Wake-up time

Figure 71. Shutdown time



# 4 Application information

# 4.1 I<sup>2</sup>C bus interface

In compliance with the I²C protocol, the TS4621E uses a serial bus to control the chip's functions with the clock (SCL) and data (SDA) wires. These two lines are bi-directional (open collector) and require an external pull-up resistor (typically 10 k $\Omega$ ). The maximum clock frequency in fast mode specified by the I²C standard is 400 kHz, which the TS4621E supports. In this application, the TS4621E is always the slave device and the controlling microcontroller MCU is the master device.

The slave address of the TS4621E is 1100 000x (C0h).

*Table 8* summarizes the pin descriptions for the I<sup>2</sup>C bus interface.

Table 8. I<sup>2</sup>C bus interface pin descriptions

| Pin | Functional description |  |  |  |
|-----|------------------------|--|--|--|
| SDA | Serial data pin        |  |  |  |
| SCL | Clock input pin        |  |  |  |

### 4.1.1 I<sup>2</sup>C bus operation

The host MCU can write to the TS4621E control register to control the TS4621E, and read from the control register to obtain a configuration from the TS4621E. The TS4621E is addressed by the byte consisting of the 7-bit slave address and the  $R/\overline{W}$  bit.

Table 9. First byte after the START message for addressing the device

| <b>A</b> 6 | <b>A</b> 5 | <b>A</b> 4 | А3 | A2 | <b>A</b> 1 | Α0 | R/W |
|------------|------------|------------|----|----|------------|----|-----|
| 1          | 1          | 0          | 0  | 0  | 0          | 0  | Х   |

There are four control registers (*Table 10*) named CR1 to CR4. In read mode, all the control registers can be accessed. In write mode, only CR1, CR2 and CR3 can be addressed.

Table 10. Summary of control registers

| Description           | Register address | D7      | D6      | D5 | D4             | D3   | D2   | D1    | D0    |
|-----------------------|------------------|---------|---------|----|----------------|------|------|-------|-------|
| CR1                   | 1                | HP_EN_L | HP_EN_R | 0  | 0              | SC_L | SC_R | T_SH  | SWS   |
| CR2<br>volume control | 2                | Mute_L  | Mute_R  |    | Volume control |      |      |       | 0     |
| CR3                   | 3                | 0       | 0       | 0  | 0              | 0    | 0    | HiZ_L | HiZ_R |
| CR4 identification    | 4                | 0       | 1       | 0  | 0              | 0    | 0    | 0     | 0     |

### Writing to the control registers

To write data to the TS4621E, after the "start" message the MCU must:

- send the I<sup>2</sup>C 7-bit slave address and a low level for the R/W bit.
- send the register address to write to.
- send the data bytes (control register settings).

All bytes are sent MSB first. The transfer of written data ends with a "stop" message. When transmitting several data bytes, the data can be written without having to repeat the "start" message or send the byte with the slave address. If several bytes are transmitted, they will be written repeatedly to CR1, CR2 and CR3.

Figure 72. I<sup>2</sup>C write operations



### Reading from the control registers

To read data from the TS4621E, after the "start" message the MCU must:

- send the I<sup>2</sup>C 7-bit slave address and a low level for the R/W bit.
- send the register address to write to.
- send the I<sup>2</sup>C 7-bit slave address and a high level for the R/W bit.
- receive the data (control register value).

All bytes are read MSB first. The transfer of read data ends with a "stop" message. When transmitting several data bytes, the data can be read without having to repeat the "start" message or send the byte with the slave address. If several bytes are transmitted, they will be read repeatedly from CR1, CR2, CR3 and CR4.

Figure 73. I2C read operations



## 4.1.2 Control register CR2 - address 2

Table 11. Volume control register CR2 - address 2

| Volume control range: -60 dB to +4 dB |    |    |    |    |                 |    |    |    |    |    |                 |
|---------------------------------------|----|----|----|----|-----------------|----|----|----|----|----|-----------------|
| D5                                    | D4 | D3 | D2 | D1 | Gain<br>(in dB) | D5 | D4 | D3 | D2 | D1 | Gain<br>(in dB) |
| 0                                     | 0  | 0  | 0  | 0  | -60 dB          | 1  | 0  | 0  | 0  | 0  | -11 dB          |
| 0                                     | 0  | 0  | 0  | 1  | -54 dB          | 1  | 0  | 0  | 0  | 1  | -10 dB          |
| 0                                     | 0  | 0  | 1  | 0  | -50.5 dB        | 1  | 0  | 0  | 1  | 0  | -9 dB           |
| 0                                     | 0  | 0  | 1  | 1  | -47 dB          | 1  | 0  | 0  | 1  | 1  | -8 dB           |
| 0                                     | 0  | 1  | 0  | 0  | -43 dB          | 1  | 0  | 1  | 0  | 0  | -7 dB           |
| 0                                     | 0  | 1  | 0  | 1  | -39 dB          | 1  | 0  | 1  | 0  | 1  | -6 dB           |
| 0                                     | 0  | 1  | 1  | 0  | -35 dB          | 1  | 0  | 1  | 1  | 0  | -5 dB           |
| 0                                     | 0  | 1  | 1  | 1  | -31 dB          | 1  | 0  | 1  | 1  | 1  | -4 dB           |
| 0                                     | 1  | 0  | 0  | 0  | -27 dB          | 1  | 1  | 0  | 0  | 0  | -3 dB           |
| 0                                     | 1  | 0  | 0  | 1  | -25 dB          | 1  | 1  | 0  | 0  | 1  | -2 dB           |
| 0                                     | 1  | 0  | 1  | 0  | -23 dB          | 1  | 1  | 0  | 1  | 0  | -1 dB           |
| 0                                     | 1  | 0  | 1  | 1  | -21 dB          | 1  | 1  | 0  | 1  | 1  | 0 dB            |
| 0                                     | 1  | 1  | 0  | 0  | -19 dB          | 1  | 1  | 1  | 0  | 0  | +1 dB           |
| 0                                     | 1  | 1  | 0  | 1  | -17 dB          | 1  | 1  | 1  | 0  | 1  | +2 dB           |
| 0                                     | 1  | 1  | 1  | 0  | -15 dB          | 1  | 1  | 1  | 1  | 0  | +3 dB           |
| 0                                     | 1  | 1  | 1  | 1  | -13 dB          | 1  | 1  | 1  | 1  | 1  | +4 dB           |

### Mute function: bits MUTE\_L and MUTE\_R

In the volume register, MUTE\_L and MUTE\_R are dedicated to enabling the mute function, independently of the channel. When MUTE\_L and MUTE\_R are set to  $V_{IH}$ , the mute function is enabled on the corresponding channel and the gain is set to -80 dB. When MUTE\_L and MUTE\_R are set to  $V_{IL}$ , the  $I^2C$  gain level is applied to the channel.

24/32 Doc ID 022201 Rev 1

### 4.1.3 Control register CR1 - address 1

### Amplifier output short-circuit detection: bits SC\_L and SC\_R

The amplifier's outputs are protected from short-circuits that might accidentally occur during manipulation of the device. In a typical application, if a short-circuit arises on the jack plug, there will be no detection because of the serial resistor present on the amplifier output, thus the output current threshold will not be reached.

To be active, the detection has to occur directly on the amplifier's output with a signal modulation on the inputs of the TS4621E. This detection is depicted in *Figure 74*.



Figure 74. Flowchart for short-circuit detection

If a short-circuit is detected three consecutive times on one channel, a flag is raised in the  $I^2C$  read register CR1.

- SC\_L: equals 0 during normal operation, equals 1 when a short-circuit is detected on the left channel.
- SC\_R: equals 0 during normal operation, equals 1 when a short-circuit is detected on the right channel.

The corresponding channel's output stage is then set to high impedance mode. An I<sup>2</sup>C read command allows the reading of the SC\_L and SC\_R flags but does not reset them. An I<sup>2</sup>C write command has to be sent to CR1 to reset the flags to 0 and restore normal operation.