

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China







## **Features**

- 80C52 Compatible
- · 8051 pin and instruction compatible
- Four 8-bit I/O ports
- · Three 16-bit timer/counters
- · 256 bytes scratchpad RAM
- · High-Speed Architecture
- 40 MHz @ 5V, 30MHz @ 3V
- X2 Speed Improvement capability (6 clocks/machine cycle)
  - 30 MHz @ 5V, 20 MHz @ 3V (Equivalent to
  - 60 MHz @ 5V, 40 MHz @ 3V)
- Dual Data Pointer
- On-chip ROM/EPROM (16K-bytes, 32K-bytes)
- Programmable Clock Out and Up/Down Timer/Counter 2
- Hardware Watchdog Timer (One-time enabled with Reset-Out)
- · Asynchronous port reset
- · Interrupt Structure with
- · 6 Interrupt sources
- · 4 level priority interrupt system
- Full duplex Enhanced UART
- · Framing error detection
- · Automatic address recognition
- Low EMI (inhibit ALE)
- · Power Control modes
- · Idle mode
- · Power-down mode
- · Power-off Flag
- Once mode (On-chip Emulation)
- Power supply: 4.5-5.5V, 2.7-5.5V
- Temperature ranges: Commercial (0 to 70°C) and Industrial (-40 to 85°C)
- Packages: PDIL40, PLCC44, VQFP44 1.4, PQFP44 F1, CQPJ44 (window), CDIL40 (window)

# 1. Description

TS80C54/58X2 is high performance CMOS ROM, OTP and EPROM versions of the 80C51 CMOS single chip 8-bit microcontroller.

The TS80C54/58X2 retains all features of the Atmel 80C51 with extended ROM/EPROM capacity (16/32 Kbytes), 256 bytes of internal RAM, a 6-source, 4-level interrupt system, an on-chip oscilator and three timer/counters.

In addition, the TS80C54/58X2 a Hardware Watchdog Timer, a more versatile serial channel that facilitates multiprocessor communication (EUART) and a X2 speed improvement mechanism.

The fully static design of the TS80C54/58X2 allows to reduce system power consumption by bringing the clock frequency down to any value, even DC, without loss of data.



# 8-bit CMOS Microcontroller 16/32 Kbytes ROM/OTP

TS80C54/58X2 TS87C54/58X2 AT80C54/58X2 AT87C54/58X2





The TS80C54/58X2 has 2 software-selectable modes of reduced activity for further reduction in power consumption. In the idle mode the CPU is frozen while the timers, the serial port and the interrupt system are still operating. In the power-down mode the RAM is saved and all other functions are inoperative.

| PDIL40<br>PLCC44<br>PQFP44 F1<br>VQFP44 1.4 | ROM (bytes) | EPROM (bytes) |
|---------------------------------------------|-------------|---------------|
| TS80C54X2<br>TS80C58X2                      | 16k<br>32k  | 0             |
| TS87C54X2<br>TS87C58X2                      | 0 0         | 16k<br>32k    |

# 2. Block Diagram



- (1): Alternate function of Port 1
- (2): Alternate function of Port 3

# 4. SFR Mapping

The Special Function Registers (SFRs) of the TS80C54/58X2 fall into the following categories:

- C51 core registers: ACC, B, DPH, DPL, PSW, SP, AUXR1
- I/O port registers: P0, P1, P2, P3
- Timer registers: T2CON, T2MOD, TCON, TH0, TH1, TH2, TMOD, TL0, TL1, TL2, RCAP2L, RCAP2H
- Serial I/O port registers: SADDR, SADEN, SBUF, SCON
- Power and clock control registers: PCON
- HDW Watchdog Timer Reset: WDTRST, WDTPRG
- Interrupt system registers: IE, IP, IPH
- Others: AUXR, CKCON





**Table 4-1.** All SFRs with their address and their reset value

|     | Bit<br>address-<br>able |                    |                     | Non                 | Bit address      | able             |                     |                     |     |
|-----|-------------------------|--------------------|---------------------|---------------------|------------------|------------------|---------------------|---------------------|-----|
|     | 0/8                     | 1/9                | 2/A                 | 3/B                 | 4/C              | 5/D              | 6/E                 | 7/F                 |     |
| F8h |                         |                    |                     |                     |                  |                  |                     |                     | FFh |
| F0h | B<br>0000 0000          |                    |                     |                     |                  |                  |                     |                     | F7h |
| E8h |                         |                    |                     |                     |                  |                  |                     |                     | EFh |
| E0h | ACC<br>0000 0000        |                    |                     |                     |                  |                  |                     |                     | E7h |
| D8h |                         |                    |                     |                     |                  |                  |                     |                     | DFh |
| D0h | PSW<br>0000 0000        |                    |                     |                     |                  |                  |                     |                     | D7h |
| C8h | T2CON<br>0000 0000      | T2MOD<br>XXXX XX00 | RCAP2L<br>0000 0000 | RCAP2H<br>0000 0000 | TL2<br>0000 0000 | TH2<br>0000 0000 |                     |                     | CFh |
| C0h |                         |                    |                     |                     |                  |                  |                     |                     | C7h |
| B8h | IP<br>XX00 0000         | SADEN<br>0000 0000 |                     |                     |                  |                  |                     |                     | BFh |
| B0h | P3<br>1111 1111         |                    |                     |                     |                  |                  |                     | IPH<br>XX00 0000    | B7h |
| A8h | IE<br>0X00 0000         | SADDR<br>0000 0000 |                     |                     |                  |                  |                     |                     | AFh |
| A0h | P2<br>1111 1111         |                    | AUXR1<br>XXXX 0XX0  |                     |                  |                  | WDTRST<br>XXXX XXXX | WDTPRG<br>XXXX X000 | A7h |
| 98h | SCON<br>0000 0000       | SBUF<br>XXXX XXXX  |                     |                     |                  |                  |                     |                     | 9Fh |
| 90h | P1<br>1111 1111         |                    |                     |                     |                  |                  |                     |                     | 97h |
| 88h | TCON<br>0000 0000       | TMOD<br>0000 0000  | TL0<br>0000 0000    | TL1<br>0000 0000    | TH0<br>0000 0000 | TH1<br>0000 0000 | AUXR<br>XXXX XXX0   | CKCON<br>XXXX XXX0  | 8Fh |
| 80h | P0<br>1111 1111         | SP<br>0000 0111    | DPL<br>0000 0000    | DPH<br>0000 0000    |                  |                  |                     | PCON<br>00X1 0000   | 87h |
|     | 0/8                     | 1/9                | 2/A                 | 3/B                 | 4/C              | 5/D              | 6/E                 | 7/F                 | 1   |

reserved

# 5. Pin Configuration





\*NIC: No Internal Connection





 Table 5-1.
 Pin Description for 40/44 pin packages

|                 | PIN NUMBER |              |              |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|-----------------|------------|--------------|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| MNEMONIC        | DIL        | LCC          | VQFP 1.4     | TYPE | Name And Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| $V_{SS}$        | 20         | 22           | 16           | I    | Ground: 0V reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Vss1            |            | 1            | 39           | I    | Optional Ground: Contact the Sales Office for ground connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| V <sub>CC</sub> | 40         | 44           | 38           | ı    | Power Supply: This is the power supply voltage for normal, idle and power-down operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| P0.0-P0.7       | 39-32      | 43-36        | 37-30        | I/O  | <b>Port 0</b> : Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high impedance inputs. Port 0 pins must be polarized to Vcc or Vss in order to prevent any parasitic current consumption. Port 0 is also the multiplexed low-order address and data bus during access to external program and data memory. In this application, it uses strong internal pull-up when emitting 1s. Port 0 also inputs the code bytes during EPROM programming. External pull-ups are required during program verification during which P0 outputs the code bytes.                                                                                                                                                                            |  |  |  |
| P1.0-P1.7       | 1-8        | 2-9          | 40-44<br>1-3 | I/O  | Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 1 pins that are externally pulled low will source current becaudiff the internal pull-ups. Port 1 also receives the low-order address byte during mem programming and verification.  Alternate functions for Port 1 include:                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                 | 1          | 2            | 40           | I/O  | T2 (P1.0): Timer/Counter 2 external count input/Clockout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|                 | 2          | 3            | 41           | I    | T2EX (P1.1): Timer/Counter 2 Reload/Capture/Direction Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| P2.0-P2.7       | 21-28      | 24-31        | 18-25        | I/O  | Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 2 pins that are externally pulled low will source current because of the internal pull-ups. Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR).In this application, it uses strong internal pull-ups emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @Ri), port 2 emits the contents of the P2 SFR. Some Port 2 pins receive the high order address bits during EPROM programming and verification: P2.0 to P2.5 for A8 to A13 |  |  |  |
| P3.0-P3.7       | 10-17      | 11,<br>13-19 | 5,<br>7-13   | I/O  | Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 3 pins that are externally pulled low will source current because of the internal pull-ups. Some Port 3 pin P3.4 receive the high order address bits during EPROM programming and verification for TS8xC58X2 devices.  Port 3 also serves the special features of the 80C51 family, as listed below.                                                                                                                                                                                                                                                                                    |  |  |  |
|                 | 10         | 11           | 5            | I    | RXD (P3.0): Serial input port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|                 | 11         | 13           | 7            | 0    | TXD (P3.1): Serial output port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|                 | 12         | 14           | 8            | I    | INTO (P3.2): External interrupt 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                 | 13         | 15           | 9            |      | INT1 (P3.3): External interrupt 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                 | 14         | 16           | 10           | l    | T0 (P3.4): Timer 0 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                 | 15         | 17           | 11           |      | T1 (P3.5): Timer 1 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                 | 16         | 18           | 12           | 0    | WR (P3.6): External data memory write strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|                 | 17         | 19           | 13           | 0    | RD (P3.7): External data memory read strobe P3.4 also receives A14 during TS87C58X2 EPROM Programming.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| Reset           | 9          | 10           | 4            | I    | Reset: A high on this pin for two machine cycles while the oscillator is running, the device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using a external capacitor to V <sub>CC</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |

**Table 5-1.** Pin Description for 40/44 pin packages

|                    | PIN NUMBER |         | TYPE     |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|--------------------|------------|---------|----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| MNEMONIC           | DIL        | LCC     | VQFP 1.4 |       | Name And Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| MNEMONIC           |            | PIN NUI | MBER     | TYPE  | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| ALE/PROG           | 30         | 33      | 27       | O (I) | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at constant rate of 1/6 (1/3 in X2 mode) the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during EPRO programming. ALE can be disabled by setting SFR's AUXR.0 bit. With this bit set, AL will be inactive during internal fetches. |  |  |
| PSEN               | 29         | 32      | 26       | 0     | Program Store ENable: The read strobe to external program memory. When executing code from the external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory.                                                                                                                                                                                                                                 |  |  |
| EA/V <sub>PP</sub> | 31         | 35      | 29       | I     | External Access Enable/Programming Supply Voltage: EA must be externally he low to enable the device to fetch code from external program memory locations 0000 and 3FFFH (54X2) or 7FFFH (58X2). If EA is held high, the device executes from internal program memory unless the program counter contains an address greater than 3FFFH (54X2) or 7FFFH (58X2). This pin also receives the 12.75V programming supply voltage (V <sub>PP</sub> ) during EPROM programming. If security level 1 is programmed EA will be internally latched on Reset.             |  |  |
| XTAL1              | 19         | 21      | 15       | I     | Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| XTAL2              | 18         | 20      | 14       | 0     | Crystal 2: Output from the inverting oscillator amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |





## 6. TS80C54/58X2 Enhanced Features

In comparison to the original 80C52, the TS80C54/58X2 implements some new features, which are:

- The X2 option.
- The Dual Data Pointer.
- · The Watchdog.
- The 4 level interrupt priority system.
- The power-off flag.
- · The ONCE mode.
- The ALE disabling.
- Some enhanced features are also located in the UART and the timer 2.

#### 6.1 X2 Feature

The TS80C54/58X2 core needs only 6 clock periods per machine cycle. This feature called "X2" provides the following advantages:

- Divide frequency crystals by 2 (cheaper crystals) while keeping same CPU power.
- Save power consumption while keeping same CPU power (oscillator power saving).
- Save power consumption by dividing dynamically operating frequency by 2 in operating and idle modes.
- Increase CPU power by 2 while keeping same crystal frequency.

In order to keep the original C51 compatibility, a divider by 2 is inserted between the XTAL1 signal and the main clock input of the core (phase generator). This divider may be disabled by software.

## 6.1.1 Description

The clock for the whole circuit and peripheral is first divided by two before being used by the CPU core and peripherals. This allows any cyclic ratio to be accepted on XTAL1 input. In X2 mode, as this divider is bypassed, the signals on XTAL1 must have a cyclic ratio between 40 to 60%. Figure 6-2. shows the clock generation block diagram. X2 bit is validated on XTAL1÷2 rising edge to avoid glitches when switching from X2 to STD mode. Figure 6-2. shows the mode switching waveforms.

Figure 6-1. Clock Generation Diagram



Figure 6-2. Mode Switching Waveforms



The X2 bit in the CKCON register (See Table 6-1.) allows to switch from 12 clock cycles per instruction to 6 clock cycles and vice versa. At reset, the standard speed is activated (STD mode). Setting this bit activates the X2 feature (X2 mode).

#### **CAUTION**

In order to prevent any incorrect operation while operating in X2 mode, user must be aware that all peripherals using clock frequency as time reference (UART, timers) will have their time reference divided by two. For example a free running timer generating an interrupt every 20 ms will then generate an interrupt every 10 ms. UART with 4800 baud rate will have 9600 baud rate.





**Table 6-1.** CKCON Register CKCON - Clock Control Register (8Fh)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0  |
|---|---|---|---|---|---|---|----|
| - | - | • | - | - | - | - | X2 |

| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                            |
|---------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | -               | Reserved The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                                           |
| 6             | -               | Reserved The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                                           |
| 5             | -               | Reserved The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                                           |
| 4             | -               | Reserved The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                                           |
| 3             | -               | Reserved The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                                           |
| 2             | -               | Reserved The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                                           |
| 1             | -               | Reserved The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                                           |
| 0             | X2              | CPU and peripheral clock bit  Clear to select 12 clock periods per machine cycle (STD mode, F <sub>OSC</sub> =F <sub>XTAL</sub> /2).  Set to select 6 clock periods per machine cycle (X2 mode, F <sub>OSC</sub> =F <sub>XTAL</sub> ). |

Reset Value = XXXX XXX0b Not bit addressable

For further details on the X2 feature, please refer to ANM072 available on the web (http://www.atmel.com)

# 7. Dual Data Pointer Register Ddptr

The additional data pointer can be used to speed up code execution and reduce code size in a number of ways.

The dual DPTR structure is a way by which the chip will specify the address of an external data memory location. There are two 16-bit DPTR registers that address the external memory, and a single bit called

DPS = AUXR1/bit0 (See Table 7-1.) that allows the program code to switch between them (Refer to Figure 7-1).

Figure 7-1. Use of Dual Pointer





Table 7-1. AUXR1: Auxiliary Register 1

| 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0   |
|---|---|---|---|-----|---|---|-----|
| - | - | - | - | GF3 | 0 | - | DPS |

| Bit<br>Number | Bit<br>Mnemonic | Description                                                                  |
|---------------|-----------------|------------------------------------------------------------------------------|
| 7             | -               | Reserved The value read from this bit is indeterminate. Do not set this bit. |
| 6             | -               | Reserved The value read from this bit is indeterminate. Do not set this bit. |
| 5             | -               | Reserved The value read from this bit is indeterminate. Do not set this bit. |
| 4             | -               | Reserved The value read from this bit is indeterminate. Do not set this bit. |
| 3             | GF3             | This bit is a general purpose user flag                                      |
| 2             | 0               | Reserved Always stuck at 0.                                                  |
| 1             | -               | Reserved The value read from this bit is indeterminate. Do not set this bit. |
| 0             | DPS             | Data Pointer Selection Clear to select DPTR0. Set to select DPTR1.           |

Reset Value = XXXX 00X0 Not bit addressable

User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new feature. In that case, the reset value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.

## 7.1 Application

Software can take advantage of the additional data pointers to both increase speed and reduce code size, for example, block operations (copy, compare, search ...) are well served by using one data pointer as a 'source' pointer and the other one as a "destination" pointer.

#### **ASSEMBLY LANGUAGE**

```
; Block move using dual data pointers
; Destroys DPTR0, DPTR1, A and PSW
: note: DPS exits opposite of entry state
; unless an extra INC AUXR1 is added
00A2
                    AUXR1 EQU 0A2H
0000 909000
                    MOV
                           DPTR,#SOURCE
                                                 ; address of SOURCE
0003 05A2
                    INC
                           AUXR1
                                                 ; switch data pointers
0005 90A000
                    MOV
                           DPTR,#DEST
                                                 ; address of DEST
                    LOOP:
0008
0008 05A2
                    INC
                           AUXR1
                                                 ; switch data pointers
                    MOVX A,@DPTR
000A E0
                                                 ; get a byte from SOURCE
000B A3
                    INC
                           DPTR
                                                 ; increment SOURCE address
000C 05A2
                    INC
                           AUXR1
                                                 ; switch data pointers
000E F0
                    MOVX @DPTR,A
                                                 ; write the byte to DEST
000F A3
                           DPTR
                                                 ; increment DEST address
                    INC
0010 70F6
                    JNZ
                           LOOP
                                                 ; check for 0 terminator
0012 05A2
                    INC
                           AUXR1
                                                 ; (optional) restore DPS
```

INC is a short (2 bytes) and fast (12 clocks) way to manipulate the DPS bit in the AUXR1 SFR. However, note that the INC instruction does not directly force the DPS bit to a particular state, but simply toggles it. In simple routines, such as the block move example, only the fact that DPS is toggled in the proper sequence matters, not its actual value. In other words, the block move routine works the same whether DPS is '0' or '1' on entry. Observe that without the last instruction (INC AUXR1), the routine will exit with DPS in the opposite state.





## 8. Timer 2

The timer 2 in the TS80C54/58X2 is compatible with the timer 2 in the 80C52.

It is a 16-bit timer/counter: the count is maintained by two eight-bit timer registers, TH2 and TL2, connected in cascade. It is controlled by T2CON register (See Table 8-1) and T2MOD register (See Table 8-2). Timer 2 operation is similar to Timer 0 and Timer 1.  $C/\overline{T2}$  selects  $F_{OSC}/12$  (timer operation) or external pin T2 (counter operation) as the timer clock input. Setting TR2 allows TL2 to be incremented by the selected input.

Timer 2 has 3 operating modes: capture, autoreload and Baud Rate Generator. These modes are selected by the combination of RCLK, TCLK and CP/RL2 (T2CON), as described in the Atmel Wireless & Microcontrollers 8-bit Microcontroller Hardware description.

Refer to the Atmel Wireless & Microcontrollers 8-bit Microcontroller Hardware description for the description of Capture and Baud Rate Generator Modes.

In TS80C54/58X2 Timer 2 includes the following enhancements:

- · Auto-reload mode with up or down counter
- · Programmable clock-output

#### 8.1 Auto-Reload Mode

The auto-reload mode configures timer 2 as a 16-bit timer or event counter with automatic reload. If DCEN bit in T2MOD is cleared, timer 2 behaves as in 80C52 (refer to the Atmel Wireless & Microcontrollers 8-bit Microcontroller Hardware description). If DCEN bit is set, timer 2 acts as an Up/down timer/counter as shown in Figure 8-1. In this mode the T2EX pin controls the direction of count.

When T2EX is high, timer 2 counts up. Timer overflow occurs at FFFFh which sets the TF2 flag and generates an interrupt request. The overflow also causes the 16-bit value in RCAP2H and RCAP2L registers to be loaded into the timer registers TH2 and TL2.

When T2EX is low, timer 2 counts down. Timer underflow occurs when the count in the timer registers TH2 and TL2 equals the value stored in RCAP2H and RCAP2L registers. The underflow sets TF2 flag and reloads FFFFh into the timer registers.

The EXF2 bit toggles when timer 2 overflows or underflows according to the the direction of the count. EXF2 does not generate any interrupt. This bit can be used to provide 17-bit resolution

Figure 8-1. Auto-Reload Mode Up/Down Counter (DCEN = 1)



#### 8.1.1 Programmable Clock-Output

In the clock-out mode, timer 2 operates as a 50%-duty-cycle, programmable clock generator (See Figure 8-2) . The input clock increments TL2 at frequency  $F_{\rm OSC}/2$ . The timer repeatedly counts to overflow from a loaded value. At overflow, the contents of RCAP2H and RCAP2L registers are loaded into TH2 and TL2. In this mode, timer 2 overflows do not generate interrupts. The formula gives the clock-out frequency as a function of the system oscillator frequency and the value in the RCAP2H and RCAP2L registers :

$$Clock - OutFrequency = \frac{F_{osc}}{4 \times (65536 - RCAP2H/RCAP2L)}$$

For a 16 MHz system clock, timer 2 has a programmable frequency range of 61 Hz  $(F_{OSC}/2^{16})$  to 4 MHz  $(F_{OSC}/4)$ . The generated clock signal is brought out to T2 pin (P1.0).

Timer 2 is programmed for the clock-out mode as follows:

- Set T2OE bit in T2MOD register.
- Clear C/T2 bit in T2CON register.
- Determine the 16-bit reload value from the formula and enter it in RCAP2H/RCAP2L registers.





- Enter a 16-bit initial value in timer registers TH2/TL2. It can be the same as the reload value or a different one depending on the application.
- To start the timer, set TR2 run control bit in T2CON register.

It is possible to use timer 2 as a baud rate generator and a clock generator simultaneously. For this configuration, the baud rates and clock frequencies are not independent since both functions use the values in the RCAP2H and RCAP2L registers.

**Figure 8-2.** Clock-Out Mode  $C/\overline{T2} = 0$ 



Table 8-1.T2CON Register

T2CON - Timer 2 Control Register (C8h)

| ĺ | 7   | 6    | 5    | 4    | 3     | 2   | 1     | 0       |
|---|-----|------|------|------|-------|-----|-------|---------|
| Ī | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2# | CP/RL2# |

| Bit    | Bit      |                                                                                                                                                                                                                                                                                                                    |
|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Mnemonic | Description                                                                                                                                                                                                                                                                                                        |
| 7      | TF2      | Timer 2 overflow Flag  Must be cleared by software.  Set by hardware on timer 2 overflow, if RCLK = 0 and TCLK = 0.                                                                                                                                                                                                |
| 6      | EXF2     | Timer 2 External Flag Set when a capture or a reload is caused by a negative transition on T2EX pin if EXEN2=1. When set, causes the CPU to vector to timer 2 interrupt routine when timer 2 interrupt is enabled. Must be cleared by software. EXF2 doesn't cause an interrupt in Up/down counter mode (DCEN = 1) |
| 5      | RCLK     | Receive Clock bit Clear to use timer 1 overflow as receive clock for serial port in mode 1 or 3. Set to use timer 2 overflow as receive clock for serial port in mode 1 or 3.                                                                                                                                      |
| 4      | TCLK     | Transmit Clock bit Clear to use timer 1 overflow as transmit clock for serial port in mode 1 or 3. Set to use timer 2 overflow as transmit clock for serial port in mode 1 or 3.                                                                                                                                   |
| 3      | EXEN2    | Timer 2 External Enable bit Clear to ignore events on T2EX pin for timer 2 operation. Set to cause a capture or reload when a negative transition on T2EX pin is detected, if timer 2 is not used to clock the serial port.                                                                                        |
| 2      | TR2      | Timer 2 Run control bit Clear to turn off timer 2. Set to turn on timer 2.                                                                                                                                                                                                                                         |
| 1      | C/T2#    | Timer/Counter 2 select bit Clear for timer operation (input from internal clock system: F <sub>OSC</sub> ). Set for counter operation (input from T2 input pin, falling edge trigger). Must be 0 for clock out mode.                                                                                               |
| 0      | CP/RL2#  | Timer 2 Capture/Reload bit  If RCLK=1 or TCLK=1, CP/RL2# is ignored and timer is forced to auto-reload on timer 2 overflow.  Clear to auto-reload on timer 2 overflows or negative transitions on T2EX pin if EXEN2=1.  Set to capture on negative transitions on T2EX pin if EXEN2=1.                             |

Reset Value = 0000 0000b Bit addressable





Table 8-2.T2MOD Register

T2MOD - Timer 2 Mode Control Register (C9h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0    |
|---|---|---|---|---|---|------|------|
| - | - | - | - | - | - | T2OE | DCEN |

| Bit    | Bit      |                                                                                                                        |
|--------|----------|------------------------------------------------------------------------------------------------------------------------|
| Number | Mnemonic | Description                                                                                                            |
| 7      | -        | Reserved The value read from this bit is indeterminate. Do not set this bit.                                           |
| 6      | -        | Reserved The value read from this bit is indeterminate. Do not set this bit.                                           |
| 5      | -        | Reserved The value read from this bit is indeterminate. Do not set this bit.                                           |
| 4      | -        | Reserved The value read from this bit is indeterminate. Do not set this bit.                                           |
| 3      | -        | Reserved The value read from this bit is indeterminate. Do not set this bit.                                           |
| 2      | -        | Reserved The value read from this bit is indeterminate. Do not set this bit.                                           |
| 1      | T2OE     | Timer 2 Output Enable bit Clear to program P1.0/T2 as clock input or I/O port. Set to program P1.0/T2 as clock output. |
| 0      | DCEN     | Down Counter Enable bit Clear to disable timer 2 as up/down counter. Set to enable timer 2 as up/down counter.         |

Reset Value = XXXX XX00b

Not bit addressable

#### 9. TS80C54/58X2 Serial I/O Port

The serial I/O port in the TS80C54/58X2 is compatible with the serial I/O port in the 80C52. It provides both synchronous and asynchronous communication modes. It operates as an Universal Asynchronous Receiver and Transmitter (UART) in three full-duplex modes (Modes 1, 2 and 3). Asynchronous transmission and reception can occur simultaneously and at different baud rates

Serial I/O port includes the following enhancements:

- Framing error detection
- Automatic address recognition

#### 9.1 Framing Error Detection

Framing bit error detection is provided for the three asynchronous modes (modes 1, 2 and 3). To enable the framing bit error detection feature, set SMOD0 bit in PCON register (See Figure 9-1).

Figure 9-1. Framing Error Block Diagram



When this feature is enabled, the receiver checks each incoming data frame for a valid stop bit. An invalid stop bit may result from noise on the serial lines or from simultaneous transmission by two CPUs. If a valid stop bit is not found, the Framing Error bit (FE) in SCON register (See Table 9-3.) bit is set.

Software may examine FE bit after each reception to check for data errors. Once set, only software or a reset can clear FE bit. Subsequently received frames with valid stop bits cannot clear FE bit. When FE feature is enabled, RI rises on stop bit instead of the last data bit (See Figure 9-2. and Figure 9-3.).

Figure 9-2. **UART Timings in Mode 1** 





Figure 9-3. UART Timings in Modes 2 and 3



## 9.1.1 Automatic Address Recognition

The automatic address recognition feature is enabled when the multiprocessor communication feature is enabled (SM2 bit in SCON register is set).

Implemented in hardware, automatic address recognition enhances the multiprocessor communication feature by allowing the serial port to examine the address of each incoming command frame. Only when the serial port recognizes its own address, the receiver sets RI bit in SCON register to generate an interrupt. This ensures that the CPU is not interrupted by command frames addressed to other devices.

If desired, you may enable the automatic address recognition feature in mode 1. In this configuration, the stop bit takes the place of the ninth data bit. Bit RI is set only when the received command frame address matches the device's address and is terminated by a valid stop bit.

To support automatic address recognition, a device is identified by a given address and a broadcast address.

NOTE: The multiprocessor communication and automatic address recognition features cannot be enabled in mode 0 (i.e. setting SM2 bit in SCON register in mode 0 has no effect).

#### 9.1.2 Given Address

Each device has an individual address that is specified in SADDR register; the SADEN register is a mask byte that contains don't-care bits (defined by zeros) to form the device's given address. The don't-care bits provide the flexibility to address one or more slaves at a time. The following example illustrates how a given address is formed.

To address a device by its individual address, the SADEN mask byte must be 1111 1111b. For example:

| SADDR | 0101 | 0110b |
|-------|------|-------|
| SADEN | 1111 | 1100b |
| Given | 0101 | 01XXh |

The following is an example of how to use given addresses to address different slaves:

| Slave A: | SADDR<br><u>SADEN</u><br>Given | 1111 0001b<br>1111 1010b<br>1111 0X0Xb |
|----------|--------------------------------|----------------------------------------|
| Slave B: | SADDR<br><u>SADEN</u><br>Given | 1111 0011b<br>1111 1001b<br>1111 0XX1b |
| Slave C: | SADDR<br><u>SADEN</u><br>Given | 1111 0010b<br>1111 1101b<br>1111 00X1b |

The SADEN byte is selected so that each slave may be addressed separately.

For slave A, bit 0 (the LSB) is a don't-care bit; for slaves B and C, bit 0 is a 1. To communicate with slave A only, the master must send an address where bit 0 is clear (e.g. 1111 0000b). For slave A, bit 1 is a 1; for slaves B and C, bit 1 is a don't care bit. To communicate with slaves B and C, but not slave A, the master must send an address with bits 0 and 1 both set (e.g. 1111 0011b).

To communicate with slaves A, B and C, the master must send an address with bit 0 set, bit 1 clear, and bit 2 clear (e.g. 1111 0001b).

#### 9.1.3 Broadcast Address

A broadcast address is formed from the logical OR of the SADDR and SADEN registers with zeros defined as don't-care bits, e.g.:

| SADDR                      | 0101 0110b |
|----------------------------|------------|
| SADEN                      | 1111 1100b |
| Broadcast = SADDR OR SADEN | 1111 111Xb |

The use of don't-care bits provides flexibility in defining the broadcast address, however in most applications, a broadcast address is FFh. The following is an example of using broadcast addresses:

| Slave A: | SADDR<br><u>SADEN</u><br>Broadcast  | 1111 0001b<br>1111 1010b<br>1111 1X11b, |
|----------|-------------------------------------|-----------------------------------------|
| Slave B: | SADDR<br><u>SADEN</u><br>Broadcast  | 1111 0011b<br>1111 1001b<br>1111 1X11B, |
| Slave C: | SADDR=<br><u>SADEN</u><br>Broadcast | 1111 0010b<br>1111 1101b<br>1111 1111b  |

For slaves A and B, bit 2 is a don't care bit; for slave C, bit 2 is set. To communicate with all of the slaves, the master must send an address FFh. To communicate with slaves A and B, but not slave C, the master can send and address FBh.

#### 9.1.4 Reset Addresses

On reset, the SADDR and SADEN registers are initialized to 00h, i.e. the given and broadcast addresses are xxxx xxxxb (all don't-care bits). This ensures that the serial port will reply to any address, and so, that it is backwards compatible with the 80C51 microcontrollers that do not support automatic address recognition.





 Table 9-1.
 SADEN - Slave Address Mask Register (B9h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |

Reset Value = 0000 0000b Not bit addressable

**Table 9-2.** SADDR - Slave Address Register (A9h)

| ſ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |   |

Reset Value = 0000 0000b Not bit addressable

Table 9-3.SCON Register

SCON - Serial Control Register (98h)

| 7      | 6   | 5   | 4   | 3   | 2   | 1  | 0  |
|--------|-----|-----|-----|-----|-----|----|----|
| FE/SM0 | SM1 | SM2 | REN | TB8 | RB8 | TI | RI |

| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|---------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7             | FE              | Framing Error bit (SMOD0=1)  Clear to reset the error state, not cleared by a valid stop bit.  Set by hardware when an invalid stop bit is detected.  SMOD0 must be set to enable access to the FE bit                                                                                                               |  |  |  |  |
|               | SM0             | Serial port Mode bit 0 Refer to SM1 for serial port mode selection. SMOD0 must be cleared to enable access to the SM0 bit                                                                                                                                                                                            |  |  |  |  |
|               |                 | Serial port Mode bit 1 SM0 SM1Mode Description Baud Rate                                                                                                                                                                                                                                                             |  |  |  |  |
| 6             | SM1             | 0         0         Shift RegisterF <sub>XTAL</sub> /12 (/6 in X2 mode)           0         1         1         8-bit UARTVariable           1         0         2         9-bit UARTF <sub>XTAL</sub> /64 or F <sub>XTAL</sub> /32 (/32, /16 in X2 mode)           1         1         3         9-bit UARTVariable |  |  |  |  |
| 5             | SM2             | Serial port Mode 2 bit / Multiprocessor Communication Enable bit Clear to disable multiprocessor communication feature. Set to enable multiprocessor communication feature in mode 2 and 3, and eventually mode 1. This bit should be cleared in mode 0.                                                             |  |  |  |  |
| 4             | REN             | Reception Enable bit Clear to disable serial reception. Set to enable serial reception.                                                                                                                                                                                                                              |  |  |  |  |
| 3             | TB8             | Transmitter Bit 8 / Ninth bit to transmit in modes 2 and 3.  Clear to transmit a logic 0 in the 9th bit.  Set to transmit a logic 1 in the 9th bit.                                                                                                                                                                  |  |  |  |  |
| 2             | RB8             | Receiver Bit 8 / Ninth bit received in modes 2 and 3 Cleared by hardware if 9th bit received is a logic 0. Set by hardware if 9th bit received is a logic 1. In mode 1, if SM2 = 0, RB8 is the received stop bit. In mode 0 RB8 is not used.                                                                         |  |  |  |  |
| 1             | TI              | Transmit Interrupt flag Clear to acknowledge interrupt. Set by hardware at the end of the 8th bit time in mode 0 or at the beginning of the stop bit in the other modes.                                                                                                                                             |  |  |  |  |
| 0             | RI              | Receive Interrupt flag Clear to acknowledge interrupt. Set by hardware at the end of the 8th bit time in mode 0, see Figure 9-2. and Figure 9-3. in the other modes.                                                                                                                                                 |  |  |  |  |

Reset Value = 0000 0000b

Bit addressable





## Table 9-4. PCON Register

**Table 9-5.** PCON - Power Control Register (87h)

| ĺ | 7     | 6     | 5 | 4   | 3   | 2   | 1  | 0   |
|---|-------|-------|---|-----|-----|-----|----|-----|
|   | SMOD1 | SMOD0 | - | POF | GF1 | GF0 | PD | IDL |

| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                   |
|---------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | SMOD1           | Serial port Mode bit 1 Set to select double baud rate in mode 1, 2 or 3.                                                                      |
| 6             | SMOD0           | Serial port Mode bit 0 Clear to select SM0 bit in SCON register. Set to to select FE bit in SCON register.                                    |
| 5             | -               | Reserved The value read from this bit is indeterminate. Do not set this bit.                                                                  |
| 4             | POF             | Power-Off Flag Clear to recognize next reset type. Set by hardware when VCC rises from 0 to its nominal voltage. Can also be set by software. |
| 3             | GF1             | General purpose Flag Cleared by user for general purpose usage. Set by user for general purpose usage.                                        |
| 2             | GF0             | General purpose Flag Cleared by user for general purpose usage. Set by user for general purpose usage.                                        |
| 1             | PD              | Power-Down mode bit Cleared by hardware when reset occurs. Set to enter power-down mode.                                                      |
| 0             | IDL             | Idle mode bit Clear by hardware when interrupt or reset occurs. Set to enter idle mode.                                                       |

Reset Value = 00X1 0000b

Not bit addressable

Power-off flag reset value will be 1 only after a power on (cold reset). A warm reset doesn't affect the value of this bit.

## 10. Interrupt System

The TS80C54/58X2 has a total of 7 interrupt vectors: two external interrupts (INT0 and INT1), three timer interrupts (timers 0, 1 and 2) and the serial port interrupt. These interrupts are shown in Figure 10-1.

Figure 10-1. Interrupt Control System



Each of the interrupt sources can be individually enabled or disabled by setting or clearing a bit in the Interrupt Enable register (See Table 10-2.). This register also contains a global disable bit, which must be cleared to disable all interrupts at once.

Each interrupt source can also be individually programmed to one out of four priority levels by setting or clearing a bit in the Interrupt Priority register (See Table 10-3.) and in the Interrupt Priority High register (See Table 10-4.). shows the bit values and priority levels associated with each combination.

Table 10-1. Priority Level Bit Values

| IPH.x | IP.x | Interrupt Level Priority |
|-------|------|--------------------------|
| 0     | 0    | 0 (Lowest)               |
| 0     | 1    | 1                        |
| 1     | 0    | 2                        |
| 1     | 1    | 3 (Highest)              |

A low-priority interrupt can be interrupted by a high priority interrupt, but not by another low-priority interrupt. A high-priority interrupt can't be interrupted by any other interrupt source.

