# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



### Features

- Pin and Software Compatibility with Standard 80C51 Products and 80C51Fx/Rx/Rx+
- Plug-In Replacement of Intel's 8xC251Sx
- C251 Core: Intel's MCS<sup>®</sup>251 D-step Compliance
- 40-byte Register File
- · Registers Accessible as Bytes, Words or Dwords
- Three-stage Instruction Pipeline
- 16-bit Internal Code Fetch
- Enriched C51 Instruction Set
- 16-bit and 32-bit ALU
- Compare and Conditional Jump Instructions
- Expanded Set of Move Instructions
- Linear Addressing
- 1 Kbyte of On-Chip RAM
- External Memory Space (Code/Data) Programmable from 64 kilobytes to 256 kilobytes
- TSC87251G2D: 32 kilobytes of On-Chip EPROM/OTPROM
   SINGLE PULSE Programming Algorithm
- TSC83251G2D: 32 kilobytes of On-Chip Masked ROM
- TSC80251G2D: ROMless Version
- Four 8-bit Parallel I/O Ports (Ports 0, 1, 2 and 3 of the Standard 80C51)
- Serial I/O Port: Full Duplex UART (80C51 Compatible) With Independent Baud Rate Generator
- SSLC: Synchronous Serial Link Controller
- TWI Multi-master Protocol
- +  $\mu \text{Wire}$  and SPI Master and Slave Protocols
- Three 16-bit Timers/Counters (Timers 0, 1 and 2 of the Standard 80C51)
- EWC: Event and Waveform Controller
- Compatible with Intel's Programmable Counter Array (PCA)
- Common 16-bit Timer/Counter Reference with Four Possible Clock Sources (Fosc/4,
- Fosc/12, Timer 1 and External Input)
- Five Modules, Each with Four Programmable Modes:
- 16-bit Software Timer/Counter
- 16-bit Timer/Counter Capture Input and Software Pulse Measurement
- High-speed Output and 16-bit Software Pulse Width Modulation (PWM)
- 8-bit Hardware PWM Without Overhead
- 16-bit Watchdog Timer/Counter Capability
- Secure 14-bit Hardware Watchdog Timer
- Power Management
- Power-On Reset (Integrated on the Chip)
- Power-Off Flag (Cold and Warm Resets)
- Software Programmable System Clock
- Idle Mode
- Power-down Mode
- Keyboard Interrupt Interface on Port 1
- Non Maskable Interrupt Input (NMI)
- · Real-Time Wait States Inputs (WAIT#/AWAIT#)
- ONCE Mode and Full Speed Real-time In-circuit Emulation Support (Third Party
- Vendors)High Speed Versions:
  - 4.5V to 5.5V
  - 16 MHz and 24 MHz
- Typical Operating Current: 35 mA at 24 MHz 24 mA at 16 MHz
- Typical Power-down Current: 2 μA
- Low Voltage Version:
  - 2.7V to 5.5V
  - 16 MHz



8/16-bit Microcontroller with Serial Communication Interfaces

TSC80251G2D TSC83251G2D TSC87251G2D AT80251G2D AT83251G2D AT87251G2D



Rev. 4135F-8051-11/06



- Typical Operating Current:11 mA at 3V
- Typical Power-down Current: 1 μA
- Temperature Ranges: Commercial (0°C to +70°C), Industrial (-40°C to +85°C), Automotive ((-40°C to +85°C) ROM only)
- Option: Extended Range (-55°C to +125°C)
- Packages: PDIL 40, PLCC 44 and VQFP 44
- Options: Known Good Dice and Ceramic Packages

## Description

The TSC80251G2D products are derivatives of the Atmel Microcontroller family based on the 8/16-bit C251 Architecture. This family of products is tailored to 8/16-bit microcontroller applications requiring an increased instruction throughput, a reduced operating frequency or a larger addressable memory space. The architecture can provide a significant code size reduction when compiling C programs while fully preserving the legacy of C51 assembly routines.

The TSC80251G2D derivatives are pin and software compatible with standard 80C51/Fx/Rx/Rx+ with extended on-chip data memory (1 Kbyte RAM) and up to 256 kilobytes of external code and data. Additionally, the TSC83251G2D and TSC87251G2D provide on-chip code memory: 32 kilobytes ROM and 32 kilobytes EPROM/OTPROM respectively.

They provide transparent enhancements to Intel's xC251Sx family with an additional Synchronous Serial Link Controller (SSLC supporting TWI,  $\mu$ Wire and SPI protocols), a Keyboard interrupt interface, a dedicated Baud Rate Generator for UART, and Power Management features.

TSC80251G2D derivatives are optimized for speed and for low power consumption on a wide voltage range.

Note: 1. This Datasheet provides the technical description of the TSC80251G2D derivatives. For further information on the device usage, please request the TSC80251 Programmer's Guide and the TSC80251G1D Design Guide and errata sheet.

#### Typical Applications • ISDN Terminals

- High-Speed Modems
- PABX (SOHO)
- Line Cards
- DVD ROM and Players
- Printers
- Plotters
- Scanners
- Banking Machines
- Barcode Readers
- Smart Cards Readers
- High-End Digital Monitors
- High-End Joysticks
- High-end TV's

#### **Block Diagram**







## **Pin Description**

Pinout

Figure 1. TSC80251G2D 40-pin DIP package















#### Table 1. TSC80251G2D Pin Assignment

| DIP | PLCC | VQFP | Name                        | DIP | PLCC | VQFP | Name      |
|-----|------|------|-----------------------------|-----|------|------|-----------|
|     | 1    | 39   | VSS1                        |     | 23   | 17   | VSS2      |
| 1   | 2    | 40   | P1.0/T2                     | 21  | 24   | 18   | P2.0/A8   |
| 2   | 3    | 41   | P1.1/T2EX                   | 22  | 25   | 19   | P2.1/A9   |
| 3   | 4    | 42   | P1.2/ECI                    | 23  | 26   | 20   | P2.2/A10  |
| 4   | 5    | 43   | P1.3/CEX0                   | 24  | 27   | 21   | P2.3/A11  |
| 5   | 6    | 44   | P1.4/CEX1/SS#               | 25  | 28   | 22   | P2.4/A12  |
| 6   | 7    | 1    | P1.5/CEX2/MISO              | 26  | 29   | 23   | P2.5/A13  |
| 7   | 8    | 2    | P1.6/CEX3/SCL/SCK/WAIT#     | 27  | 30   | 24   | P2.6/A14  |
| 8   | 9    | 3    | P1.7/A17/CEX4/SDA/MOSI/WCLK | 28  | 31   | 25   | P2.7/A15  |
| 9   | 10   | 4    | RST                         | 29  | 32   | 26   | PSEN#     |
| 10  | 11   | 5    | P3.0/RXD                    | 30  | 33   | 27   | ALE/PROG# |
|     | 12   | 6    | AWAIT#                      |     | 34   | 28   | NMI       |
| 11  | 13   | 7    | P3.1/TXD                    | 31  | 35   | 29   | EA#/VPP   |
| 12  | 14   | 8    | P3.2/INT0#                  | 32  | 36   | 30   | P0.7/AD7  |
| 13  | 15   | 9    | P3.3/INT1#                  | 33  | 37   | 31   | P0.6/AD6  |
| 14  | 16   | 10   | P3.4/T0                     | 34  | 38   | 32   | P0.5/AD5  |
| 15  | 17   | 11   | P3.5/T1                     | 35  | 39   | 33   | P0.4/AD4  |
| 16  | 18   | 12   | P3.6/WR#                    | 36  | 40   | 34   | P0.3/AD3  |
| 17  | 19   | 13   | P3.7/A16/RD#                | 37  | 41   | 35   | P0.2/AD2  |
| 18  | 20   | 14   | XTAL2                       | 38  | 42   | 36   | P0.1/AD1  |
| 19  | 21   | 15   | XTAL1                       | 39  | 43   | 37   | P0.0/AD0  |
| 20  | 22   | 16   | VSS                         | 40  | 44   | 38   | VDD       |

## Signals

#### Table 2. Product Name Signal Description

| Signal<br>Name       | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                   | Alternate<br>Function |  |
|----------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|
| A17                  | 0    | <b>18<sup>th</sup> Address Bit</b><br>Output to memory as 18th external address bit (A17) in extended bus<br>applications, depending on the values of bits RD0 and RD1 in UCONFIG0<br>byte (see Table 13, Page 20).                                                                                                                                                                                           | P1.7                  |  |
| A16                  | 0    | <b>17<sup>th</sup> Address Bit</b><br>Output to memory as 17th external address bit (A16) in extended bus<br>applications, depending on the values of bits RD0 and RD1 in UCONFIG0<br>byte (see Table 13, Page 20).                                                                                                                                                                                           | P3.7                  |  |
| A15:8 <sup>(1)</sup> | 0    | Address Lines<br>Upper address lines for the external bus.                                                                                                                                                                                                                                                                                                                                                    | P2.7:0                |  |
| AD7:0 <sup>(1)</sup> | I/O  | Address/Data Lines<br>Multiplexed lower address lines and data for the external memory.                                                                                                                                                                                                                                                                                                                       | P0.7:0                |  |
| ALE                  | 0    | Address Latch Enable<br>ALE signals the start of an external bus cycle and indicates that valid<br>address information are available on lines A16/A17 and A7:0. An external<br>latch can use ALE to demultiplex the address from address/data bus.                                                                                                                                                            | _                     |  |
| AWAIT#               | I    | <b>Real-time Asynchronous Wait States Input</b><br>When this pin is active (low level), the memory cycle is stretched until it<br>becomes high. When using the Product Name as a pin-for-pin replacement<br>for a 8xC51 product, AWAIT# can be unconnected without loss of<br>compatibility or power consumption increase (on-chip pull-up).<br>Not available on DIP package.                                 | _                     |  |
| CEX4:0               | I/O  | <b>PCA Input/Output pins</b><br>CEXx are input signals for the PCA capture mode and output signals for<br>the PCA compare and PWM modes.                                                                                                                                                                                                                                                                      | P1.7:3                |  |
| EA#                  | I    | External Access Enable<br>EA# directs program memory accesses to on-chip or off-chip code memory.<br>For EA# = 0, all program memory accesses are off-chip.<br>For EA# = 1, an access is on-chip ROM if the address is within the range of<br>the on-chip ROM; otherwise the access is off-chip. The value of EA# is<br>latched at reset.<br>For devices without ROM on-chip, EA# must be strapped to ground. | _                     |  |
| ECI                  | 0    | PCA External Clock input<br>ECI is the external clock input to the 16-bit PCA timer.                                                                                                                                                                                                                                                                                                                          | P1.2                  |  |
| MISO                 | I/O  | SPI Master Input Slave Output line<br>When SPI is in master mode, MISO receives data from the slave<br>peripheral. When SPI is in slave mode, MISO outputs data to the master<br>controller.                                                                                                                                                                                                                  | P1.5                  |  |
| MOSI                 | I/O  | SPI Master Output Slave Input line<br>When SPI is in master mode, MOSI outputs data to the slave peripheral.<br>When SPI is in slave mode, MOSI receives data from the master controller.                                                                                                                                                                                                                     | P1.7                  |  |
| INT1:0#              | I    | External Interrupts 0 and 1<br>INT1#/INT0# inputs set IE1:0 in the TCON register. If bits IT1:0 in the<br>TCON register are set, bits IE1:0 are set by a falling edge on INT1#/INT0#.<br>If bits IT1:0 are cleared, bits IE1:0 are set by a low level on INT1#/INT0#.                                                                                                                                         | P3.3:2                |  |





| Table 2. | Product Name | Signal Description | (Continued) |
|----------|--------------|--------------------|-------------|
|----------|--------------|--------------------|-------------|

| Signal<br>Name | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Alternate<br>Function |
|----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| NMI            | Ι    | Non Maskable Interrupt<br>Holding this pin high for 24 oscillator periods triggers an interrupt.<br>When using the Product Name as a pin-for-pin replacement for a 8xC51<br>product, NMI can be unconnected without loss of compatibility or power<br>consumption increase (on-chip pull-down).<br>Not available on DIP package.                                                                                                                                                                                                               | _                     |
| P0.0:7         | I/O  | <b>Port 0</b><br>P0 is an 8-bit open-drain bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high impedance inputs. To avoid any paraitic current consumption, Floating P0 inputs must be polarized to $V_{DD}$ or $V_{SS}$ .                                                                                                                                                                                                                                                                          | AD7:0                 |
| P1.0:7         | I/O  | <b>Port 1</b><br>P1 is an 8-bit bidirectional I/O port with internal pull-ups. P1 provides interrupt capability for a keyboard interface.                                                                                                                                                                                                                                                                                                                                                                                                      | -                     |
| P2.0:7         | I/O  | <b>Port 2</b><br>P2 is an 8-bit bidirectional I/O port with internal pull-ups.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | A15:8                 |
| P3.0:7         | I/O  | <b>Port 3</b><br>P3 is an 8-bit bidirectional I/O port with internal pull-ups.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -                     |
| PROG#          | I    | <b>Programming Pulse input</b><br>The programming pulse is applied to this input for programming the on-chip<br>EPROM/OTPROM.                                                                                                                                                                                                                                                                                                                                                                                                                  | -                     |
| PSEN#          | 0    | Program Store Enable/Read signal output<br>PSEN# is asserted for a memory address range that depends on bits RD0<br>and RD1 in UCONFIG0 byte (see ).                                                                                                                                                                                                                                                                                                                                                                                           | -                     |
| RD#            | 0    | Read or 17 <sup>th</sup> Address Bit (A16)<br>Read signal output to external data memory depending on the values of<br>bits RD0 and RD1 in UCONFIG0 byte (see Table 13, Page 20).                                                                                                                                                                                                                                                                                                                                                              | P3.7                  |
| RST            | I    | <b>Reset input to the chip</b><br>Holding this pin high for 64 oscillator periods while the oscillator is running<br>resets the device. The Port pins are driven to their reset conditions when a<br>voltage greater than $V_{IH1}$ is applied, whether or not the oscillator is running.<br>This pin has an internal pull-down resistor which allows the device to be<br>reset by connecting a capacitor between this pin and VDD.<br>Asserting RST when the chip is in Idle mode or Power-Down mode returns<br>the chip to normal operation. | _                     |
| RXD            | I/O  | <b>Receive Serial Data</b><br>RXD sends and receives data in serial I/O mode 0 and receives data in<br>serial I/O modes 1, 2 and 3.                                                                                                                                                                                                                                                                                                                                                                                                            | P3.0                  |
| SCL            | I/O  | TWI Serial Clock<br>When TWI controller is in master mode, SCL outputs the serial clock to<br>slave peripherals. When TWI controller is in slave mode, SCL receives<br>clock from the master controller.                                                                                                                                                                                                                                                                                                                                       | P1.6                  |
| SCK            | I/O  | SPI Serial Clock<br>When SPI is in master mode, SCK outputs clock to the slave peripheral.<br>When SPI is in slave mode, SCK receives clock from the master controller.                                                                                                                                                                                                                                                                                                                                                                        | P1.6                  |
| SDA            | I/O  | TWI Serial Data<br>SDA is the bidirectional TWI data line.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | P1.7                  |
| SS#            | I    | SPI Slave Select Input<br>When in Slave mode, SS# enables the slave mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P1.4                  |

| Table 2.       | Produ |                                                                                                                                                                                                                                                                                                                                                   |                       |
|----------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| Signal<br>Name | Туре  | Description                                                                                                                                                                                                                                                                                                                                       | Alternate<br>Function |
| T1:0           | I/O   | <b>Timer 1:0 External Clock Inputs</b><br>When timer 1:0 operates as a counter, a falling edge on the T1:0 pin<br>increments the count.                                                                                                                                                                                                           | _                     |
| T2             | I/O   | <b>Timer 2 Clock Input/Output</b><br>For the timer 2 capture mode, T2 is the external clock input. For the Timer 2 clock-out mode, T2 is the clock output.                                                                                                                                                                                        | P1.0                  |
| T2EX           | I     | <b>Timer 2 External Input</b><br>In timer 2 capture mode, a falling edge initiates a capture of the timer 2 registers. In auto-reload mode, a falling edge causes the timer 2 register to be reloaded. In the up-down counter mode, this signal determines the count direction: 1 = up, 0 = down.                                                 |                       |
| TXD            | ο     | <b>Transmit Serial Data</b><br>TXD outputs the shift clock in serial I/O mode 0 and transmits data in serial I/O modes 1, 2 and 3.                                                                                                                                                                                                                | P3.1                  |
| VDD            | PWR   | <b>Digital Supply Voltage</b><br>Connect this pin to +5V or +3V supply voltage.                                                                                                                                                                                                                                                                   | -                     |
| VPP            | I     | <b>Programming Supply Voltage</b><br>The programming supply voltage is applied to this input for programming<br>the on-chip EPROM/OTPROM.                                                                                                                                                                                                         | _                     |
| VSS            | GND   | Circuit Ground<br>Connect this pin to ground.                                                                                                                                                                                                                                                                                                     |                       |
| VSS1           | GND   | Secondary Ground 1<br>This ground is provided to reduce ground bounce and improve power<br>supply bypassing. Connection of this pin to ground is recommended.<br>However, when using the TSC80251G2D as a pin-for-pin replacement for a<br>8xC51 product, VSS1 can be unconnected without loss of compatibility.<br>Not available on DIP package. |                       |
| VSS2           | GND   | Secondary Ground 2<br>This ground is provided to reduce ground bounce and improve power<br>supply bypassing. Connection of this pin to ground is recommended.<br>However, when using the TSC80251G2D as a pin-for-pin replacement for a<br>8xC51 product, VSS2 can be unconnected without loss of compatibility.<br>Not available on DIP package. | -                     |
| WAIT#          | I     | <b>Real-time Synchronous Wait States Input</b><br>The real-time WAIT# input is enabled by setting RTWE bit in WCON<br>(S:A7h). During bus cycles, the external memory system can signal<br>'system ready' to the microcontroller in real time by controlling the WAIT#<br>input signal.                                                           | P1.6                  |
| WCLK           | 0     | Wait Clock Output<br>The real-time WCLK output is enabled by setting RTWCE bit in WCON<br>(S:A7h). When enabled, the WCLK output produces a square wave signal<br>with a period of one half the oscillator frequency.                                                                                                                             |                       |
| WR#            | 0     | Write<br>Write signal output to external memory.                                                                                                                                                                                                                                                                                                  | P3.6                  |
| XTAL1          | I     | Input to the on-chip inverting oscillator amplifier<br>To use the internal oscillator, a crystal/resonator circuit is connected to this<br>pin. If an external oscillator is used, its output is connected to this pin.<br>XTAL1 is the clock source for internal timing.                                                                         | _                     |

|          |              | <u> </u>           | <i>i</i> <b>a</b> <i>i</i> <b>i b</b> |  |
|----------|--------------|--------------------|---------------------------------------|--|
| Table 2. | Product Name | Signal Description | (Continued)                           |  |





| Table 2. | Product Name | Signal Description | (Continued) |
|----------|--------------|--------------------|-------------|
|----------|--------------|--------------------|-------------|

| Signal<br>Name | Туре | Description                                                                                                                                                                                                  | Alternate<br>Function |
|----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| XTAL2          | 0    | Output of the on-chip inverting oscillator amplifier<br>To use the internal oscillator, a crystal/resonator circuit is connected to this<br>pin. If an external oscillator is used, leave XTAL2 unconnected. | _                     |

Note: The description of A15:8/P2.7:0 and AD7:0/P0.7:0 are for the Non-Page mode chip configuration. If the chip is configured in Page mode operation, port 0 carries the lower address bits (A7:0) while port 2 carries the upper address bits (A15:8) and the data (D7:0).

#### **Address Spaces**

The TSC80251G2D derivatives implement four different address spaces:

- On-chip ROM program/code memory (not present in ROMless devices)
- On-chip RAM data memory
- Special Function Registers (SFRs)
- Configuration array

**Program/Code Memory** The TSC83251G2D and TSC87251G2D implement 32 KB of on-chip program/code memory. Figure 4 shows the split of the internal and external program/code memory spaces. If EA# is tied to a high level, the 32-Kbyte on-chip program memory is mapped in the lower part of segment FF: where the C251 core jumps after reset. The rest of the program/code memory space is mapped to the external memory. If EA# is tied to a low level, the internal program/code memory is not used and all the accesses are directed to the external memory.

> The TSC83251G2D products provide the internal program/code memory in a masked ROM memory while the TSC87251G2D products provide it in an EPROM memory. For the TSC80251G2D products, there is no internal program/code memory and EA# must be tied to a low level.



#### Figure 4. Program/Code Memory Mapping

Note:

Special care should be taken when the Program Counter (PC) increments:

If the program executes exclusively from on-chip code memory (not from external memory), beware of executing code from the upper eight bytes of the on-chip ROM (FF:7FF8h-FF:7FFh). Because of its pipeline capability, the TSC80251G2D derivative may attempt to prefetch code from external memory (at an address above FF:7FFFh) and thereby disrupt I/O Ports 0 and 2. Fetching code constants from these 8 bytes does not affect Ports 0 and 2.

When PC reaches the end of segment FF:, it loops to the reset address FF:0000h (for





compatibility with the C51 Architecture). When PC increments beyond the end of seqment FE:, it continues at the reset address FF:0000h (linearity). When PC increments beyond the end of segment 01:, it loops to the beginning of segment 00: (this prevents from its going into the reserved area).

Data Memory The TSC80251G2D derivatives implement 1 Kbyte of on-chip data RAM. Figure 5 shows the split of the internal and external data memory spaces. This memory is mapped in the data space just over the 32 bytes of registers area (see TSC80251 Programmers' Guide). Hence, the part of the on-chip RAM located from 20h to FFh is bit addressable. This on-chip RAM is not accessible through the program/code memory space.

> For faster computation with the on-chip ROM/EPROM code of the TSC83251G2D/TSC87251G2D, its upper 16 KB are also mapped in the upper part of the region 00: if the On-Chip Code Memory Map configuration bit is cleared (EMAP# bit in UCONFIG1 byte, see Figure ). However, if EA# is tied to a low level, the TSC80251G2D derivative is running as a ROMless product and the code is actually fetched in the corresponding external memory (i.e. the upper 16 KB of the lower 32 KB of the segment FF:). If EMAP# bit is set, the on-chip ROM is not accessible through the region 00:.

> All the accesses to the portion of the data space with no on-chip memory mapped onto are redirected to the external memory.



Figure 5. Data Memory Mapping

# Special Function Registers

The Special Function Registers (SFRs) of the TSC80251G2D derivatives fall into the categories detailed in Table 1 to Table 9.

SFRs are placed in a reserved on-chip memory region S: which is not represented in the data memory mapping (Figure 5). The relative addresses within S: of these SFRs are provided together with their reset values in Table . They are upward compatible with the SFRs of the standard 80C51 and the Intel's 80C251Sx family. In this table, the C251 core registers are identified by Note 1 and are described in the TSC80251 Programmer's Guide. The other SFRs are described in the TSC80251G1D Design Guide. All the SFRs are bit-addressable using the C251 instruction set.

#### Table 1. C251 Core SFRs

| Mnemonic           | Name                       |
|--------------------|----------------------------|
| ACC <sup>(1)</sup> | Accumulator                |
| B <sup>(1)</sup>   | B Register                 |
| PSW                | Program Status Word        |
| PSW1               | Program Status Word 1      |
| SP <sup>(1)</sup>  | Stack Pointer - LSB of SPX |

| Mnemonic            | Name                                                     |
|---------------------|----------------------------------------------------------|
| SPH <sup>(1)</sup>  | Stack Pointer High - MSB of<br>SPX                       |
| DPL <sup>(1)</sup>  | Data Pointer Low byte - LSB of DPTR                      |
| DPH <sup>(1)</sup>  | Data Pointer High byte - MSB of DPTR                     |
| DPXL <sup>(1)</sup> | Data Pointer Extended Low<br>byte of DPX - Region number |

Note: 1. These SFRs can also be accessed by their corresponding registers in the register file.

#### Table 2. I/O Port SFRs

| Mnemonic | Name   |
|----------|--------|
| P0       | Port 0 |
| P1       | Port 1 |

# MnemonicNameP2Port 2P3Port 3

#### Table 3. Timers SFRs

| Mnemonic | Name                             |
|----------|----------------------------------|
| TL0      | Timer/Counter 0 Low<br>Byte      |
| TH0      | Timer/Counter 0 High<br>Byte     |
| TL1      | Timer/Counter 1 Low<br>Byte      |
| TH1      | Timer/Counter 1 High<br>Byte     |
| TL2      | Timer/Counter 2 Low<br>Byte      |
| TH2      | Timer/Counter 2 High<br>Byte     |
| TCON     | Timer/Counter 0 and 1<br>Control |

| Mnemonic | Name                                           |
|----------|------------------------------------------------|
| TMOD     | Timer/Counter 0 and 1<br>Modes                 |
| T2CON    | Timer/Counter 2<br>Control                     |
| T2MOD    | Timer/Counter 2 Mode                           |
| RCAP2L   | Timer/Counter 2<br>Reload/Capture Low<br>Byte  |
| RCAP2H   | Timer/Counter 2<br>Reload/Capture High<br>Byte |
| WDTRST   | WatchDog Timer Reset                           |





#### Table 4. Serial I/O Port SFRs

| Mnemonic | Name                  |
|----------|-----------------------|
| SCON     | Serial Control        |
| SBUF     | Serial Data Buffer    |
| SADEN    | Slave Address<br>Mask |

#### Table 5. SSLC SFRs

| Mnemonic | Name                                     |
|----------|------------------------------------------|
| SSCON    | Synchronous Serial control               |
| SSDAT    | Synchronous Serial<br>Data               |
| SSCS     | Synchronous Serial<br>Control and Status |

| Mnemonic | Name              |
|----------|-------------------|
| SADDR    | Slave Address     |
| BRL      | Baud Rate Reload  |
| BDRCON   | Baud Rate Control |

| Mnemonic | Name                           |
|----------|--------------------------------|
| SSADR    | Synchronous Serial<br>Address  |
| SSBR     | Synchronous Serial<br>Bit Rate |

#### Table 6. Event Waveform Control SFRs

| Mnemonic | Name                                  |
|----------|---------------------------------------|
| CCON     | EWC-PCA Timer/Counter Control         |
| CMOD     | EWC-PCA Timer/Counter Mode            |
| CL       | EWC-PCA Timer/Counter Low<br>Register |
| СН       | EWC-PCA Timer/Counter High Register   |
| CCAPM0   | EWC-PCA Timer/Counter Mode 0          |
| CCAPM1   | EWC-PCA Timer/Counter Mode 1          |
| CCAPM2   | EWC-PCA Timer/Counter Mode 2          |
| CCAPM3   | EWC-PCA Timer/Counter Mode 3          |
| CCAPM4   | EWC-PCA Timer/Counter Mode 4          |

| Mnemonic | Name                                              |
|----------|---------------------------------------------------|
| CCAP0L   | EWC-PCA Compare Capture<br>Module 0 Low Register  |
| CCAP1L   | EWC-PCA Compare Capture<br>Module 1 Low Register  |
| CCAP2L   | EWC-PCA Compare Capture<br>Module 2 Low Register  |
| CCAP3L   | EWC-PCA Compare Capture<br>Module 3 Low Register  |
| CCAP4L   | EWC-PCA Compare Capture<br>Module 4 Low Register  |
| CCAP0H   | EWC-PCA Compare Capture<br>Module 0 High Register |
| CCAP1H   | EWC-PCA Compare Capture<br>Module 1 High Register |
| CCAP2H   | EWC-PCA Compare Capture<br>Module 2 High Register |
| ССАРЗН   | EWC-PCA Compare Capture<br>Module 3 High Register |
| CCAP4H   | EWC-PCA Compare Capture<br>Module 4 High Register |

#### Table 7. System Management SFRs

| Mnemonic | Name             |
|----------|------------------|
| PCON     | Power Control    |
| POWM     | Power Management |

| Mnemonic | Name                                     |
|----------|------------------------------------------|
| CKRL     | Clock Reload                             |
| WCON     | Synchronous Real-Time Wait State Control |

#### Table 8. Interrupt SFRs

| Mnemonic | Name                              |
|----------|-----------------------------------|
| IE0      | Interrupt Enable Control 0        |
| IE1      | Interrupt Enable Control 1        |
| IPH0     | Interrupt Priority Control High 0 |

#### Table 9. Keyboard Interface SFRs

| Mnemonic | Name                          |
|----------|-------------------------------|
| P1IE     | Port 1 Input Interrupt Enable |
| P1F      | Port 1 Flag                   |

| IPH1 | Interrupt Priority Control High 1 |
|------|-----------------------------------|
| IPL1 | Interrupt Priority Control Low 1  |
|      |                                   |

Interrupt Priority Control Low 0

Mnemonic Name

IPL0

| Mnemonic | Name                   |
|----------|------------------------|
| P1LS     | Port 1 Level Selection |





#### Table 10. SFR Descriptions

|     | 0/8                             | 1/9                              | 2/A                             | 3/B                             | 4/C                              | 5/D                 | 6/E                             | 7/F               |     |
|-----|---------------------------------|----------------------------------|---------------------------------|---------------------------------|----------------------------------|---------------------|---------------------------------|-------------------|-----|
| F8h |                                 | CH<br>0000 0000                  | CCAP0H<br>0000 0000             | CCAP1H<br>0000 0000             | CCAP2H<br>0000 0000              | CCAP3H<br>0000 0000 | CCAP4H<br>0000 0000             |                   | FFh |
| F0h | B <sup>(1)</sup><br>0000 0000   |                                  |                                 |                                 |                                  |                     |                                 |                   | F7h |
| E8h |                                 | CL<br>0000 0000                  | CCAP0L<br>0000 0000             | CCAP1L<br>0000 0000             | CCAP2L<br>0000 0000              | CCAP3L<br>0000 0000 | CCAP4L<br>0000 0000             |                   | EFh |
| E0h | ACC <sup>(1)</sup><br>0000 0000 |                                  |                                 |                                 |                                  |                     |                                 |                   | E7h |
| D8h | CCON<br>00X0 0000               | CMOD<br>00XX X000                | CCAPM0<br>X000 0000             | CCAPM1<br>X000 0000             | CCAPM2<br>X000 0000              | CCAPM3<br>X000 0000 | CCAPM4<br>X000 0000             |                   | DFh |
| D0h | PSW <sup>(1)</sup><br>0000 0000 | PSW1 <sup>(1)</sup><br>0000 0000 |                                 |                                 |                                  |                     |                                 |                   | D7h |
| C8h | T2CON<br>0000 0000              | T2MOD<br>XXXX XX00               | RCAP2L<br>0000 0000             | RCAP2H<br>0000 0000             | TL2<br>0000 0000                 | TH2<br>0000 0000    |                                 |                   | CFh |
| C0h |                                 |                                  |                                 |                                 |                                  |                     |                                 |                   | C7h |
| B8h | IPL0<br>X000 0000               | SADEN<br>0000 0000               |                                 |                                 |                                  |                     | SPH <sup>(1)</sup><br>0000 0000 |                   | BFh |
| B0h | P3<br>1111 1111                 | IE1<br>XX0X XXX0                 | IPL1<br>XX0X XXX0               | IPH1<br>XX0X XXX0               |                                  |                     |                                 | IPH0<br>X000 0000 | B7h |
| A8h | IE0<br>0000 0000                | SADDR<br>0000 0000               |                                 |                                 |                                  |                     |                                 |                   | AFh |
| A0h | P2<br>1111 1111                 |                                  |                                 |                                 |                                  |                     | WDTRST<br>1111 1111             | WCON<br>XXXX XX00 | A7h |
| 98h | SCON<br>0000 0000               | SBUF<br>XXXX XXXX                | BRL<br>0000 0000                | BDRCON<br>XXX0 0000             | P1LS<br>0000 0000                | P1IE<br>0000 0000   | P1F<br>0000 0000                |                   | 9Fh |
| 90h | P1<br>1111 1111                 |                                  | SSBR<br>0000 0000               | SSCON <sup>(2)</sup>            | SSCS <sup>(3)</sup>              | SSDAT<br>0000 0000  | SSADR<br>0000 0000              |                   | 97h |
| 88h | TCON<br>0000 0000               | TMOD<br>0000 0000                | TL0<br>0000 0000                | TL1<br>0000 0000                | TH0<br>0000 0000                 | TH1<br>0000 0000    | CKRL<br>0000 1000               | POWM<br>0XXX XXXX | 8Fh |
| 80h | P0<br>1111 1111                 | SP <sup>(1)</sup><br>0000 0111   | DPL <sup>(1)</sup><br>0000 0000 | DPH <sup>(1)</sup><br>0000 0000 | DPXL <sup>(1)</sup><br>0000 0001 |                     |                                 | PCON<br>0000 0000 | 87h |
|     | 0/8                             | 1/9                              | 2/A                             | 3/B                             | 4/C                              | 5/D                 | 6/E                             | 7/F               |     |

#### Reserved

Notes: 1. These registers are described in the TSC80251 Programmer's Guide (C251 core registers).

- 2. In TWI and SPI modes, SSCON is splitted in two separate registers. SSCON reset value is 0000 0000 in TWI mode and 0000 0100 in SPI mode.
- 3. In read and write modes, SSCS is splitted in two separate registers. SSCS reset value is 1111 1000 in read mode and 0000 0000 in write mode.

#### **Configuration Bytes**

The TSC80251G2D derivatives provide user design flexibility by configuring certain operating features at device reset. These features fall into the following categories:

- external memory interface (Page mode, address bits, programmed wait states and the address range for RD#, WR#, and PSEN#)
- source mode/binary mode opcodes
- selection of bytes stored on the stack by an interrupt
- mapping of the upper portion of on-chip code memory to region 00:

Two user configuration bytes UCONFIG0 (see Table 11) and UCONFIG1 (see Table 12) provide the information.

When EA# is tied to a low level, the configuration bytes are fetched from the external address space. The TSC80251G2D derivatives reserve the top eight bytes of the memory address space (FF:FFF8h-FF:FFFh) for an external 8-byte configuration array. Only two bytes are actually used: UCONFIG0 at FF:FFF8h and UCONFIG1 at FF:FFF9h.

For the mask ROM devices, configuration information is stored in on-chip memory (see ROM Verifying). When EA# is tied to a high level, the configuration information is retrieved from the on-chip memory instead of the external address space and there is no restriction in the usage of the external memory.





## **Table 11.** Configuration Byte 0UCONFIG0

| 7          | 6               | 5                                                                                                                            | 4                                                                                                                                                                                    | 3                                          | 2                                       | 1                                 | 0                          |  |
|------------|-----------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------------------------|-----------------------------------|----------------------------|--|
| -          | WSA1#           | WSA0#                                                                                                                        | XALE#                                                                                                                                                                                | RD1                                        | RD0                                     | PAGE#                             | SRC                        |  |
| Bit Number | Bit<br>Mnemonic | Descriptio                                                                                                                   | n                                                                                                                                                                                    |                                            |                                         |                                   |                            |  |
| 7          | -               | Reserved<br>Set this bit                                                                                                     | et this bit when writing to UCONFIG0.                                                                                                                                                |                                            |                                         |                                   |                            |  |
| 6          | WSA1#           | Wait State                                                                                                                   | A bits                                                                                                                                                                               |                                            |                                         |                                   | for other al               |  |
| 5          | WSA0#           | Select the r           memory ac           WSA1#         V           0         0           0         1           1         1 | verses (all re-<br>verses (all re-<br>verses (all re-<br>verses (all re-<br>verses)<br>3<br>2<br>1<br>0                                                                              | gions except (<br>mber of Wait             | /#, WR# and F<br>01:).<br><u>States</u> | SEN# signals                      | for external               |  |
| 4          | XALE#           | Extend AL<br>Clear to ex<br>Set to minin                                                                                     | <b>Extend ALE bit</b><br>Clear to extend the duration of the ALE pulse from $T_{OSC}$ to $3 \cdot T_{OSC}$ .<br>Set to minimize the duration of the ALE pulse to $1 \cdot T_{OSC}$ . |                                            |                                         |                                   |                            |  |
| 3          | RD1             | Memory Si                                                                                                                    | gnal Select b                                                                                                                                                                        | oits                                       | al addraga bu                           | and the use                       | no of DD#                  |  |
| 2          | RD0             | WR# and F                                                                                                                    | SEN# signals                                                                                                                                                                         | s (see Table 1                             | ai address bu<br>3).                    | s and the usag                    | sage of RD#,               |  |
| 1          | PAGE#           | Page Mode<br>Clear to se<br>Port 0.<br>Set to selec<br>0.                                                                    | e Select bit <sup>(1)</sup><br>lect the faster<br>ct the non-Pag                                                                                                                     | Page mode v<br>ge mode <sup>(2)</sup> with | /ith A15:8/D7:<br>n A15:8 on Po         | 0 on Port 2 an<br>rt 2 and A7:0/I | id A7:0 on<br>D7:0 on Port |  |
| 0          | SRC             | Source Mo<br>Clear to se<br>Set to selec                                                                                     | Source Mode/Binary Mode Select bit<br>Clear to select the binary mode.<br>Set to select the source mode.                                                                             |                                            |                                         |                                   |                            |  |

Notes: 1. UCONFIG0 is fetched twice so it can be properly read both in Page or Non-Page modes. If P2.1 is cleared during the first data fetch, a Page mode configuration is used, otherwise the subsequent fetches are performed in Non-Page mode.

2. This selection provides compatibility with the standard 80C51 hardware which is multiplexing the address LSB and the data on Port 0.

## **Table 12.** Configuration Byte 1UCONFIG1

| 7             | 6                    | 5              | 4                                                                                                                                                                                                                                                 | 3                                                                                     | 2                                                         | 1                                          | 0                             |
|---------------|----------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------|-------------------------------|
| CSIZE         | -                    | -              | INTR                                                                                                                                                                                                                                              | WSB                                                                                   | WSB1#                                                     | WSB0#                                      | EMAP#                         |
| Bit<br>Number | Bit Mnem             | nonic I        | Description                                                                                                                                                                                                                                       |                                                                                       |                                                           |                                            |                               |
| 7             | CSIZE<br>TSC87251G2D |                | <b>On-Chip Code Memory Size bit</b> <sup>(1)</sup><br>Clear to select 16 KB of on-chip code memory (TSC87251G1D product).<br>Set to select 32 KB of on-chip code memory (TSC87251G2D pro                                                          |                                                                                       |                                                           |                                            |                               |
|               | TSC8025<br>TSC8325   | 1G2D  <br>1G2D | Reserved<br>Set this bit when                                                                                                                                                                                                                     | writing to UCC                                                                        | ONFIG1.                                                   |                                            |                               |
| 6             | -                    |                | <b>Reserved</b><br>Set this bit when                                                                                                                                                                                                              | writing to UCC                                                                        | DNFIG1.                                                   |                                            |                               |
| 5             | -                    |                | <b>Reserved</b><br>Set this bit when                                                                                                                                                                                                              | writing to UCC                                                                        | DNFIG1.                                                   |                                            |                               |
| 4             | INTF                 | R              | Interrupt Mode bit <sup>(2)</sup><br>Clear so that the interrupts push two bytes onto the stack (th<br>bytes of the PC register).<br>Set so that the interrupts push four bytes onto the stack (the<br>of the PC register and the PSW1 register). |                                                                                       |                                                           |                                            | he two lower<br>e three bytes |
| 3             | WSE                  | 3              | <b>Vait State B bit</b><br>Clear to generate<br>Set for no wait st                                                                                                                                                                                | 3)<br>e one wait stat<br>ates for memo                                                | e for memory<br>ory region 01:.                           | region 01:.                                |                               |
| 2             | WSB                  | 1#             | Vait State B bit                                                                                                                                                                                                                                  | 5                                                                                     |                                                           |                                            |                               |
| 1             | WSB                  | )# (           | Select the number<br>external memory<br><u>VSB1# WSB0</u><br>0 0<br>1<br>0 1<br>1<br>1                                                                                                                                                            | er of wait state<br>accesses (on<br><u># Number</u><br>3<br>2<br>1<br>0               | s for RD#, WH<br>ly region 01:).<br>of Wait States        | ⊀# and PSEN                                | # signais for                 |
| 0             | EMAF                 | 2#  <br>       | <b>Dn-Chip Code M</b><br>Clear to map the<br>FF:7FFFh) to the<br>Set not to map the<br>FF:7FFFh) to the                                                                                                                                           | <b>Memory Map I</b><br>upper 16 KB (<br>data space (a<br>e upper 16 KE<br>data space. | bit<br>of on-chip cod<br>at 00:C000h-0<br>3 of on-chip co | e memory (at<br>0:FFFFh).<br>ode memory (; | FF:4000h-<br>at FF:4000h-     |

Notes: 1. The CSIZE is only available on EPROM/OTPROM products.

2. Two or four bytes are transparently popped according to INTR when using the RETI instruction. INTR must be set if interrupts are used with code executing outside region FF:.

3. Use only for Step A compatibility; set this bit when WSB1:0# are used.





#### **Configuration Byte 1**

#### Table 13. Address Ranges and Usage of RD#, WR# and PSEN# Signals

| RD1 | RD0 | P1.7    | P3.7/RD#                                     | PSEN#                                               | WR#                                                  | External<br>Memory       |
|-----|-----|---------|----------------------------------------------|-----------------------------------------------------|------------------------------------------------------|--------------------------|
| 0   | 0   | A17     | A16                                          | Read signal for all<br>external memory<br>locations | Write signal for all<br>external memory<br>locations | 256 KB                   |
| 0   | 1   | I/O pin | A16                                          | Read signal for all<br>external memory<br>locations | Write signal for all<br>external memory<br>locations | 128 KB                   |
| 1   | 0   | I/O pin | I/O pin                                      | Read signal for all<br>external memory<br>locations | Write signal for all<br>external memory<br>locations | 64 KB                    |
| 1   | 1   | I/O pin | Read<br>signal for<br>regions 00:<br>and 01: | Read signal for<br>regions FE: and FF:              | Write signal for all<br>external memory<br>locations | 2 × 64 KB <sup>(1)</sup> |

Notes: 1. This selection provides compatibility with the standard 80C51 hardware which has separate external memory spaces for data and code.

#### Instruction Set Summary

This section contains tables that summarize the instruction set. For each instruction there is a short description, its length in bytes, and its execution time in states (one state time is equal to two system clock cycles). There are two concurrent processes limiting the effective instruction throughput:

- Instruction Fetch
- Instruction Execution

Table 20 to Table 32 assume code executing from on-chip memory, then the CPU is fetching 16-bit at a time and this is never limiting the execution speed.

If the code is fetched from external memory, a pre-fetch queue will store instructions ahead of execution to optimize the memory bandwidth usage when slower instructions are executed. However, the effective speed may be limited depending on the average size of instructions (for the considered section of the program flow). The maximum average instruction throughput is provided by Table 14 depending on the external memory configuration (from Page Mode to Non-Page Mode and the maximum number of wait states). If the average size of instructions is not an integer, the maximum effective throughput is found by pondering the number of states for the neighbor integer values.

| Average size               |                       |                 |                 | Non-page Mod  | e (states)    |               |
|----------------------------|-----------------------|-----------------|-----------------|---------------|---------------|---------------|
| of Instructions<br>(bytes) | Page Mode<br>(states) | 0 Wait<br>State | 1 Wait<br>State | 2 Wait States | 3 Wait States | 4 Wait States |
| 1                          | 1                     | 2               | 3               | 4             | 5             | 6             |
| 2                          | 2                     | 4               | 6               | 8             | 10            | 12            |
| 3                          | 3                     | 6               | 9               | 12            | 15            | 18            |
| 4                          | 4                     | 8               | 12              | 16            | 20            | 24            |
| 5                          | 5                     | 10              | 15              | 20            | 25            | 30            |

 Table 14.
 Minimum Number of States per Instruction for given Average Sizes

If the average execution time of the considered instructions is larger than the number of states given by Table 14, this larger value will prevail as the limiting factor. Otherwise, the value from Table 14 must be taken. This is providing a fair estimation of the execution speed but only the actual code execution can provide the final value.

Table 15 to Table 19 provide notation for Instruction Operands.

#### Notation for Instruction Operands

Table 15. Notation for Direct Addressing

| Direct<br>Address | Description                                                                                                                                                            | C251 | C51 |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|
| dir8              | A direct 8-bit address. This can be a memory address (00h-7Fh) or a SFR address (80h-FFh). It is a byte (default), word or double word depending on the other operand. | 3    | 3   |
| dir16             | A 16-bit memory address (00:0000h-00:FFFFh) used in direct addressing.                                                                                                 | 3    | -   |





#### Table 16. Notation for Immediate Addressing

| Immediate<br>Address | Description                                                                                                                           | C251 | C51 |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|-----|
| #data                | An 8-bit constant that is immediately addressed in an instruction                                                                     | 3    | 3   |
| #data16              | A 16-bit constant that is immediately addressed in an instruction                                                                     | 3    | -   |
| #0data16<br>#1data16 | A 32-bit constant that is immediately addressed in an instruction. The upper word is filled with zeros (#0data16) or ones (#1data16). | 3    | -   |
| #short               | A constant, equal to 1, 2, or 4, that is immediately addressed in an instruction.                                                     | 3    | -   |

#### Table 17. Notation for Bit Addressing

| Direct<br>Address | Description                                                                                                                                                                                                                                                            | C251 | C51 |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|
| bit51             | A directly addressed bit (bit number = 00h-FFh) in memory or an SFR. Bits 00h-7Fh are the 128 bits in byte locations 20h-2Fh in the on-chip RAM. Bits 80h-FFh are the 128 bits in the 16 SFRs with addresses that end in 0h or 8h, S:80h, S:88h, S:90h,, S:F0h, S:F8h. | _    | 3   |
| bit               | A directly addressed bit in memory locations 00:0020h-00:007Fh or in any defined SFR.                                                                                                                                                                                  | 3    |     |

#### Table 18. Notation for Destination in Control Instructions

| Direct<br>Address | Description                                                                                                                              | C251 | C51 |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|-----|
| rel               | A signed (two's complement) 8-bit relative address. The destination is -128 to +127 bytes relative to the next instruction's first byte. | 3    | 3   |
| addr11            | An 11-bit target address. The target is in the same 2-Kbyte block of memory as the next instruction's first byte.                        | _    | 3   |
| addr16            | A 16-bit target address. The target can be anywhere within the same 64-Kbyte region as the next instruction's first byte.                | -    | 3   |
| addr24            | A 24-bit target address. The target can be anywhere within the 16-<br>Mbyte address space.                                               | 3    | _   |

| Register                                                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | C251 | C51 |
|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|
| at Ri                                                       | A memory location (00h-FFh) addressed indirectly via byte registers R0 or R1                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -    | 3   |
| Rn<br>n                                                     | Byte register R0-R7 of the currently selected register bank<br>Byte register index: n = 0-7                                                                                                                                                                                                                                                                                                                                                                                                                                      | -    | 3   |
| Rm<br>Rmd<br>Rms<br>m, md, ms                               | Byte register R0-R15 of the currently selected register file<br>Destination register<br>Source register<br>Byte register index: m, md, ms = 0-15                                                                                                                                                                                                                                                                                                                                                                                 | 3    | -   |
| WRj<br>WRjd<br>WRjs<br>at WRj<br>at WRj +dis16<br>j, jd, js | Word register WR0, WR2,, WR30 of the currently selected register<br>file<br>Destination register<br>Source register<br>A memory location (00:0000h-00:FFFFh) addressed indirectly<br>through word register WR0-WR30, is the target address for jump<br>instructions.<br>A memory location (00:0000h-00:FFFFh) addressed indirectly<br>through word register (WR0-WR30) + 16-bit signed (two's<br>complement) displacement value<br>Word register index: j, jd, js = 0-30                                                         | 3    | -   |
| DRk<br>DRkd<br>DRks<br>at DRk<br>at DRk +dis16<br>k, kd, ks | Dword register DR0, DR4,, DR28, DR56, DR60 of the currently<br>selected register file<br>Destination register<br>Source register<br>A memory location (00:0000h-FF:FFFFh) addressed indirectly<br>through dword register DR0-DR28, DR56 and DR60, is the target<br>address for jump instruction<br>A memory location (00:0000h-FF:FFFFh) addressed indirectly<br>through dword register (DR0-DR28, DR56, DR60) + 16-bit (two's<br>complement) signed displacement value<br>Dword register index: k, kd, ks = 0, 4, 8, 28, 56, 60 | 3    | _   |

#### Table 19. Notation for Register Operands





# Size and Execution Time for Instruction Families

#### Table 20. Summary of Add and Subtract Instructions

| AddADD <dest>, <src>dest opnd <math>\leftarrow</math> dest opnd + src opnd</src></dest>              |
|------------------------------------------------------------------------------------------------------|
| SubtractSUB <dest>, <src>dest opnd <math>\leftarrow</math> dest opnd - src opnd</src></dest>         |
| Add with CarryADDC <dest>, <src>(A) <math>\leftarrow</math> (A) + src opnd + (CY)</src></dest>       |
| Subtract with BorrowSUBB <dest>, <src>(A) <math>\leftarrow</math> (A) - src opnd - (CY)</src></dest> |

|               | -dost-                    |                                                            | Binary Mode |                  | Source Mode |                  |
|---------------|---------------------------|------------------------------------------------------------|-------------|------------------|-------------|------------------|
| Mnemonic      | <src><sup>(1)</sup></src> | Comments                                                   | Bytes       | States           | Bytes       | States           |
| ADD           | A, Rn                     | Register to ACC                                            | 1           | 1                | 2           | 2                |
|               | A, dir8                   | Direct address to ACC                                      | 2           | 1 <sup>(2)</sup> | 2           | 1 <sup>(2)</sup> |
|               | A, at Ri                  | Indirect address to ACC                                    | 1           | 2                | 2           | 3                |
|               | A, #data                  | Immediate data to ACC                                      | 2           | 1                | 2           | 1                |
|               | Rmd, Rms                  | Byte register to/from byte register                        | 3           | 2                | 2           | 1                |
|               | WRjd, WRjs                | Word register to/from word register                        | 3           | 3                | 2           | 2                |
| ADD/SUB       | DRkd, DRks                | Dword register to/from dword register                      | 3           | 5                | 2           | 4                |
|               | Rm, #data                 | Immediate 8-bit data to/from byte register                 | 4           | 3                | 3           | 2                |
|               | WRj, #data16              | Immediate 16-bit data to/from word register                | 5           | 4                | 4           | 3                |
|               | DRk,<br>#0data16          | 16-bit unsigned immediate data to/from dword register      | 5           | 6                | 4           | 5                |
|               | Rm, dir8                  | Direct address (on-chip RAM or SFR) to/from byte register  | 4           | 3 <sup>(2)</sup> | 3           | 2 <sup>(2)</sup> |
|               | WRj, dir8                 | Direct address (on-chip RAM or SFR) to/from word register  | 4           | 4                | 3           | 3                |
|               | Rm, dir16                 | Direct address (64K) to/from byte register                 | 5           | 3 <sup>(3)</sup> | 4           | 2 <sup>(3)</sup> |
|               | WRj, dir16                | Direct address (64K) to/from word register                 | 5           | 4 <sup>(4)</sup> | 4           | 3 <sup>(4)</sup> |
|               | Rm, at WRj                | Indirect address (64K) to/from byte register               | 4           | 3 <sup>(3)</sup> | 3           | 2 <sup>(3)</sup> |
|               | Rm, at DRk                | Indirect address (16M) to/from byte register               | 4           | 4 <sup>(3)</sup> | 3           | 3 <sup>(3)</sup> |
| ADDC/SU<br>BB | A, Rn                     | Register to/from ACC with carry                            | 1           | 1                | 2           | 2                |
|               | A, dir8                   | Direct address (on-chip RAM or SFR) to/from ACC with carry | 2           | 1 <sup>(2)</sup> | 2           | 1 <sup>(2)</sup> |
|               | A, at Ri                  | Indirect address to/from ACC with carry                    | 1           | 2                | 2           | 3                |
|               | A, #data                  | Immediate data to/from ACC with carry                      | 2           | 1                | 2           | 1                |

Notes: 1. A shaded cell denotes an instruction in the C51 Architecture.

2. If this instruction addresses an I/O Port (Px, x = 0-3), add 1 to the number of states. Add 2 if it addresses a Peripheral SFR.

3. If this instruction addresses external memory location, add N+2 to the number of states (N: number of wait states).

4. If this instruction addresses external memory location, add 2(N+2) to the number of states (N: number of wait states).

| Table 21. | Summar | of Increment and Decrement Instructions |
|-----------|--------|-----------------------------------------|
|-----------|--------|-----------------------------------------|

 $IncrementINC < dest>dest opnd \leftarrow dest opnd + 1$ 

 $\textsf{IncrementINC <dest>, <src>dest opnd \leftarrow dest opnd + src opnd}$ 

DecrementDEC <dest>dest opnd  $\leftarrow$  dest opnd - 1

 $\texttt{DecrementDEC <dest>, <src>dest opnd \leftarrow dest opnd - src opnd}$ 

|          | <dest></dest>             |                                          | Binary Mode |                  | Source Mode |                  |
|----------|---------------------------|------------------------------------------|-------------|------------------|-------------|------------------|
| Mnemonic | <src><sup>(1)</sup></src> | Comments                                 | Bytes       | States           | Bytes       | States           |
|          | А                         | ACC by 1                                 | 1           | 1                | 1           | 1                |
| INC      | Rn                        | Register by 1                            | 1           | 1                | 2           | 2                |
| DEC      | dir8                      | Direct address (on-chip RAM or SFR) by 1 | 2           | 2 <sup>(2)</sup> | 2           | 2 <sup>(2)</sup> |
|          | at Ri                     | Indirect address by 1                    | 1           | 3                | 2           | 4                |
| INC      | Rm, #short                | Byte register by 1, 2, or 4              | 3           | 2                | 2           | 1                |
| DEC      | WRj, #short               | Word register by 1, 2, or 4              | 3           | 2                | 2           | 1                |
| INC      | DRk, #short               | Double word register by 1, 2, or 4       | 3           | 4                | 2           | 3                |
| DEC      | DRk, #short               | Double word register by 1, 2, or 4       | 3           | 5                | 2           | 4                |
| INC      | DPTR                      | Data pointer by 1                        | 1           | 1                | 1           | 1                |

Notes: 1. A shaded cell denotes an instruction in the C51 Architecture.

2. If this instruction addresses an I/O Port (Px, x = 0-3), add 2 to the number of states. Add 3 if it addresses a Peripheral SFR.

