Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ### Ultra-Low-Power, Single/Dual-Supply Comparators #### **FEATURES** - Ultra-Low Quiescent Current Over Temperature TSM921/TSM922: 4μA (total) TSM923/TSM924: <2.5μA per comparator</li> - ♦ Single or Dual Power Supplies: Single: +2.5V to +11V Dual: ±1.25V to ±5.5V - ◆ Input Voltage Range Includes Negative Supply - ♦ 12µs Propagation Delay at 10mV Overdrive - ♦ Push-pull TTL/CMOS-Compatible Outputs - ◆ Crowbar-Current-Free Switching - ◆ Continuous Source Current Capability: 40mA - ♦ Internal 1.182V ±1% Reference: TSM921/TSM923/TSM924 - ◆ Adjustable Hysteresis: TSM921/TSM923 ### **APPLICATIONS** Threshold Detectors Window Comparator Level Translators Oscillator Circuits Battery-Powered Systems #### DESCRIPTION The TSM921–TSM924 family of single/dual/quad, low-voltage, micropower analog comparators is electrically and form-factor identical to the MAX921-MAX924 family of analog comparators. Ideal for 3V or 5V single-supply applications, the TSM921–TSM924 family can operate from single +2.5V to +11V supplies or from $\pm 1.25$ V to $\pm 5.5$ V dual supplies. The single TSM921 and the dual TSM922 draw less than 4 $\mu$ A (max) supply current over temperature. The dual TSM923 and the quad TSM924 draw less than 2.5 $\mu$ A per comparator over temperature. All comparators in this family exhibit an input voltage range from the negative supply rail to within 1.3V of the positive supply. In addition, the comparators' push-pull output stages are TTL/CMOS compatible and capable of sinking and sourcing current. The TSM921/TSM923/TSM924 each incorporates an internal 1.182V ±1% voltage reference. Without complicated feedback configurations and only requiring two additional resistors, adding external hysteresis via a separate pin is available on the single TSM921 and the dual TSM923. ### TYPICAL APPLICATION CIRCUIT #### A 5V, Low-Parts-Count Window Detector | PART | INTERNAL<br>REFERENCE | COMPARATORS PER PACKAGE | | |--------|-----------------------|-------------------------|-----| | TSM921 | Yes | 1 | Yes | | TSM922 | No | 2 | No | | TSM923 | Yes | 2 | Yes | | TSM924 | Yes | 4 | No | | PART | TEMPERATURE RANGE | PACKAGE | |---------|-------------------|-------------------| | TSM921C | 0°C to 70°C | 8-Pin MSOP/SOIC | | TSM921E | -40°C to 85°C | 0-FIII WISOF/SOIC | | TSM922C | 0ºC to 70ºC | 8-Pin MSOP/SOIC | | TSM922E | -40°C to 85°C | 0-PIII WSOP/SOIC | | TSM923C | 0ºC to 70ºC | 8-Pin MSOP/SOIC | | TSM923E | -40°C to 85°C | 0-FIII WISOF/SOIC | | TSM924C | 0ºC to 70ºC | 16-Pin SOIC | | TSM924E | -40°C to 85°C | 16-7111 3010 | # **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage (V+ to V-, V+ to GND, G Voltage Inputs | ND to V-)0.3V, +12V | |-------------------------------------------------------|----------------------------| | (IN+, IN-) | (V + + 0.3V) to $(V 0.3V)$ | | HYST | | | Output Voltage | ( | | REF | (V+ + 0.3V) to $(V 0.3V)$ | | OUT (TSM921/24)(V | + + 0.3V) to (GND - 0.3V) | | OUT (TSM922/23) | (V+ + 0.3V) to $(V 0.3V)$ | | Input Current (IN+, IN-, HYST) | 20mA | | Output Current | | | REF | 20mA | | OUT | 50mA | | Output Short-Circuit Duration (V+ ≤ 5.5 | 5V)Continuous | | Continuous Power Dissipation ( $T_A = +70$ °C) | | |------------------------------------------------|----------------| | 8-Pin MSOP (derate 4.1mW/°C above +70°C) | 330mW | | 8-Pin SOIC (derate 5.88mW/°C above +70°C) | | | 16-Pin SOIC (8.7mW/°C above +70°C) | 696mW | | Operating Temperature Range | | | TSM92xC | 0°C to +70°C | | TSM92xE | 40°C to +85°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (soldering, 10s) | +300°C | | | | Electrical and thermal stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those indicated in the operational sections of the specifications is not implied. Exposure to any absolute maximum rating conditions for extended periods may affect device reliability and lifetime. ### PACKAGE/ORDERING INFORMATION | TOP VIEW | | | | TOP VIEW | | | | |--------------|---------------------|---------|----------|--------------|--------------------|----------------|----------| | GND 1 | • | 8 OUT | | GND 1 | • | 8 OUT | | | V- 2 | TSM921 | 7 V+ | | V- 2 | TSM921 | 7 V+ | | | IN+ 3 | | 6 REF | | IN+ 3 | | | | | IN- 4 | | 5 HYST | | IN- 4 | | 5 HYST | | | ' | MSOP-8<br>UA Packag | e | | L | SO-8<br>SA Package | _ | | | ORDER NUMBER | PART<br>MARKING | CARRIER | QUANTITY | ORDER NUMBER | PART<br>MARKING | CARRIER | QUANTITY | | TSM921CUA+ | | Tube | 50 | TSM921CSA+ | TS921 | Tube | 97 | | TSIM92TCUA+ | TADK | rube | 50 | TSM921CSA+T | 13921 | Tape<br>& Reel | 2500 | | TSM921CUA+T | IADK | Tape | 2500 | TSM921ESA+ | TS921E | Tube | 97 | | 13W92TGUA+T | | & Reel | 2000 | TSM921ESA+T | 139215 | Tape<br>& Reel | 2500 | Page 2 TSM921/24 Rev. 1.0 ### PACKAGE/ORDERING INFORMATION ### PACKAGE/ORDERING INFORMATION Lead-free Program: Silicon Labs supplies only lead-free packaging. Consult Silicon Labs for products specified with wider operating temperature ranges. Page 4 TSM921/24 Rev. 1.0 ### **ELECTRICAL CHARACTERISTICS – 5V OPERATION** V+=5V, V-=GND=0V; $T_A=-40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise noted. Typical values are at $T_A=+25^{\circ}C$ . See Note 1. | PARAMETER | CONDITIONS | | | | MIN | TYP | MAX | UNITS | | |----------------------------------|-----------------------------------------------|-------------------------|--------------------|-----------------------------------------------------|------------|-------|-----------|---------------|--| | POWER REQUIREMENTS | | | | | | | | | | | Supply Voltage Range | See Note 2 | | | 2.5 | | 11 | V | | | | | TSM | | , | $T_A = +25^{\circ}C$ | | 2.5 | 3.2 | | | | | | HYST = | REF | $T_A = -40$ °C to $+85$ °C | | | 4 | | | | | | TSM922 | | $T_A = +25^{\circ}C$ | | 2.5 | 3.2 | | | | Supply Current | IN+ = IN- + 100mV | | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 4 | | | | Supply Current | 11N+ = 11N- + 100111V | TSM923 | | $T_A = +25^{\circ}C$ | | 3.1 | 4.5 | μA | | | | | HYST = | REF | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | 6 | | | | | | TSM924 | | $T_A = +25^{\circ}C$ | | 5.5 | 6.5 | | | | | | 13101924 | | $T_A = -40$ °C to $+85$ °C | | | 8.5 | | | | COMPARATOR | | | | | | | | | | | Input Offset Voltage | $V_{CM} = 2.5V$ | | | | | | ±10 | mV | | | Input Leakage Current (IN-, IN+) | IN+ = IN- = 2.5V | T <sub>A</sub> | _ = -40 | °C to +85°C | | ±0.01 | ±5 | nA | | | Input Leakage Current (HYST) | TSM921, TSM923 | | | | | ±0.02 | | nA | | | Input Common-Mode Voltage Range | | | | | V- | | V+ - 1.3V | V | | | Common-Mode Rejection Ratio | V- to (V+ - 1.3V) | | | | 0.1 | 1 | mV/V | | | | Power-Supply Rejection Ratio | V+ = 2.5V to 11V | | | | | 0.1 | 1 | mV/V | | | Voltage Noise | 100Hz to 100kHz | | | | | 20 | | $\mu V_{RMS}$ | | | Hysteresis Input Voltage Range | TSM921, TSM923 | | | | REF- 0.05V | | REF | V | | | Response Time | $T_A = +25^{\circ}C$ ; 100pF load | | Overdrive = 10 mV | | | 12 | | 110 | | | nesponse rime | 1 A = +25 C, 100pF II | O | Overdrive = 100 mV | | | 4 | | μs | | | Output High Voltage | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | : I <sub>OUT</sub> = 17 | ′mA | | V+ - 0.4 | | | V | | | Output Low Voltage | TSM922, TSM923 | $T_A = -40^{\circ}$ | C to + | 85°C: I <sub>OUT</sub> = 1.8mA | | | V- + 0.4 | V | | | Output Low Voltage | TSM921, TSM924 | $T_A = -40^{\circ}$ | C to + | 85°C: I <sub>OUT</sub> = 1.8mA | | | GND + 0.4 | V | | | REFERENCE | | | | | | | | | | | Reference Voltage | $T_A = 0$ °C to +70°C | | | | 1.170 | 1.182 | 1.194 | V | | | helerence voltage | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | | 1.158 | | 1.206 | V | | | Source Current | | | $T_A = +$ | -25°C | 15 | 25 | | | | | Source Current | | | T <sub>A</sub> = - | 40°C to +85°C | 6 | | | μA | | | Ciple Coursept | | | $T_A = +$ | -25°C | 8 | 15 | | | | | Sink Current | $T_A = -40^{\circ}C \text{ to } +$ | | | 40°C to +85°C | 4 | | | μA | | | Voltage Noise | 100Hz to 100kHz | | | | | 100 | | $\mu V_{RMS}$ | | ### **ELECTRICAL CHARACTERISTICS – 3V OPERATION** $V_{+} = 3V$ , $V_{-} = GND = 0V$ ; $T_{A} = -40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise noted. Typical values are at $T_{A} = +25^{\circ}C$ . See Note 1. | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | | | |----------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------|------------|----------|-----------|---------------|--| | POWER REQUIREMENTS | • | | | • | | | l . | | | | | TSM921; | T <sub>A</sub> = +25°C | | 2.4 | 3.0 | | | | | | HYST = RE | $F T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 3.8 | | | | | | TSM922 | $T_A = +25^{\circ}C$ | | 2.4 | 3.0 | | | | Supply Current | IN+ = IN- + 100mV | 1 21/1922 | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 3.8 | | | | | | TSM923<br>HYST = REF | $T_A = +25^{\circ}C$ | | 3.4 | 4.3 | μA | | | | | | | | | 6 | | | | | | TSM924 | $T_A = +25^{\circ}C$ | | 5.2 | 6.2 | | | | | '' | 13101924 | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 8.0 | | | | COMPARATOR | | | | | | | | | | Input Offset Voltage | $V_{CM} = 1.5V$ | | | | | ±10 | mV | | | Input Leakage Current (IN-, IN+) | IN+ = IN- = 1.5V | T <sub>A</sub> = | -40°C to +85°C | | ±0.01 | ±5 | nA | | | Input Leakage Current (HYST) | TSM921, TSM923 | TSM921, TSM923 | | | ±0.02 | | nA | | | Input Common-Mode Voltage Range | | | | | | V+ - 1.3V | V | | | Common-Mode Rejection Ratio | V- to (V+ - 1.3V) | | | | 0.2 | 1 | mV/V | | | Power-Supply Rejection Ratio | $V_{+} = 2.5V \text{ to } 11V$ | | | | 0.1 | 1 | mV/V | | | Voltage Noise | 100Hz to 100kHz | | | | 20 | | $\mu V_{RMS}$ | | | Hysteresis Input Voltage Range | TSM921, TSM923 | | | REF- 0.05V | | REF | V | | | Response Time | T. = 125°C: 100nF l | Overdrive = 10mV | | | 14 | | μs | | | ' | • | $T_A = +25$ °C; 100pF load Overdrive = 100mV | | | 5 | | • | | | Output High Voltage | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | V+ - 0.4 | | | V | | | Output Low Voltage | TSM922, TSM923 $T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}$ : $I_{OUT} = 0.8\text{mA}$ | | | | V- + 0.4 | V | | | | | TSM921, TSM924 | TSM921, TSM924 $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ : $I_{OUT} = 0.8\text{mA}$ | | | | GND + 0.4 | V | | | REFERENCE | | | | | | | | | | Reference Voltage | $T_A = 0$ °C to +70°C | | | 1.170 | 1.182 | 1.194 | ٧ | | | Tielerence voltage | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 1.158 | | 1.206 | ٧ | | | Source Current | | | = +25°C | 15 | 25 | | μA | | | Ourse Surferit | | | = -40°C to +85°C | 6 | | | μΛ | | | Sink Current | | | = +25°C | 8 4 | 15 | | μA | | | | | $T_A = -40$ °C to $+85$ °C | | | | | | | | Voltage Noise | 100Hz to 100kHz | | lineite acceptance and the first | | 100 | | $\mu V_{RMS}$ | | Note 1: All specifications are 100% tested at T<sub>A</sub> = +25°C. Specification limits over temperature (T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>) are guaranteed by device characterization, not production tested. Note 2: The TSM924 comparator operates below 2.5V. Refer to the "Low-Voltage Operation: V+ = 1.5V (TSM924 Only)" section. Page 6 TSM921/24 Rev. 1.0 # TYPICAL PERFORMANCE CHARACTERISTICS $V_{+} = 5V$ ; $V_{-} = GND$ ; $T_{A} = +25$ °C, unless otherwise noted. #### Reference Output Voltage vs Output Load Current #### LOAD CURRENT - μA #### Output Voltage High vs Load Current #### Reference Voltage vs Temperature ### TYPICAL PERFORMANCE CHARACTERISTICS $V_{+} = 5V$ ; $V_{-} = GND$ ; $T_{A} = +25$ °C, unless otherwise noted. SINGLE-SUPPLY VOLTAGE - V Page 8 TSM921/24 Rev. 1.0 ### TYPICAL PERFORMANCE CHARACTERISTICS $V_{+} = 5V$ ; $V_{-} = GND$ ; $T_{A} = +25$ °C, unless otherwise noted. #### TSM924 Response Time at Low Supply Voltages (Low-to-High) SINGLE-SUPPLY VOLTAGE - V #### TSM924 Source and Sink Current at **Low Supply Voltages** SINGLE-SUPPLY VOLTAGE - V TOTAL SUPPLY VOLTAGE - V ## **PIN FUNCTIONS** | PIN | | NAME | FUNCTION | | | |--------|--------|--------|-----------------------------------|----------------------------------------------------------------------------------|--| | TSM921 | TSM922 | TSM923 | INAIVIE | FUNCTION | | | 1 | | | GND | Ground. Connect to V- for single-supply operation. Output swings from V+ to GND. | | | _ | 1 | 1 | OUTA | Comparator A Output. Sinks and sources current. Swings from V+ to V | | | 2 | 2 | 2 | V- | Negative Supply Voltage. Connect to ground for single-supply operation. | | | 3 | _ | _ | IN+ | Comparator Noninverting Input | | | _ | 3 | 3 | INA+ | Comparator A Noninverting Input | | | 4 | _ | _ | IN- Comparator Inverting Input | | | | _ | 4 | _ | INA- Comparator A Inverting Input | | | | _ | 5 | 4 | INB- | NB- Comparator B Inverting Input | | | 5 | _ | 5 | HYST | Hystorosis Input Connect to DEE if not used Input voltage range | | | 6 | _ | 6 | REF | 1.182V Reference Output with respect to V | | | _ | 6 | _ | INB+ | Comparator B Noninverting Input | | | 7 | 7 | 7 | V+ | Positive Supply Voltage | | | 8 | | _ | OUT | Comparator Output. Sinks and sources current. Swings from V+ to GND. | | | | 8 | 8 | OUTB | Comparator B Output Sinks and sources current Swings from V | | | PIN | NAME | FUNCTION | | |--------|-----------------------------------------------|-------------------------------------------------------------------------|--| | TSM924 | NAIVIE | FUNCTION | | | 1 | OUTB | Comparator B Output. Sinks and sources current. Swings from V+ to GND. | | | 2 | OUTA | Comparator A Output. Sinks and sources current. Swings from V+ to GND. | | | 3 | V+ | Positive Supply Voltage | | | 4 | INA- | Comparator A Inverting Input | | | 5 | INA+ | Comparator A Noninverting Input | | | 6 | INB- | Comparator B Inverting Input | | | 7 | INB+ Comparator B Noninverting Input | | | | 8 | REF 1.182V Reference Output with respect to V | | | | 9 | V- | Negative Supply Voltage. Connect to ground for single-supply operation. | | | 10 | INC- | Comparator C Inverting Input | | | 11 | INC+ | Comparator C Noninverting Input | | | 12 | IND- | Comparator D Inverting Input | | | 13 | IND+ | Comparator D Noninverting Input | | | 14 | GND | Ground. Connect to V- for single-supply operation. | | | 15 | OUTD | Comparator D Output. Sinks and sources current. Swings from V+ to GND. | | | 16 | OUTC | Comparator C Output. Sinks and sources current. Swings from V+ to GND. | | Page 10 TSM921/24 Rev. 1.0 ### **BLOCK DIAGRAMS** ### THEORY OF OPERATION The TSM921-TSM924 family of single/dual/quad, low-voltage, micropower analog comparators provide excellent flexibility and performance while sourcing continuously up to 40mA of current. The TSM921, TSM923, and the TSM924 provide an on-board 1.182V ±1% reference voltage. To minimize glitches that can occur with parasitic feedback or due to less than optimal board layout, the design of the TSM921-TSM924 output stage is optimized to eliminate crowbar glitches as the output switches. To minimize current consumption while providing flexibility, the TSM921 and the TSM923 have an on-board HYST pin in order to add additional hysteresis. #### **Power-Supply and Input Signal Ranges** The TSM921-TSM924 can operate from a single supply voltage range of +2.5V to +11V, provide a wide common mode input voltage range of V- to V+-1.3V, and accept input signals ranging from V- to V+ - 1V. The inputs can accept an input as much as 300mV above and below the power supply rails without damage to the part. While the TSM921 and the TSM924 are able to operate from a single supply voltage range, a GND pin is available that allows for a dual supply operation with a range of ±1.25V to ±5.5V. If a single supply operation is desired, the GND pin needs to be tied to V-. In a dual supply mode, the TSM921 and the TSM924 are TTL/CMOS compatible with a ±5V voltage and the TSM922 and the TSM923 are TTL compatible with a single +5V supply. #### Low-Voltage Operation: V+ = 1.5V (TSM924 Only) Due to a decrease in propagation delay and a reduction in output drive, the TSM921-TSM923 cannot be used with a supply voltage much lower than 2.5V. However, the TSM924 can operate down to a supply voltage of 2V; however, as the supply voltage reduces, the TSM924 supply current drops and the performance is degraded. When the supply voltage drops to 2.2V, the reference voltage will no longer function; however, the comparators will function down to a 1.5V supply voltage. Furthermore, the input voltage range is extended to just below 1.5V the positive supply rail. For applications with a sub-2.5V power supply, it is recommended to evaluate the circuit over the entire power supply range and temperature. #### **Comparator Output** The TSM921 and the TSM924 have a GND pin that allows the output to swing from V+ to GND while the V- pin can be set to a voltage below GND as long as the voltage difference between V+ and V- is within 11V. Having a different voltage on V- will not affect the output swing. For TTL applications, V+ can be set to +5V±10% and V- can be set anywhere between 0V and -5V±10%. On the other hand, the TSM922 and the TSM923 do not have a GND pin: hence, for TTL applications, V+ needs to be set to a +5V power supply and V- to 0V. Furthermore, the output design of the TSM921-TSM924 can source and sink more than 40mA and 5mA, respectively, while simultaneously maintaining a quiescent current in the microampere range. If the power dissipation of the package is maintained within the max limit, the output can source pulses of 100mA of current with V+ set to +5V. In an effort to minimize external component count needed to address power supply feedback, the TSM921-TSM924 output does not produce crowbar switching current as the output switches. With a 10mV input overdrive, the propagation delay of the TSM921-TSM924 is 12µs. #### **Voltage Reference** The TSM921, TSM923, and TSM924 have an onboard 1.182V reference voltage with an accuracy of $\pm 1\%$ . The REF pin is able to source and sink 15 $\mu$ A and 8 $\mu$ A of current, respectively. The REF pin is referenced to V- and it should not be bypassed. #### **Noise Considerations** Noise can play a role in the overall performance of the TSM921-TSM924. Despite having a large gain, if the input voltage is near or equal to the input offset voltage, the output will randomly switch HIGH and LOW. As a result, the TSM921-TSM924 produces a peak-to-peak noise of approximately 0.3mV<sub>PP</sub> while the reference voltage produces a peak-to-peak noise of approximately 1mV<sub>PP</sub>. Furthermore, it is important to design a layout that minimizes capacitive coupling from a given output to the reference pin as crosstalk can add noise and, as a result, degrade performance. Page 12 TSM921/24 Rev. 1.0 ### **APPLICATIONS INFORMATION** #### **Hysteresis** As a result of circuit noise or unintended parasitic feedback, many analog comparators often break into oscillation within their linear region of operation especially when the applied differential input voltage approaches 0V (zero volt). Externally-introduced hysteresis is a well-established technique to stabilizing analog comparator behavior and requires external components. As shown in Figure 1, adding comparator hysteresis creates two trip points: V<sub>THR</sub> (for the rising input voltage) and $V_{THF}$ (for the falling input voltage). The hysteresis band (VHB) is defined as the voltage difference between the two trip points. When a comparator's input voltages are equal, hysteresis effectively forces one comparator input to move quickly past the other input, moving the input out of the region where oscillation occurs. Figure 2 illustrates the case in which an IN- input is a fixed voltage and an IN+ is varied. If the input signals were reversed, the figure would be the same with an inverted output. Figure 1. Threshold Hysteresis Band #### Hysteresis (TSM921 and TSM923) Hysteresis can be generated with two external resistors using positive feedback as shown in Figure 2. Resistor R1 is connected between REF and HYST and R2 is connected between HYST and V-. This will increase the trip point for the rising input voltage, $V_{THF}$ , and decrease the trip point for the falling input voltage, $V_{THF}$ , by the same amount. If no hysteresis is required, connect the HYST pin to the REF pin. The hysteresis band, $V_{HB}$ , is voltage across the REF and HYST pin multiplied by a factor of 2. The HYST pin can accept a voltage between REF Figure 2. Programming the HYST Pin and REF-50mV, where a voltage of REF-50mV generates the maximum voltage across R1 and thus, the maximum hysteresis and hysteresis band of 50mV and 100mV, respectively. To design the circuit for a desired hysteresis band, consider the equations below to acquire the values for resistors R1 and R2: $$R1 = \frac{V_{HB}}{(2 \times I_{REF})}$$ $$R2 = \frac{1.182 - \frac{V_{HB}}{2}}{I_{REF}}$$ where I<sub>REF</sub> is the primary source of current out of the reference pin and should be maintained within the maximum current the reference can source. This is typically in the range of $0.1\mu A$ and $4\mu A$ . It is also important to ensure that the current from reference is much larger than the HYST pin input current. Given R2 = $2.4M\Omega$ , the current sourced by the reference is $0.5\mu A$ . This allows the hysteresis band and R1 to be approximated as follows: $$R1(k\Omega) = V_{HB}(mv)$$ For the TSM923, the hysteresis is the same for both comparators. #### Hysteresis (TSM922 and TSM924) Relative to adding hysteresis with the HYST pin as was done for the TSM921 and the TSM923, the circuit in Figure 3 uses positive feedback along with two external resistors to set the desired hysteresis for the TSM924. The circuit consumes more current and it slows down the hysteresis effect due to the Figure 3. External Hysteresis high impedance on the feedback. The following procedure explains the steps to design the circuit for a desired hysteresis: - 1. Choose R3. As the leakage current at the IN+ pin is less than 1nA, the current through R3 should be at least 100nA to minimize offset voltage errors caused by the input leakage current. For R3 = 11.8M $\Omega$ , the current through R3 is $V_{REF}/R3$ at the trip point. In this case, a $10M\Omega$ resistor is a good standard value for R3. - 2. Next, the desired hysteresis band ( $V_{HB}$ ) is set. In this example, $V_{HB}$ is set to 50mV. - 3. Calculate R1. $$R1 = R3 \times \frac{V_{HB}}{V_{+}}$$ $$= 10M\Omega \times \frac{50mV}{5V}$$ $= 100k\Omega$ In this example, a $100k\Omega$ , 1% standard value resistor is selected for R1. - 4. Choose the trip point for $V_{IN}$ rising ( $V_{THR}$ ), which is the threshold voltage at which the comparator switches its output from low to high as $V_{IN}$ rises above the trip point. In this example, choose $V_{THR} = 3V$ . - 5. Calculate R2. $$R2 = \frac{1}{\left[ \left( \frac{V_{THR}}{V_{REF} \times R1} \right) - \frac{1}{R1} - \frac{1}{R3} \right]}$$ $$= \frac{1}{\left[ \left( \frac{3}{1.182V \times 100k\Omega} \right) - \frac{1}{100k\Omega} - \frac{1}{10M\Omega} \right]}$$ = 65.44k\Omega In this example, a $64.9k\Omega$ , 1% standard value resistor is selected for R2. 6. The last step is to verify the trip voltages and hysteresis band using the standard resistance values: $$V_{THR} = V_{REF} \times R1 \times \left(\frac{1}{R1} + \frac{1}{R2} + \frac{1}{R3}\right)$$ $$V_{THF} = V_{THR} - \frac{(R1 \times V_{+})}{R3}$$ #### **Board Layout and Bypassing** While power-supply bypass capacitors are not typically required, it is good engineering practice to use 0.1µF bypass capacitors close to the device's power supply pins when the power supply impedance is high, the power supply leads are long, or there is excessive noise on the power supply traces. To reduce stray capacitance, it is also good engineering practice to make signal trace lengths as short as possible. Also recommended are a ground plane and surface mount resistors and capacitors. #### TYPICAL APPLICATION CIRCUITS #### **Auto-Off Power Source** A timed auto power-off circuit can be designed as shown in Figure 4 where the output of the TSM921 is the switched power-supply output. With an internal reference, hysteresis, high current output, and a 2.5 $\mu$ A supply current, the TSM921 provides a wealth of features that make it perfect for this application. While consuming only 3.5 $\mu$ A of quiescent current with a 10mA load, the TSM921 is able to generate a voltage of VBATT - 0.12V. As shown in Figure 4, three resistors are used to generate a hysteresis band of 100mV and sets the IN+ trip point to 50mV when IN+ is going low. The maximum power-on period of the OUT pin before power-down occurs can be determined by the RC time constant as follows: Figure 4. Auto-Off Power Switch Operates on 2.5 $\mu$ A quiescent current. #### R x C X 4.6 s The period value will change depending on the leakage current and the voltage applied to the circuit. For instance: $2M\Omega \times 10\mu F \times 4.6 s = 92 s$ . #### **Window Detector** The schematic shown in Figure 5 is for a 4.5V undervoltage threshold detector and a 5.5V overvoltage threshold detector using the TSM923. Resistor components R1, R2, and R3 can be Figure 5. Window Detector selected based on the threshold voltage desired while resistors R4 and R5 can be selected based on the hysteresis desired. Adding hysteresis to the circuit will minimize chattering on the output when the input voltage is close to the trip point. OUTA and OUTB generate the active low undervoltage indication and active-low overvoltage indication, respectively. If both OUTA and OUTB signals are ANDed together, the resulting output of the AND gate is an active-high, power-good signal. To design the circuit, the following procedure needs to be followed: - As described in the section "Hysteresis (TSM921 and TSM923)", determine the desired hysteresis and select resistors R4 and R5 accordingly. This circuit has ±5mV of hysteresis at the input where the input voltage V<sub>IN</sub> will appear larger due to the input resistor divider. - 2. Selecting R1. As the leakage current at the INB- pin is less than 1nA, the current through R1 should be at least 100nA to minimize offset voltage errors caused by the input leakage current. Values within $100k\Omega$ and $1M\Omega$ are recommended. In this example, a $294k\Omega$ , 1% standard value resistor is selected for R1. - 3. Calculating R2 + R3. As the input voltage $V_{IN}$ rises, the overvoltage threshold should be 5.5V. Choose R2 + R3 as follows: $$R2 + R3 = R1 \times \left( \frac{V_{OTH}}{V_{RFF} + V_{HYS}} - 1 \right)$$ $$= 294k\Omega \times \left(\frac{5.5V}{1.182V + 5mV} - 1\right)$$ $= 1.068M\Omega$ 4. Calculating R2. As the input voltage V<sub>IN</sub> falls, the undervoltage threshold should be 4.5V. Choose R2 as follows: R2 = (R1 + R2+ R3) x $$\frac{(V_{REF}-V_{HYS})}{V_{LITH}}$$ - 294k = $$(294k\Omega + 1.068M\Omega) \times \frac{(1.182V-5mV)}{4.5} - 294k$$ $=62.2k\Omega$ In this example, a $61.9k\Omega$ , 1% standard value resistor is selected for R2. Calculating R3. $$R3 = (R2 + R3) - R2$$ $$= 1.068M\Omega - 61.9k\Omega$$ $= 1.006 M\Omega$ In this example, a $1M\Omega$ , 1% standard value resistor is selected for R3. 6. Using the equations below, verify all resistor values selected: $$V_{OTH} = (V_{REF} + V_{HYS}) x \frac{(R1 + R2 + R3)}{R1}$$ = 5.474V $$V_{OTH} = (V_{REF} - V_{HYS}) \times \frac{(R1 + R2 + R3)}{(R1 + R2)}$$ = 4.484V Where the hysteresis voltage is given by: $$V_{HYS} = V_{REF} \times \frac{R5}{R4}$$ #### **Bar-Graph Level Gauge** A simple four-stage level detector is shown in Figure 6 using the TSM924. Due to its high output source capability, the TSM921 is perfect for driving LEDs. When all of the LEDs are on, the threshold voltage is set by resistors R1 and R2 where $V_{\text{IN}}$ =(R1 + R2)/R1 volts. All other threshold voltages are scaled down accordingly by $^{3}\!\!4$ , $^{1}\!\!2$ , and $^{1}\!\!4$ the threshold voltage. The current through the LEDs is limited by the output resistors. #### **Level Shifter** Figure 7 provides a simple way to shift from bipolar $\pm 5V$ inputs to TTL signals by using the TSM924. To protect the comparator inputs, $10k\Omega$ resistors are placed in series and do not have an effect on the performance of the circuit. Figure 6. Bar-Graph Level Gauge Figure 7. Level Shifter: ±5V Input into CMOS output Page 16 TSM921/24 Rev. 1.0 ### PACKAGE OUTLINE DRAWING ### 8-Pin SOIC Package Outline Drawing (N.B., Drawings are not to scale) 1 Does not include mold flash, protrusions or gate burns. Mold flash, protrusions or gate burrs shall not exceed 0.15 mm per side. Does not include inter-lead flash or protrusions. Inter-lead flash or protrusions shall not exceed 0.25 mm per side. - 3. Lead span/stand off height/coplanarity are considered as special characteristic (s). - 4. Controlling dimensions are in mm. - 5. This part is compliant with JEDEC specification MS-012 - Lead span/stand off height/coplanarity are considered as Special characteristic. ### **PACKAGE OUTLINE DRAWING** # 8-Pin MSOP Package Outline Drawing (N.B., Drawings are not to scale) #### NOTE: - 1. PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. - 2. PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTUSIONS. - 3. CONTROLLING DIMENSION IN MILIMETERS. - 4. THIS PART IS COMPLIANT WITH JEDEC MO-187 VARIATIONS AA - 5. LEAD SPAN/STAND OFF HEIGHT/COPLANARITY ARE CONSIDERED AS SPECIAL CHARACTERISTIC. Page 18 TSM921/24 Rev. 1.0 ### PACKAGE OUTLINE DRAWING ### 16-Pin SOIC Package Outline Drawing (N.B., Drawings are not to scale) #### NOTE: - 1. "D" DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER SIDE. - 2. "E" DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.25 mm PER SIDE. - 3. CONTROLLING DIMENSIONS IN MILIMETERS AND ANGLES IN DEGREES. - 4. THIS PART IS COMPLIANT WITH JEDEC SPECIFICATION MS-012 AB - 5. LEAD SPAN/STAND OFF HEIGHT/COPLANARITY ARE CONSIDERED AS SPECIAL CHARACTERISTIC. #### **Patent Notice** Silicon Labs invests in research and development to help our customers differentiate in the market with innovative low-power, small size, analog-intensive mixed-signal solutions. Silicon Labs' extensive patent portfolio is a testament to our unique approach and world-class engineering team. The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders. **Quality** www.silabs.com/quality Support and Community community.silabs.com #### Disclaimer Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### Trademark Information Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS®, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZMac®, EZRadio®, EZRadioPRO®, DSPLL®, ISOmodem ®, Precision32®, ProSLIC®, SiPHY®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA