

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









Communication Solutions



Edition 2007-07-20
Published by
Infineon Technologies AG
81726 München, Germany
© Infineon Technologies AG 2007.
All Rights Reserved.

#### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

3 Band Digital / Hybrid Tuner IC with integrated IF AGC amplifier OmniTune™ TUA 6039F-2, OmniTune™ TUA 6037F

Communication Solutions





| Revision History: Previous Version: |                                                                                                   | 2007-07-20                                                          | Data Sheet, Revision 2.0             |  |  |
|-------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------|--|--|
|                                     |                                                                                                   | 2007-05-23                                                          | Preliminary Data Sheet, Revision 1.0 |  |  |
| Page                                | Subjects (major changes since last revision)                                                      |                                                                     |                                      |  |  |
| all                                 | Status "Preliminary" and "Confidential" removed. Formatting of document cross-references updated. |                                                                     |                                      |  |  |
| 9, 11                               | DMB-TH                                                                                            | MB-TH standard added.                                               |                                      |  |  |
| 23                                  | Functiona                                                                                         | Functional Block Diagram of TUA 6037F added.                        |                                      |  |  |
| 24 - 27                             | Functiona                                                                                         | unctional Description updated for PLL, Loop-Thru and added for ADC. |                                      |  |  |
| 45 - 46 Table footnotes updated.    |                                                                                                   |                                                                     |                                      |  |  |
|                                     |                                                                                                   |                                                                     |                                      |  |  |
|                                     |                                                                                                   |                                                                     |                                      |  |  |

## We Listen to Your Comments

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: horst.klein@infineon.com



## **Table of Contents**

|                                                                                                  | List of Tables                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                  | List of Figures                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1                                                                                                | Product Info                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2.1<br>2.1.1<br>2.1.2<br>2.1.3<br>2.1.4<br>2.1.5<br>2.2<br>2.2                                   | Product Description         10           Features         10           General         10           Mixer/Oscillator         10           SAW Filter Driver         11           IF AGC Amplifier         12           PLL         12           Application         13           Recommended band limits in MHz         13                                                                                                                                                           |
| 3.1<br>3.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.4.3<br>3.4.3<br>3.4.4<br>3.4.5<br>3.4.6<br>3.4.7 | Functional Description         13           Pin Configuration         13           Pin Definition and Functions         15           Functional Block Diagram         22           Circuit Description         24           Mixer-Oscillator block with SAW filter driver         24           PLL block         24           RF AGC         25           IF AGC amplifier         25           I2C-Bus Interface         26           Loop thru         26           ADC         27 |
| 4.1<br>4.2<br>4.3<br>4.4<br>4.5                                                                  | Application26Tuner application block diagram26Application circuit for hybrid application29Application circuit for ATSC30Application circuit for DVB-T31Application circuit for ISDB-T32                                                                                                                                                                                                                                                                                              |
| 5.1<br>5.1.1<br>5.1.2<br>5.1.3<br>5.2<br>5.3                                                     | Reference33Electrical Data33Absolute Maximum Ratings33Operating Range34AC/DC Characteristics35Bus Interface46I2C Bus Timing Diagram52                                                                                                                                                                                                                                                                                                                                                |



| 5.4   | Electrical Diagrams                                               |
|-------|-------------------------------------------------------------------|
| 5.4.1 | Input admittance (S11) of the LOW band mixer (30 to 200 MHz) 53   |
| 5.4.2 | Input impedance (S11) of the MID band mixer (130 to 500 MHz) 53   |
| 5.4.3 | Input impedance (S11) of the HIGH band mixer (400 to 1000 MHz) 54 |
| 5.4.4 | Output admittance (S22) of the of the mixers (30 to 60 MHz) 54    |
| 5.4.5 | Input admittance (S11) of the SAW filter driver (30 to 60 MHz) 55 |
| 5.4.6 | Output impedance (S22) of the SAW filter driver (30 to 60 MHz) 55 |
| 5.4.7 | Input admittance (S11) of the IF AGC amplifier (30 to 60 MHz) 56  |
| 5.4.8 | Output impedance (S22) of the IF AGC amplifier (30 to 60 MHz) 56  |
| 5.5   | Measurement Circuits 57                                           |
| 5.5.1 | Gain (GV) measurement in LOW band 57                              |
| 5.5.2 | Gain (GV) measurement in MID and HIGH bands 57                    |
| 5.5.3 | Matching circuit for optimum noise figure in LOW band 58          |
| 5.5.4 | Noise figure (NF) measurement in LOW band 58                      |
| 5.5.5 | Noise figure (NF) measurement in MID and HIGH bands 59            |
| 5.5.6 | Cross modulation measurement in LOW band 59                       |
| 5.5.7 | Cross modulation measurement in MID and HIGH bands 60             |
| 5.5.8 | Ripple susceptibility (RSC) measurement 60                        |
| 6     | Package VQFN-48 6                                                 |



# **List of Tables**

| Table 1  | ATSC tuners 11                                       |
|----------|------------------------------------------------------|
| Table 2  | DVB-T and analog tuners 12                           |
| Table 3  | ISDB-T tuners                                        |
| Table 4  | Pin Definition and Functions                         |
| Table 5  | Absolute Maximum Ratings                             |
| Table 6  | Operating Range                                      |
| Table 7  | AC/DC Characteristics, $T_A = 25$ °C, $V_{CC} = 5$ V |
| Table 8  | Bit Allocation Read/Write                            |
| Table 9  | Description of Symbols                               |
| Table 10 | Address selection                                    |
| Table 11 | Test modes                                           |
| Table 12 | Reference divider ratios                             |
| Table 13 | RF AGC take-over point49                             |
| Table 14 | A to D converter levels                              |
| Table 15 | Charge pump current 50                               |
| Table 16 | Internal band selection                              |
| Table 17 | Defaults at power-on reset                           |
| Table 18 | Description of modes                                 |



# **List of Figures**

| Figure 1  | Pin Configuration of TUA 6039F-2 1                      | 13 |
|-----------|---------------------------------------------------------|----|
| Figure 2  | Pin Configuration of TUA 6037F                          | 14 |
| Figure 3  | Functional Block Diagram of TUA 6039F-2                 |    |
| Figure 4  | Functional Block Diagram of TUA 6037F                   | 23 |
| Figure 5  | Functional Block Diagram of Loop thru                   | 27 |
| Figure 6  | Tuner application block diagram                         | 28 |
| Figure 7  | Circuit diagram for hybrid application (DVB-T / PAL)    | 29 |
| Figure 8  | Circuit diagram for ATSC                                | 30 |
| Figure 9  | Circuit diagram for DVB-T                               | 31 |
| Figure 10 | Circuit diagram for ISDB-T                              | 32 |
| Figure 11 | I2C Bus Timing Diagram                                  | 52 |
| Figure 12 | Gain (GV) measurement in LOW band                       |    |
| Figure 13 | Gain (GV) measurement in MID and HIGH bands             | 57 |
| Figure 14 | Matching circuit for optimum noise figure in LOW band 5 | 58 |
| Figure 15 | Noise figure (NF) measurement in LOW band               | 58 |
| Figure 16 | Noise figure (NF) measurement in MID and HIGH bands 5   | 59 |
| Figure 17 | Cross modulation measurement in LOW band                | 59 |
| Figure 18 | Cross modulation measurement in MID and HIGH bands 6    | 60 |
| Figure 19 | Ripple susceptibility measurement 6                     | 60 |
| Figure 20 | PG-VQFN-48 Vignette                                     | 61 |
| Figure 21 | PG-VQFN-48 Outline Drawing                              | 61 |



Product Info

## 1 Product Info

## **General Description**

The **TUA 6039F-2, TUA 6037F** device combines a mixer-oscillator function and an IF AGC amplifier with a digitally programmable phase locked loop (PLL) for use in analog and digital terrestrial applications.

#### **Features**

#### General

- Supply voltage 5 Volt
- Narrowband RF AGC detector for internal tuner with
  - 5 programmable take over points
  - 2 programmable time constants
  - RF AGC buffer output
- Low phase noise
- Full ESD protection
- Qualified according to JEDEC for consumer applications

#### Mixer/Oscillator

- · Three band tuner
- Unbalanced highohmic LOW input
- · Balanced lowohmic MID input
- Balanced lowohmic HIGH input
- · Two pin oscillators for LOW/MID band
- Four pin oscillator for HIGH band

#### SAW filter driver and IF-Amplifier

- 4 IF pins to connect a 2 pole bandpass
- Symmetrical SAW filter driver
- Fully balanced IF AGC amplifier

#### PLL

- I<sup>2</sup>C bus
- 4 pin-programmable I<sup>2</sup>C addresses
- High voltage VCO tuning output
- 4 PNP ports, 1 NPN port/ADC input<sup>1)</sup>
- Internal LOW/MID/HIGH band switch
- X TAL 4 MHz, X TAL buffer output
- 6 reference divider ratios
- 4 charge pump currents

## Power management

Bus controlled power down mode

## Application

 The IC is suitable for PAL, NTSC, SECAM, DVB-C, DVB-T, T-DMB, DMB-TH, DAB, ISDB-T, Open Cable and ATSC tuners.

1) ADC function is only available in TUA 6039F-2.

Ordering Information

| Type        | Ordering Code | Package    |
|-------------|---------------|------------|
| TUA 6039F-2 | SP000315897   | PG-VQFN-48 |
| TUA 6037F   | SP000315896   | PG-VQFN-48 |



**Product Description** 

# 2 Product Description

The TUA 6039F-2, TUA 6037F 'OmniTune™TUA 6039F-2, OmniTune™TUA 6037F' device combines a mixer-oscillator block with a digitally programmable phase locked loop (PLL) and a variable gain IF AGC amplifier for use in TV and VCR tuners, set-top-box and mobile applications. Integrated narrow band RF AGC functions with output buffer are provided.

The mixer-oscillator block includes three balanced mixers (one mixer with an unbalanced high-impedance input and two mixers with a balanced low-impedance input), two 2-pin asymmetrical oscillators for the LOW and the MID band, one 4-pin symmetrical oscillator for the HIGH band, a reference voltage and a band switch. The mixer output signal passes a SAW filter driver and an IF AGC amplifier to provide constant output level ready for A/D sampling.

The PLL block with four pin programmable chip addresses forms a digitally programmable phase locked loop. With a 4 MHz quartz crystal, the PLL permits precise setting of the frequency of the tuner oscillator up to 1024 MHz in increments of 31.25, 50, 62.5, 125, 142.86 or 166.7 kHz. The tuning process is controlled by a microprocessor via an I<sup>2</sup>C bus. A flag is set when the loop is locked. The lock flag can be read by the processor via the I<sup>2</sup>C bus. The device has 5 output ports and a X\_TAL output buffer. One of the ports (P4) can be also used as input for a 5-level A to D converter (only available in TUA 6039F-2).

## 2.1 Features

#### 2.1.1 General

- Supply voltage 5 Volt
- Narrowband RF AGC detector for internal tuner with
  - 5 programmable take over points
  - 2 programmable time constants
  - RF AGC buffer output
- Low phase noise
- Full ESD protection
- Qualified according to JEDEC for consumer applications

#### 2.1.2 Mixer/Oscillator

- High impedance mixer input (common emitter) for LOW band
- Low impedance mixer input (common base) for MID band
- Low impedance mixer input (common base) for HIGH band
- · 2 pin oscillator for LOW band
- 2 pin oscillator for MID band
- 4 pin oscillator for HIGH band



## **Product Description**

#### 2.1.3 SAW Filter Driver

- 4 IF pins to connect a 2 pole bandpass
- Symmetrical IF preamplifier with low output impedance able to drive a compensated SAW filter (500  $\Omega$ //40 pF)

## 2.1.4 IF AGC Amplifier

 Symmetrical variable gain IF output amplifier with low noise, high linearity, high dynamic range.

#### 2.1.5 PLL

- 4 pin-programmable I<sup>2</sup>C addresses
- I<sup>2</sup>C bus protocol compatible with 3.3 V and 5 V micro-controllers up to 400 kHz
- · High voltage VCO tuning output
- · 4 PNP ports
- 1 NPN port/ADC input<sup>1)</sup>
- Power down mode
- Internal LOW/MID/HIGH band switch
- Lock-in flag
- 6 programmable reference divider ratios (24, 28, 32, 64, 80, 128)
- 4 programmable charge pump currents

## 2.2 Application

- The IC is suitable for PAL, NTSC, SECAM, DVB-C, DVB-T, T-DMB, DMB-TH, DAB, ISDB-T, Open Cable and ATSC tuners. The focus is on digital terrestrial.
- The AGC stage makes the tuner AGC independent of the Video-IF AGC.

#### 2.2.1 Recommended band limits in MHz

Table 1 ATSC tuners

|      | RF i   | nput   | Oscillator |     |  |
|------|--------|--------|------------|-----|--|
| Band | min    | max    | min        | max |  |
| LOW  | 55.25  | 157.25 | 101        | 203 |  |
| MID  | 163.25 | 451.25 | 209        | 497 |  |
| HIGH | 457.25 | 861.25 | 503        | 907 |  |

<sup>1)</sup> ADC function is only available in TUA 6039F-2.



## **Product Description**

Table 2 DVB-T and analog tuners

|      | RF i   | nput   | Oscillator |        |  |
|------|--------|--------|------------|--------|--|
| Band | min    | max    | min        | max    |  |
| LOW  | 48.25  | 154.25 | 87.15      | 193.15 |  |
| MID  | 161.25 | 439.25 | 200.15     | 478.15 |  |
| HIGH | 447.25 | 863.25 | 486.15     | 902.15 |  |

Table 3 ISDB-T tuners

|      | RF i | nput | Oscillator |     |  |
|------|------|------|------------|-----|--|
| Band | min  | max  | min        | max |  |
| LOW  | 93   | 167  | 150        | 224 |  |
| MID  | 173  | 467  | 230        | 524 |  |
| HIGH | 473  | 767  | 530        | 824 |  |

Note: Tuning margin of 3 MHz not included.



# 3 Functional Description

## 3.1 Pin Configuration



Figure 1 Pin Configuration of TUA 6039F-2





Figure 2 Pin Configuration of TUA 6037F



## 3.2 Pin Definition and Functions

Table 4 Pin Definition and Functions

| Pin<br>No. <sup>1)</sup> | Symbol                     | Equivalent I/O Schematic | Average DC vol<br>at V <sub>CC</sub> = 5V |                                    |                                       |
|--------------------------|----------------------------|--------------------------|-------------------------------------------|------------------------------------|---------------------------------------|
|                          |                            |                          | LOW                                       | MID                                | HIGH                                  |
| 1 (36)                   | n.c.                       |                          |                                           |                                    |                                       |
| 2                        | P4/ADC input <sup>2)</sup> |                          | 0 V +                                     | 0 V +                              | 0 V +                                 |
| (35)                     | (P4)                       | 2 (35)                   | V <sub>CE</sub> or V <sub>CC</sub>        | V <sub>CE</sub> or V <sub>CC</sub> | V <sub>CE</sub> or<br>V <sub>CC</sub> |
| 3 (34)                   | OSCHIGHIN                  |                          |                                           |                                    | 2.3 V                                 |
| 4 (33)                   | OSCHIGHOUT                 |                          |                                           |                                    | 2.1 V                                 |
| 5 (32)                   | OSCHIGHOUT                 | ] <sub>4</sub>           |                                           |                                    | 2.1V                                  |
| 6 (31)                   | OSCHIGHIN                  |                          |                                           |                                    | 2.3 V                                 |
|                          |                            | 3 6                      |                                           |                                    |                                       |
| 7 (30)                   | GNDA                       | Analog ground            | 0 V                                       | 0 V                                | 0 V                                   |
| 8 (29)                   | n.c.                       |                          |                                           |                                    |                                       |
| 9 (28)                   | SAWOUT                     |                          | 2.5 V                                     | 2.5 V                              | 2.5 V                                 |
| 10 (27)                  | SAWOUT                     | 9 10                     | 2.5 V                                     | 2.5 V                              | 2.5 V                                 |



| Pin<br>No. <sup>1)</sup> | Symbol   | Equivalent I/O Schematic | Average DC voltag |       |       |
|--------------------------|----------|--------------------------|-------------------|-------|-------|
|                          |          |                          | LOW               | MID   | HIGH  |
| 11 (26)                  | VT       |                          | VT                | VT    | VT    |
| 12 (25)                  | CP       | 12                       | 1.4 V             | 1.4 V | 1.4 V |
| 13 (24)                  | IFAMPIN  |                          | 2.6 V             | 2.6 V | 2.6 V |
|                          | IFAMPIN  | 13                       | 2.6 V             | 2.6 V | 2.6 V |
| 15 (22)                  | IFAMPAGC | 15                       | n.a.              | n.a.  | n.a.  |
| 16 (21)                  | IFAMPOUT |                          | 3.3 V             | 3.3 V | 3.3 V |
|                          | IFAMPOUT | 16 - 17                  | 3.3 V             | 3.3 V | 3.3 V |



| Pin<br>No. <sup>1)</sup> | Symbol    | Equivalent I/O Schematic | Average DC volt at V <sub>CC</sub> = 5V |      |      |
|--------------------------|-----------|--------------------------|-----------------------------------------|------|------|
|                          |           |                          | LOW                                     | MID  | HIGH |
| 18 (19)                  | X_TAL_BUF | DC bias                  | 4 V                                     | 4 V  | 4 V  |
| 19 (18)                  | AS        | 19                       | n.a.                                    | n.a. | n.a. |
| 20 (17)                  | SCL       | 20                       | n.a.                                    | n.a. | n.a. |



| Pin<br>No. <sup>1)</sup> | Symbol    | Symbol Equivalent I/O Schematic | Average DC voltage at V <sub>CC</sub> = 5V     |                                                |                                                |
|--------------------------|-----------|---------------------------------|------------------------------------------------|------------------------------------------------|------------------------------------------------|
|                          |           |                                 | LOW                                            | MID                                            | HIGH                                           |
| 21 (16)                  | SDA       | 21                              | n.a                                            | n.a                                            | n.a                                            |
| 22 (15)                  | GNDACK    | Acknowledge ground              | 0                                              | 0                                              | 0                                              |
| 23 (14)                  | GNDD      | Digital ground                  | 0                                              | 0                                              | 0                                              |
| 24 (13)                  | X_TAL_CAP |                                 | 0.6 V                                          | 0.6 V                                          | 0.6 V                                          |
| 25 (12)                  | X_TAL_IN  | 25                              | 1.2 V                                          | 1.2 V                                          | 1.2 V                                          |
| 26 (11)                  | P3        | _                               | 0 V or<br>V <sub>CC</sub> -<br>V <sub>CE</sub> | 0 V or<br>V <sub>CC</sub> -<br>V <sub>CE</sub> | 0 V or<br>V <sub>CC</sub> -<br>V <sub>CE</sub> |
| 27 (10)                  | P2        | 26, 27, 28, 29                  | 0 V or<br>V <sub>CC</sub> -<br>V <sub>CE</sub> |                                                | 0 V or<br>V <sub>CC</sub> -<br>V <sub>CE</sub> |
| 28 (9)                   | P1        | <u> </u>                        | 0 V or<br>V <sub>CC</sub> -<br>V <sub>CE</sub> |                                                | 0 V or<br>V <sub>CC</sub> -<br>V <sub>CE</sub> |
| 29 (8)                   | P0        |                                 | 0 V or<br>V <sub>CC</sub> -<br>V <sub>CE</sub> | 0 V or<br>V <sub>CC</sub> -<br>V <sub>CE</sub> | 0 V or<br>V <sub>CC</sub> -<br>V <sub>CE</sub> |



| Pin<br>No. <sup>1)</sup> | Symbol | Equivalent I/O Schematic | Average DC voltage at V <sub>CC</sub> = 5V |                    |                    |
|--------------------------|--------|--------------------------|--------------------------------------------|--------------------|--------------------|
|                          |        |                          | LOW                                        | MID                | HIGH               |
| 30 (7)                   | RFAGC  | 30                       | V <sub>RFAGC</sub>                         | V <sub>RFAGC</sub> | V <sub>RFAGC</sub> |
| 31 (6)                   | VCC    | supply voltage           | V <sub>CC</sub>                            | V <sub>CC</sub>    | V <sub>CC</sub>    |
| 33 (4)                   | SAWIN  |                          | V <sub>CC</sub>                            | V <sub>CC</sub>    | V <sub>CC</sub>    |
| 34 (3)                   | SAWIN  | 33                       | V <sub>cc</sub>                            | V <sub>CC</sub>    | V <sub>CC</sub>    |
| 32 (5)                   | MIXOUT |                          | V <sub>CC</sub>                            | V <sub>CC</sub>    | V <sub>CC</sub>    |
| 35 (2)                   | MIXOUT | 32 35 Oscillator         | V <sub>CC</sub>                            | V <sub>CC</sub>    | V <sub>CC</sub>    |
| 36 (1)                   | GNDRF  | RF ground                | 0.0 V                                      | 0.0 V              | 0.0 V              |



| Pin<br>No. <sup>1)</sup> | Symbol    | Equivalent I/O Schematic | Average DC voltage at V <sub>CC</sub> = 5V |             |             |
|--------------------------|-----------|--------------------------|--------------------------------------------|-------------|-------------|
|                          |           |                          | LOW                                        | MID         | HIGH        |
| 37 (48)                  | LOWIN     | 37 <b>—</b>              | 2 V                                        |             |             |
| 38 (47)                  | MIDIN     |                          |                                            | 1 V         |             |
| 39 (46)                  | MIDIN     | 38 39                    |                                            | 1 V         |             |
| 40 (45)                  | HIGHIN    |                          |                                            |             | 1 V         |
| 41 (44)                  | HIGHIN    | 40 41                    |                                            |             | 1 V         |
| 42 (43)                  | RFAGC_BUF |                          | $V_{RFAGC}$                                | $V_{RFAGC}$ | $V_{RFAGC}$ |
|                          |           | 42                       |                                            |             |             |



| Pin<br>No. <sup>1)</sup> | Symbol      | Equivalent I/O Schematic | Average DC voltage at V <sub>CC</sub> = 5V |       |       |
|--------------------------|-------------|--------------------------|--------------------------------------------|-------|-------|
|                          |             |                          | LOW                                        | MID   | HIGH  |
| 43 (42)                  | OSCLOWOUT   |                          | 1.8 V                                      |       |       |
| 44 (41)                  | OSCLOWIN    | 43                       | 2.3 V                                      |       |       |
| 45 (40)                  | GNDOSC      | Oscillator ground        | 0.0 V                                      | 0.0 V | 0.0 V |
| 46 (39)                  | OSCMIDIN    |                          |                                            | 2.3 V |       |
| 47 (38)                  | OSCMIDOUT   | 47                       |                                            | 1.8 V |       |
| 48 (37)                  | n.c.        |                          |                                            |       |       |
| 49 (49)                  | GND package | Exposed pad ground       | 0.0 V                                      | 0.0 V | 0.0 V |

<sup>1)</sup> Pin numbering for TUA 6039F-2 (Pin numbering for TUA 6037F in parentheses).

<sup>2)</sup> ADC function is only available in TUA 6039F-2.



## 3.3 Functional Block Diagram



Figure 3 Functional Block Diagram of TUA 6039F-2





Figure 4 Functional Block Diagram of TUA 6037F



## 3.4 Circuit Description

### 3.4.1 Mixer-Oscillator block with SAW filter driver

The mixer-oscillator block includes three balanced mixers (one mixer with an unbalanced high-impedance input and two mixers with a balanced low-impedance input), two 2-pin asymmetrical oscillators for the LOW and the MID band, one 4-pin symmetrical oscillator for the HIGH band, an SAW filter driver, a reference voltage and a band switch.

Filters between tuner input and IC separate the TV frequency signals into three bands. The band switching in the tuner front-end is done by using three PNP port outputs. In the selected band the signal passes a tuner input stage with a MOSFET amplifier, a double-tuned bandpass filter and is then fed to the mixer input of the IC which has in case of LOW band a high-impedance input and in case of MID or HIGH band a low-impedance input. The input signal is mixed there with the signal from the activated on chip oscillator to the IF frequency. The IF is filtered by means of an IF filter in between the 2 mixer output pins and the 2 input pins of the following SAW filter driver. The SAW filter driver has a low output impedance to drive the SAW filter directly.

## 3.4.2 PLL block

The oscillator signal is internally DC-coupled as a differential signal to the programmable divider inputs. The signal subsequently passes through a programmable divider with ratio N = 256 through 32767 and is then compared in a digital frequency/phase detector with a reference frequency  $f_{\rm ref}$  = 31.25, 50, 62.5, 125, 142.86 or 166.67 kHz. This frequency is derived from a low-impedance 4 MHz crystal oscillator (pins XTALIN, XTALCAP) divided by 128, 80, 64, 32, 28 or 24. The reference frequencies will be different with a quartz other than 4 MHz.

The phase detector has two outputs which drive four current sources of a charge pump. If the negative edge of the divided VCO signal appears prior to the negative edge of the reference signal, the positive current source pulses for the duration of the phase difference. In the reverse case the negative current source pulses. If the two signals are in phase, the charge pump output (CP) goes into the high-impedance state (PLL is locked). An active low-pass filter integrates the current pulses to generate the tuning voltage for the VCO (internal amplifier, external pull-up resistor at  $V_T$  and external RC circuitry). The charge pump output is also switched into the high-impedance state if the control bits T2, T1, T0 = 0, 1, 0. Here it should be noted, however, that the tuning voltage can alter over a long period in the high impedance state as a result of self discharge in the peripheral circuity.  $V_T$  may be switched off by the control bit OS to allow external adjustments.

If the VCO is not oscillating the PLL locks to a tuning voltage of 33V ( $V_{TH}$ ).

By means of control bits CP, T0, T1 and T2 the pump current can be switched between four values by software. This programmability permits alteration of the control response



of the PLL in the locked-in state. In this way different VCO gains can be compensated, for example. Furthermore, in order to obtain best results for phase noise, reference frequency rejection and PLL stability especially in a wideband system like a digital tuner, it is necessary to set the charge pump current to different values depending on the band and frequency used. This is to cope with the variations of the different parameters that set the bandwidth. The selection can be done in the application and requires for each frequency to program not only the divider ratios, but also the band and the best charge pump current.

The software controlled ports P0 to P4 are general purpose open-collector outputs. The test bits T2, T1, T0, OS = 0, 1, 0, 1 switch the test signals  $f_{div}$  / 2 (divided input signal) and  $f_{ref}$  (i.e. 4 MHz / 64) to P0 and P1 respectively.

The lock detector resets the lock flag FL if the width of the charge pump current pulses is greater than the period of the crystal oscillator (i.e. 250 ns). Hence, if FL = 1, the maximum deviation of the input frequency from the programmed frequency is given by

$$\Delta f = \pm I_P * (K_{VCO} / f_{XTAL}) * (C1 + C2) / (C1 * C2)$$

where  $I_P$  is the charge pump current,  $K_{VCO}$  the VCO gain,  $f_{Xtal}$  the crystal oscillator frequency and  $C_1$ ,  $C_2$  the capacitances in the loop filter (see **Section 4.2**). As the charge pump pulses at i.e. 62.5 kHz (=  $f_{ref}$ ), it takes a maximum of 16  $\mu$ s for FL to be reset after the loop has lost lock state.

Once FL has been reset, it is set only if the charge pump pulse width is less than 250 ns for eight consecutive  $f_{ref}$  periods. Therefore it takes between 128 and 144  $\mu s$  for FL to be set after the loop regains lock.

#### 3.4.3 RF AGC

The RF AGC stage detects the level of the SAW filter driver output signal. If the detected level is below the RF AGC take-over point, a external capacity will be charged with the source current of 300 nA or 9  $\mu A$  (release current). If the detected level is above the RF AGC take-over point, the external capacity will be discharged with the sink current of 100  $\mu A$  (attack current). The integrated current generates the AGC voltage for gain control of the tuners input transistors. The RF AGC take-over and the time constant are selectable by the  $I^2C$  bus (see **Table 13**).

An integrated RF AGC buffer allows to monitor the AGC voltage without any influence on the tuner gain control.

## 3.4.4 IF AGC amplifier

Coming out of the SAW filter the IF signal is sent through a VGA (Variable Gain Amplifier) which will set the differential IF output signal to the desired level (preferably 1 Vpp). The gain of the VGA is determined by the DC-voltage at pin IFAMPAGC