# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



# Atmel U4091BM-R

# Atmel

## **Programmable Telephone Audio Processor**

## DATASHEET

#### **Features**

- Speech circuit with anti-clipping
- Tone-ringer interface with DC/DC converter
- Speaker amplifier with anti-distortion
- Power-supply management (regulated and unregulated) and a special supply for electret microphone
- Voice switch
- Interface for answering machine and cordless phone

### **Applications**

- Feature phone
- Answering machine
- Fax machine
- Speaker phone
- Cordless phone

#### **Benefits**

- No piezoelectric transducer necessary for tone ringing
- Complete system integration of analog signal processing on one chip
- Very few external components

# 1. Description

The programmable telephone audio processor Atmel<sup>®</sup> U4091BM-R is a linear integrated circuit for use in feature phones, answering machines and fax machines. It contains the speech circuit, tone-ringer interface with DC/DC converter, sidetone equivalent and ear-protection rectifiers. The circuit is line-powered and contains all components necessary for signal amplification and adaptation to the line. The Atmel U4091BM-R can also be supplied via an external power supply. An integrated voice switch with loudspeaker amplifier enables hands-free or open-listening operation. With an anti-feedback function, acoustic feedback during open listening can be reduced significantly. The generated supply voltage is suitable for a wide range of peripheral circuits.





Atme



Atmel U4091BM-R [DATASHEET] 4872C-CORD-09/12

# 2. Pin Configuration

Figure 2-1. Pinning SSO44



Atmel U4091BM-R [DATASHEET] 4 4872C-CORD-09/12

| Table 2-1. | Pin Description |                                                                                                                                                                               |  |  |  |  |  |
|------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin        | Symbol          | Function                                                                                                                                                                      |  |  |  |  |  |
| 1          | RECIN           | Receive amplifier input <sup>(1)</sup>                                                                                                                                        |  |  |  |  |  |
| 2          | TXACL           | Time constant adjustment for transmit anti-clipping                                                                                                                           |  |  |  |  |  |
| 3          | MIC3            | Microphone input for hands-free operation                                                                                                                                     |  |  |  |  |  |
| 4          | MIC2            | Input of symmetrical microphone amplifier with high common-mode rejection ratio                                                                                               |  |  |  |  |  |
| 5          | MIC1            | Input of symmetrical microphone amplifier with high common-mode rejection ratio                                                                                               |  |  |  |  |  |
| 6          | RECO2           | Output of the receive amplifier                                                                                                                                               |  |  |  |  |  |
| 7          | RECO1           | Output of the receive amplifier, also used for sidetone network                                                                                                               |  |  |  |  |  |
| 8          | IND             | The internal equivalent inductance of the circuit is proportional to the value of the capacitor at this pin. A resistor connected to ground may be used to adjust the DC mask |  |  |  |  |  |
| 9          | VL              | Positive supply-voltage input to the device in speech mode                                                                                                                    |  |  |  |  |  |
| 10         | SENSE           | Input for sensing the available line current                                                                                                                                  |  |  |  |  |  |
| 11         | GND             | Ground, reference point for DC and AC signals                                                                                                                                 |  |  |  |  |  |
| 12         | VB              | Unstabilized supply voltage for speech network                                                                                                                                |  |  |  |  |  |
| 13         | SAO2            | Negative output of speaker amplifier (push-pull only)                                                                                                                         |  |  |  |  |  |
| 14         | SAO1            | Positive output of speaker amplifier (single-ended and push-pull operation)                                                                                                   |  |  |  |  |  |
| 15         | VMPS            | Unregulated supply voltage for the microcontroller (via series regulator to VMP)                                                                                              |  |  |  |  |  |
| 16         | VMP             | Regulated output voltage for supplying the microcontroller (typically 3.3V/6mA in speech mode)                                                                                |  |  |  |  |  |
| 17         | VMIC            | Reference node for microphone amplifier, supply for electret microphones                                                                                                      |  |  |  |  |  |
| 18         | TSACL           | Time constant for speaker amplifier anti-clipping                                                                                                                             |  |  |  |  |  |
| 19         | VRING           | Input for ringer supply                                                                                                                                                       |  |  |  |  |  |
| 20         | IMPA            | Input for adjusting the ringer input impedance                                                                                                                                |  |  |  |  |  |
| 21         | COSC            | 70-kHz oscillator for ringing power converter                                                                                                                                 |  |  |  |  |  |
| 22         | SWOUT           | Output for driving the external switch resistor                                                                                                                               |  |  |  |  |  |
| 23         | INT             | Interrupt line for serial bus                                                                                                                                                 |  |  |  |  |  |
| 24         | SCL             | Clock input for serial bus                                                                                                                                                    |  |  |  |  |  |
| 25         | SDA             | Data line for serial bus                                                                                                                                                      |  |  |  |  |  |
| 26         | OSCIN           | Input for 3.58-MHz oscillator                                                                                                                                                 |  |  |  |  |  |
| 27         | RESET           | Reset output for the microcontroller                                                                                                                                          |  |  |  |  |  |
| 28         | OSCOUT          | Clock output for the microcontroller                                                                                                                                          |  |  |  |  |  |
| 29         | ES              | Input for external supply indication                                                                                                                                          |  |  |  |  |  |
| 30         | ADIN            | Input of A/D converter                                                                                                                                                        |  |  |  |  |  |
| 31         | BNMR            | Output of background-noise monitor receive                                                                                                                                    |  |  |  |  |  |
| 32         | BNMT            | Output of background-noise monitor transmit                                                                                                                                   |  |  |  |  |  |
| 33         | СТ              | Time constant for mode switching of voice switch                                                                                                                              |  |  |  |  |  |
| 34         | TLDR            | Time constant of receive-level detector                                                                                                                                       |  |  |  |  |  |
| 35         | INLDR           | Input of receive-level detector                                                                                                                                               |  |  |  |  |  |
| 36         | INLDT           | Input of transmit-level detector                                                                                                                                              |  |  |  |  |  |
| 37         | TLDT            | Time constant of transmit-level detector                                                                                                                                      |  |  |  |  |  |
| 38         | IMPSW           | Switch for additional line impedance                                                                                                                                          |  |  |  |  |  |
| 39         | MICO            | Microphone preamplifier output                                                                                                                                                |  |  |  |  |  |
| 40         | AMPB            | Input for playback signal of answering machine                                                                                                                                |  |  |  |  |  |

Note: 1. The protection device at pin RECIN is disconnected.

|     | · = •••• |                                                  |
|-----|----------|--------------------------------------------------|
| Pin | Symbol   | Function                                         |
| 41  | AMREC    | Output for recording signal of answering machine |
| 42  | STO      | Output for connecting the sidetone network       |
| 43  | STC      | Input for sidetone network                       |
| 44  | STRC     | Input for sidetone network                       |
|     |          |                                                  |

Table 2-1. Pin Description (Continued)

Note: 1. The protection device at pin RECIN is disconnected.

# 3. DC Line Interface and Supply-voltage Generation

The DC line interface consists of an electronic inductance and a dual-port output stage which charges the capacitors at VMPS and VB. The value of the equivalent inductance is given by:

 $L = \frac{2 \times R_{\text{SENSE}} \times C_{\text{IND}} \times (R_{\text{DC}} \times R_{30})}{(R_{\text{DC}} + R_{30})}$ 

The U4091BM-R contains two identical series regulators which provide a supply voltage VMP of 3.3V suitable for a microprocessor. In speech mode, both regulators are active because VMPS and VB are charged simultaneously by the DC line interface. The output current is 6mA. The capacitor at VMPS is used to provide the microcomputer with sufficient power during long line interruptions. Thus, long flash pulses can be bridged or an LCD display can be turned on for more than 2 seconds after going on-hook. When the system is in ringing mode, VB is charged by the on-chip ringing power converter. In this mode, only one regulator is used to supply VMP with maximum 3mA.

# 4. Supply Structure of the Chip

A main benefit of the Atmel<sup>®</sup> U4091BM is the easy implementation of various applications due to the flexible system structure of the chip.

Possible applications:

- Group listening phone
- Hands-free phone
- Phones which feature ringing with the built-in speaker amplifier
- Answering machine with external supply

The special supply topology for the various functional blocks is shown in Figure 4-1 on page 7.

- There are four major supply states:
  - 1. Speech condition

In speech condition, the system is supplied by the line current. If the LIDET block detects a line voltage above approximately 2V, the internal signal VLON is activated. This is detected via the serial bus, all the blocks which are needed have to be switched on via the serial bus.

For line voltages below 2V, the switches remain in quiescent state as shown in the diagram.

2. Power down (pulse dialing)

When the chip is in power-down mode (bit LOMAKE), for example, during pulse dialing, all internal blocks are disabled via the serial bus. In this condition, the voltage regulators and their internal band gap are the only active blocks.

3. Ringing

During ringing, the supply for the system is fed into VB via the Ringing Power Converter (RPC). Normally, the speaker amplifier in single-ended mode is used for ringing. The frequency for the melody is generated by the DTMF/Melody generator.

4. External supply

In an answering machine, the chip is powered by an external supply via pin VB. The answering machine connections can be directly made to Atmel U4091BM-R. The answering machine is connected to the pin AMREC. For the output AMREC, an AGC function is selectable via the serial bus. The output of the answering machine will be connected to the pin AMPB, which is directly connected to the switching matrix. This enables the signal to be switched to every desired output.



#### Figure 4-1. Supply Generator

# 5. Ringing Power Converter (RPC)

The RPC transforms the input power at VRING (high voltage/low current) into an equivalent output power at VB (low voltage/high current) which is capable of driving the low-ohmic loudspeaker. The input impedance at VRING is adjustable from  $3k\Omega$  to  $12k\Omega$  by  $R_{IMPA}$  ( $Z_{RING} = R_{IMPA}$  / 100) and the efficiency of the step-down converter is approximately 65%.

## 6. Ringing Frequency Detector (RFD)

The Atmel<sup>®</sup> U4091BM-R provides an output signal for the microcontroller. This output signal is always double the value of the input signal (ringing frequency). It is generated by a current comparator with hysteresis. The levels for the on-threshold are programmable in 16 steps, the off-level is fixed. Every change of the comparator output generates a high level at the interrupt output INT. The information can then be read out by means of a serial bus with either normal or fast read mode. The block RFD is always enabled.

#### Table 6-1. Threshold Level

| RINGTH[0:3] | V <sub>RING</sub> |
|-------------|-------------------|
| 0           | 7V                |
| 15          | 22V               |
| Step        | 1V                |

# 7. Clock Output Divider Adjustment

The pin OSCOUT is a clock output which is derived from the crystal oscillator. It can be used to drive a microcontroller or another remote component and thereby reduces the number of crystals required. The oscillator frequency can be divided by 1, 8, 16, or 32. During power-on reset, the divider will be reset to 1 until it is changed by setting the serial bus.

#### Table 7-1. Clock Output

| CLK[0:1] | Divider | Frequency |
|----------|---------|-----------|
| 0        | 1       | 3.58MHz   |
| 1        | 8       | 447kHz    |
| 2        | 16      | 224kHz    |
| 3        | 32      | 112kHz    |

## 8. Serial Bus Interface

The circuit is controlled by an external microcontroller through the serial bus.

The serial bus is a bi-directional system consisting of a single-directional clock line (SCL) which is always driven by the microcontroller, and a bi-directional data-signal line. It is driven by the microcontroller as well as by the Atmel<sup>®</sup> U4091BM-R (see Figure 20-1 on page 38).

The serial bus requires external pull-up resistors as only pull-down transistors (pin SDA) are integrated.

#### 8.1 WRITE

The data is a 12-bit word:

A0-A3: address of the destination register (0 to 15) D0-D7: content of the register

The data line must be stable when the clock is high. Data must be shifted serially. After 12 clock periods, the write indication is sent. Then, the transfer to the destination register is (internally) generated by a strobe signal transition of the data line when the clock is high.

#### 8.2 READ

There is a normal and a fast-read cycle.

In the normal read cycle, the microcontroller sends a 4-bit address followed by the read indicator, then an 8-bit word is read out. The Atmel U4091BM-R drives the data line.

The fast read cycle is indicated by a strobe signal. With the following two clocks the Atmel U4091BM-R reads out the status bits RFDO and LIDET which indicate that a ringing signal or a line signal is present (see Figure 10-1 on page 12, Figure 10-2 on page 12 and Figure 10-3 on page 12).

## 9. DTMF Dialing

The DTMF generator sends a multi-frequency signal through the matrix to the line. The signal is the result of the sum of two frequencies and is internally filtered. The frequencies are chosen from a low and a high frequency group. The circuit conforms to the CEPT recommendation concerning DTMF option. Three different levels for the low level group and two different preemphasis (2.5dB and 3.5dB) can be chosen by means of the serial bus (rec. T/CF 46-03).

Attention: In high gain mode, distortion can occur if AGATX is high and DC mask is low.



# 10. Melody and Confidence Tone Generation

Melody and confidence tone frequencies are given in Table 10-1.

The frequencies are provided at the DTMF input of the switch matrix. A sinusoidal wave, a square wave or a pulsed wave can be selected by the serial bus. A square signal means the output is high for half of the frequency cycle, and low for the other half. A pulsed signal means high impedance phases of 1/6 of the period occur between the high and low phases.

| Decimal | DTMFM[0:2] | Status                           |
|---------|------------|----------------------------------|
| 0       | 000        | DTMF generator OFF               |
| 1       | 001        | Confidence tone melody on (sine) |
| 2       | 010        | Ringer melody (pulse)            |
| 3       | 011        | Ringer melody (square signal)    |
| 4       | 100        | DTMF (mid level)                 |
| 5       | 101        | DTMF (low level)                 |
| 6       | 110        | DTMF (high level)                |
| 7       | 111        | -                                |

#### Table 10-1. Status of Melody Generating

#### Table 10-2. DTMF Frequencies

| Decimal | DTMFF[0:1]<br>in DTMF Mode | Frequency | Error (%) |
|---------|----------------------------|-----------|-----------|
| 0       | 00                         | 697       | -0.007    |
| 1       | 01                         | 770       | -0.156    |
| 2       | 10                         | 852       | 0.032     |
| 3       | 11                         | 941       | 0.316     |

#### Table 10-3. DTMF Frequencies

| Decimal | DTMFF[2:3]<br>in DTMF Mode | Frequency | Error (%) |
|---------|----------------------------|-----------|-----------|
| 0       | 00                         | 1209      | -0.110    |
| 1       | 01                         | 1336      | 0.123     |
| 2       | 10                         | 1477      | -0.020    |
| 3       | 11                         | 1633      | -0.182    |

#### Table 10-4. DTMFF4 in DTMF Mode

| Pre-emphasis Selection | Level |
|------------------------|-------|
| 0                      | 2.5dB |
| 1                      | 3.5dB |

| Table 10-5. | DTMF | and | Melody | Frequencies |
|-------------|------|-----|--------|-------------|
|-------------|------|-----|--------|-------------|

| Decimal | DTMFF<br>[0:4] | f<br>(Hz) | Tone/<br>Name   | Error (%) | DTMF Freq. | DTMP Freq. | Кеу |
|---------|----------------|-----------|-----------------|-----------|------------|------------|-----|
| 0       | 00000          | 440.0     | A <sup>4</sup>  | -0.008    | 697        | 1209       | 1   |
| 1       | 00001          | 466.2     | A#4             | -0.016    | 770        | 1209       | 4   |
| 2       | 00010          | 493.9     | B <sup>4</sup>  | -0.003    | 852        | 1209       | 7   |
| 3       | 00011          | 523.2     | C <sup>4</sup>  | 0.014     | 941        | 1209       | *   |
| 4       | 00100          | 554.4     | C# <sup>4</sup> | 0.018     | 697        | 1336       | 2   |
| 5       | 00101          | 587.3     | $D^4$           | -0.023    | 770        | 1336       | 5   |
| 6       | 00110          | 622.3     | D# <sup>4</sup> | -0.129    | 852        | 1336       | 8   |
| 7       | 00111          | 659.3     | E <sup>4</sup>  | 0.106     | 941        | 1336       | 0   |
| 8       | 01000          | 698.5     | F <sup>4</sup>  | -0.216    | 697        | 1477       | 3   |
| 9       | 01001          | 740.0     | F# <sup>4</sup> | -0.222    | 770        | 1477       | 6   |
| 10      | 01010          | 784.0     | G <sup>4</sup>  | 0.126     | 852        | 1477       | 9   |
| 11      | 01011          | 830.0     | G# <sup>4</sup> | -0.169    | 941        | 1477       | #   |
| 12      | 01100          | 880.0     | A <sup>5</sup>  | 0.288     | 697        | 1633       | А   |
| 13      | 01101          | 932.3     | A# <sup>5</sup> | -0.014    | 770        | 1633       | В   |
| 14      | 01110          | 987.8     | B <sup>5</sup>  | -0.004    | 852        | 1633       | С   |
| 15      | 01111          | 1046.5    | C <sup>5</sup>  | -0.335    | 941        | 1633       | D   |
| 16      | 10000          | 1108.7    | C#⁵             | -0.355    | 697        | 1209       | 1   |
| 17      | 10001          | 1174.7    | D <sup>5</sup>  | -0.023    | 770        | 1209       | 4   |
| 18      | 10010          | 1244.5    | D# <sup>5</sup> | -0.129    | 852        | 1209       | 7   |
| 19      | 10011          | 1318.5    | E <sup>5</sup>  | 0.106     | 941        | 1209       | *   |
| 20      | 10100          | 1396.9    | F <sup>5</sup>  | -0.214    | 697        | 1336       | 2   |
| 21      | 10101          | 1480.0    | F# <sup>5</sup> | -0.222    | 770        | 1336       | 5   |
| 22      | 10110          | 1568.0    | G⁵              | 0.126     | 852        | 1336       | 8   |
| 23      | 10111          | 1661.2    | G#⁵             | -0.241    | 941        | 1336       | 0   |
| 24      | 11000          | 1760.0    | A <sup>6</sup>  | -0.302    | 697        | 1477       | 3   |
| 25      | 11001          | 1864.6    | A# <sup>6</sup> | -0.014    | 770        | 1477       | 6   |
| 26      | 11010          | 1975.5    | B <sup>6</sup>  | 0.665     | 852        | 1477       | 9   |
| 27      | 11011          | 2093.0    | C <sup>6</sup>  | 0.367     | 941        | 1477       | #   |
| 28      | 11100          | 2217.5    | C# <sup>6</sup> | 0.387     | 697        | 1633       | А   |
| 29      | 11101          | 2349.3    | $D^6$           | 0.771     | 770        | 1633       | В   |
| 30      | 11110          | 2663.3    |                 |           | 852        | 1633       | С   |
| 31      | 11111          | 2983.0    |                 |           | 941        | 1633       | D   |

Figure 10-1. Write Cycle



#### Figure 10-2. Normal Read Cycle



Figure 10-3. Fast Read Cycle



#### Table 10-6. Names and Functions of the Serial Registers

| Register   | Group   | No.  | Name     | Description                                | Stat | tus |
|------------|---------|------|----------|--------------------------------------------|------|-----|
|            |         | R0B0 | ENRING   | Enable ringer                              |      | 1   |
|            |         | R0B1 | ERX      | Enable receive part                        | 0    |     |
|            |         | R0B2 | ETX      | Enable transmit part                       | 0    |     |
| DO         | Fachles | R0B3 | ENVM     | Enable VM generator                        |      | 1   |
| RU         | Enables | R0B4 | ENMIC    | Enable microphone                          | 0    |     |
|            |         | R0B5 | ENSTBAL  | Enable sidetone                            | 0    |     |
|            |         | R0B6 | MUTE     | Muting earpiece amplifier                  | 0    |     |
|            |         | R0B7 | ENRLT    | Enable POR low threshold                   |      | 1   |
|            |         | R1B0 | ENSACL   | Enable anti-clipping for speaker amplifier | 0    |     |
|            |         | R1B1 | ENSA     | Enable speaker amplifier and AFS           | 0    |     |
|            |         | R1B2 | ENSAO    | Enable output stage speaker amplifier      | 0    |     |
| D1         | Enchlos | R1B3 | ENAM     | Enable answering machine connections       | 0    |     |
| RI .       | Enables | R1B4 | ENAGC    | Enable AGC for answering machine           | 0    |     |
|            |         | R1B5 | Reserved | -                                          | 0    |     |
|            |         | R1B6 | Reserved | -                                          | 0    |     |
|            |         | R1B7 | FOFFC    | Speed up offset canceller                  | 0    |     |
|            | Matrix  | R2B0 | 1101     | Switch on MIC/LTX                          | 0    |     |
|            |         | R2B1 | 1102     | Switch on MIC/SA                           | 0    |     |
|            |         | R2B2 | 1103     | Switch on MIC/EPO                          | 0    |     |
| <b>D</b> 2 |         | R2B3 | 1104     | Switch on MIC/AMREC                        | 0    |     |
| 112        |         | R2B4 | 1105     | Switch on MIC/AGCI                         | 0    |     |
|            |         | R2B5 | 1201     | Switch on DTMF/LTX                         | 0    |     |
|            |         | R2B6 | 1202     | Switch on DTMF/SA                          | 0    |     |
|            |         | R2B7 | 12O3     | Switch on DTMF/EPO                         | 0    |     |
|            |         | R3B0 | 1204     | Switch on DTMF/AMREC                       | 0    |     |
|            |         | R3B1 | 1205     | Switch on DTMF/AGCI                        | 0    |     |
|            |         | R3B2 | 1301     | Switch on LRX/LTX                          | 0    |     |
| D3         | Matrix  | R3B3 | 1302     | Switch on LRX/SA                           | 0    |     |
| 110        | Watrix  | R3B4 | 1303     | Switch on LRX/EPO                          | 0    |     |
|            |         | R3B5 | 1304     | Switch on LRX/AMREC                        | 0    |     |
|            |         | R3B6 | 1305     | Switch on LRX/AGCI                         | 0    |     |
|            |         | R3B7 | I4O1     | Switch on AMPB/LTX                         | 0    |     |

| Table 10-6. | Names and Functions of the Serial Registers | (Continued) |
|-------------|---------------------------------------------|-------------|
|             |                                             | (           |

| Table 10-6. Names and Functions of the Serial Registers (Continued) |                |      |          |                                               |        |
|---------------------------------------------------------------------|----------------|------|----------|-----------------------------------------------|--------|
| Register                                                            | Group          | No.  | Name     | Description                                   | Status |
| R4                                                                  |                | R4B0 | 1402     | Switch on AMPB/SA                             | 0      |
|                                                                     | Matrix         | R4B1 | I4O3     | Switch on AMPB/EPO                            | 0      |
|                                                                     |                | R4B2 | 1404     | Switch on AMPB/AMREC                          | 0      |
|                                                                     |                | R4B3 | 1405     | Switch on AMPB/AGCI                           | 0      |
|                                                                     |                | R4B4 | 1501     | Switch on AGCO/LTX                            | 0      |
|                                                                     |                | R4B5 | 1502     | Switch on AGCO/SA                             | 0      |
|                                                                     |                | R4B6 | 1503     | Switch on AGCO/EPO                            | 0      |
|                                                                     |                | R4B7 | 1504     | Switch on AGCO/AMREC                          | 0      |
|                                                                     |                | R5B0 | EAFS     | Enable AFS block                              | 0      |
| R5                                                                  | AGATX          | R5B1 | AGATX0   | Gain transmit AGA LSB                         | 0      |
|                                                                     | MICLIM         | R5B2 | AGATX1   | Gain transmit AGA                             | 0      |
|                                                                     |                | R5B3 | AGATX2   | Gain transmit AGA MSB                         | 0      |
|                                                                     |                | R5B4 | MICHF    | Select RF-microphone input                    | 0      |
|                                                                     |                | R5B5 | DBM5     | Maximum transmit level for anti-clipping      | 0      |
|                                                                     |                | R5B6 | MIC0     | Gain microphone amplifier LSB                 | 0      |
|                                                                     |                | R5B7 | MIC1     | Gain microphone amplifier MSB                 | 0      |
|                                                                     |                | R6B0 | SD       | Shut down                                     | 0      |
|                                                                     |                | R6B1 | Reserved | -                                             | 0      |
|                                                                     |                | R6B2 | SL0      | Slope adjustment for sidetone LSB             | 0      |
| De                                                                  | Shut down      | R6B3 | SL1      | Slope adjustment for sidetone MSB             | 0      |
| RO                                                                  | Sidetone       | R6B4 | LF0      | Low frequency adjustment for sidetone LSB     | 0      |
|                                                                     |                | R6B5 | LF1      | Low frequency adjustment for sidetone         | 0      |
|                                                                     |                | R6B6 | LF2      | Low frequency adjustment for sidetone         | 0      |
|                                                                     |                | R6B7 | LF3      | Low frequency adjustment for sidetone MSB     | 0      |
|                                                                     |                | R7B0 | P0       | Pole adjustment for sidetone LSB              | 0      |
|                                                                     |                | R7B1 | P1       | Pole adjustment for sidetone                  | 0      |
|                                                                     |                | R7B2 | P2       | Pole adjustment for sidetone                  | 0      |
| D7                                                                  | Sidetone       | R7B3 | P3       | Pole adjustment for sidetone                  | 0      |
|                                                                     | AGARX          | R7B4 | P4       | Pole adjustment for sidetone MSB              | 0      |
|                                                                     |                | R7B5 | AGARX0   | Gain receive AGC LSB                          | 0      |
|                                                                     |                | R7B6 | AGARX1   | Gain receive AGC                              | 0      |
|                                                                     |                | R7B7 | AGARX2   | Gain receive AGC MSB                          | 0      |
|                                                                     |                | R8B0 | EA0      | Gain earpiece amplifier LSB                   | 0      |
| R8                                                                  |                | R8B1 | EA1      | Gain earpiece amplifier                       | 0      |
|                                                                     | <b>E 4 B 4</b> | R8B2 | EA2      | Gain earpiece amplifier                       | 0      |
|                                                                     | EARA           | R8B3 | EA3      | Gain earpiece amplifier                       | 0      |
|                                                                     | Line           | R8B4 | EA4      | Gain earpiece amplifier MSB                   | 0      |
|                                                                     |                | R8B5 | IMPH     | Line impedance selection (1 = $1k\Omega$ )    | 0      |
|                                                                     |                | R8B6 | LOMAKE   | Short circuit during pulse dialing            | 0      |
|                                                                     |                | R8B7 | AIMP     | Switch for additional external line impedance | 0      |

| Table 10-6. | Names and Functions of the Serial Registers | (Continued) |
|-------------|---------------------------------------------|-------------|
|             |                                             | (Continuou) |

| Pogistor | Group            | No    | Namo     | Description                                     | Statue |
|----------|------------------|-------|----------|-------------------------------------------------|--------|
| Register | Group            |       | AESO     | AES gain adjustment I SB                        |        |
|          |                  | R9B1  | AFS1     | AFS gain adjustment                             | 0      |
|          |                  | R9B2  | AFS2     | AFS gain adjustment                             | 0      |
|          |                  | R9B3  | AFS3     | AFS gain adjustment                             | 0      |
| R9       | AFS              | R9B4  | AFS4     | AFS gain adjustment                             | 0      |
|          |                  | R9B5  | AFS5     | AFS gain adjustment MSB                         | 0      |
|          |                  | R9B6  | AFS4PS   | Enable 4-point sensing                          | 0      |
|          |                  | R9B7  | Reserved |                                                 | 0      |
|          |                  | R10B0 | SA0      | Gain speaker amplifier LSB                      | 0      |
|          |                  | R10B1 | SA1      | Gain speaker amplifier                          | 0      |
|          |                  | R10B2 | SA2      | Gain speaker amplifier                          | 0      |
|          |                  | R10B3 | SA3      | Gain speaker amplifier                          | 0      |
| R10      | SA               | R10B4 | SA4      | Gain speaker amplifier MSB                      | 0      |
|          |                  | R10B5 | SE       | Speaker amplifier single-ended mode             | 0      |
|          |                  | R10B6 | LSCUR0   | Speaker amplifier charge-current adjustment LSB | 0      |
|          |                  | R10B7 | LSCUR1   | Speaker amplifier charge-current adjustment MSB | 0      |
|          |                  | R11B0 | ADC0     | Input selection ADC                             | 0      |
|          |                  | R11B1 | ADC1     | Input selection ADC                             | 0      |
|          |                  | R11B2 | ADC2     | Input selection ADC                             | 0      |
| 544      | ADC              | R11B3 | ADC3     | Input selection ADC                             | 0      |
| R11      |                  | R11B4 | NWT      | Network tuning                                  | 0      |
|          |                  | R11B5 | SOC      | Start of ADC conversion                         | 0      |
|          |                  | R11B6 | ADCR     | Selection of ADC range                          | 0      |
|          |                  | R11B7 | MSKIT    | Mask for interrupt bits                         | 0      |
|          | DTMF             | R12B0 | DTMFF0   | DTMF frequency selection                        | 0      |
|          |                  | R12B1 | DTMFF1   | DTMF frequency selection                        | 0      |
|          |                  | R12B2 | DTMFF2   | DTMF frequency selection                        | 0      |
| D12      |                  | R12B3 | DTMFF3   | DTMF frequency selection                        | 0      |
| RIZ      |                  | R12B4 | DTMFF4   | DTMF frequency selection                        | 0      |
|          |                  | R12B5 | DTMFM0   | Generator mode selection                        | 0      |
|          |                  | R12B6 | DTMFM1   | Generator mode selection                        | 0      |
|          |                  | R12B7 | DTMFM2   | Generator mode selection                        | 0      |
|          | CLK<br>RTH<br>TM | R13B0 | CLK0     | Selection clock frequency for microcontroller   | 0      |
|          |                  | R13B1 | CLK1     | Selection clock frequency for microcontroller   | 0      |
| D12      |                  | R13B2 | RTH0     | Ringer threshold adjustment LSB                 | 0      |
|          |                  | R13B3 | RTH1     | Ringer threshold adjustment                     | 0      |
|          |                  | R13B4 | RTH2     | Ringer threshold adjustment                     | 0      |
|          |                  | R13B5 | RTH3     | Ringer threshold adjustment MSB                 | 0      |
|          |                  | R13B6 | TME0     | Test mode enable (low active)                   | 0      |
|          |                  | R13B7 | TME1     | Test mode enable (high active)                  | 0      |

| Register | Group | No.   | Name     | Description                                    | Status |
|----------|-------|-------|----------|------------------------------------------------|--------|
| 544      |       | R14B0 | TME2     | Test mode enable (high active)                 | 0      |
|          |       | R14B1 | TME3     | Test mode enable (low active)                  | 0      |
|          |       | R14B2 | Reserved | -                                              | 0      |
|          | ТМ    | R14B3 | CLOR0    | Adjustment for calculated receive log amp LSB  | 0      |
| K 14     | CLOR  | R14B4 | CLOR1    | Adjustment for calculated receive log amp      | 0      |
|          |       | R14B5 | CLOR2    | Adjustment for calculated receive log amp      | 0      |
|          |       | R14B6 | CLOR3    | Adjustment for calculated receive log amp      | 0      |
|          |       | R14B7 | CLOR4    | Adjustment for calculated receive log amp MSB  | 0      |
| R15      |       | R15B0 | Reserved | -                                              | 0      |
|          |       | R15B1 | Reserved | -                                              | 0      |
|          |       | R15B2 | Reserved | -                                              | 0      |
|          | CLOT  | R15B3 | CLOT0    | Adjustment for calculated transmit log amp LSB | 0      |
|          | CLOT  | R15B4 | CLOT1    | Adjustment for calculated transmit log amp     | 0      |
|          |       | R15B5 | CLOT2    | Adjustment for calculated transmit log amp     | 0      |
|          |       | R15B6 | CLOT3    | Adjustment for calculated transmit log amp     | 0      |
|          |       | R15B7 | CLOT4    | Adjustment for calculated transmit log amp MSB | 0      |

#### Table 10-6. Names and Functions of the Serial Registers (Continued)

### 10.1 Power-on Reset

To avoid undefined states of the system when it is powered on, an internal reset clears the internal registers.

The system (Atmel<sup>®</sup> U4091BM-R + microcontroller) is woken up by any of the following conditions:

- VMP > 2.75V and VB > 2.95V
- and line voltage (VL)
- or ringer (VRING)
- or external supply (ES)

The power-down of the circuit is caused by a shut-down sent by the serial bus (SD = 1), low-voltage reset, or by the watchdog function (see Figure 12-2 on page 18, Figure 12-3 on page 18 and Figure 12-4 on page 18).

# 11. Watchdog Function

To avoid the system operating the microcontroller in a fault state, the circuit provides a watchdog function. The watchdog has to be retriggered every second by triggering the serial bus (sending information to the IC or other remote components at the serial bus). If there has been no bus transmission for more than one second, the watchdog initiates a reset.

The watchdog provides a reset for the external microcontroller, but does not change the Atmel U4091BM-R's registers.

## 12. Acoustic Feedback Suppression

Acoustical feedback from the loudspeaker to the hands-free microphone may cause instability of the system. The Atmel<sup>®</sup> U4091BM-R has a very efficient feedback-suppression circuit which offers a 4-point or (alternatively) a 2-point signal-sensing topology (see Figure 12-1).

Two attenuators (TXA and SAI) reduce the critical loop gain via the serial bus either in the transmit or in the receive path. The overall loop gain remains constant under all operating conditions.

The LOGs produce a logarithmically-compressed signal of the TX- and RX-envelope curve. The AFSCON block determines whether the TX or the RX signal has to be attenuated.

The voice-switch topology can be selected by the serial bus. In 2-point-sensing mode, AFSCON is controlled directly by the LOG outputs.



#### Figure 12-1. Basic System Configurations





Figure 12-3. Power-on Reset (Ringing)



Figure 12-4. Power-on Reset (Low Voltage Reset)



#### 12.1 Dial-tone Detector

The dial-tone detector is a comparator with one side connected to the speaker amplifier input and the other to VM with a 35-mV offset (see Figure 12-5 on page 21). If the circuit is in idle mode, and the incoming signal is greater than  $35mV (25mV_{rms})$ , the comparator's output will change thus disabling the receive idle mode. This circuit prevents the dial tone (which would be considered as continuous noise) from fading away as the circuit would have the tendency to switch to idle mode. By disabling the receive idle mode, the dial tone remains at the normally expected full level.

#### 12.2 Background Noise Monitors

This circuit distinguishes speech (which consists of bursts) from background noise (a relatively constant signal level). There are two background-noise monitors, one for the receive path and the other for the transmit path. The receive background-noise monitor is operated on by the receive level detector, while the transmit background noise monitor is operated on by the transmit level detector (see Figure 12-6 on page 21). They monitor the background noise by storing a DC voltage representative of the respective noise levels in capacitors at CBNMR and CBNMT. The voltages at these pins have slow rise times (determined by the internal current source and an external capacitor), but fast decay times. If the signal at TLDR (or TLDT) changes slowly, the voltage at BNMR (or BNMT) will remain more positive than the voltage at the non-inverting input of the monitor's output comparator. When speech is present, the voltage at the non-inverting input of the comparator will rise more quickly than the voltage at the inverting input (due to the burst characteristic of speech), causing its output to change. This output is sensed by the mode-control block.

#### 12.3 4-point Sensing

In 4-point-sensing mode, the receive- and the transmit-sensing paths include additional CLOGs (calculated logarithmic amplifiers). The block MODECON compares the detector output signals and decides whether receive, transmit or idle mode has to be activated. Depending on the mode decision, MODECON generates a differential voltage to control AFSCON.

The MODECON block has seven inputs:

- The output of the transmit log (LOGT) the comparison of LOGT, CLOGR
- The output of the receive clog (CLOGR) designated I1
- The output of the transmit clog (CLOGT) the comparison of CLOGT, LOGR
- The output of the receive log (LOGR) designated I2
- The output of the transmit background-noise monitor (BNMT) designated I3
- The output of the receive background-noise monitor (BNMR) designated I4
- The output of the dial-tone detector

The differential output (AFST, AFSR) of the block MODECON controls AFSCON. The effect of I1-I4 in Table 12-1 on page 19.

|    | Inț | out |    | Output      |
|----|-----|-----|----|-------------|
| 11 | 12  | 13  | 14 | Mode        |
| Т  | Т   | S   | Х  | Transmit    |
| Т  | R   | Y   | Y  | Change mode |
| R  | Т   | Y   | Y  | Change mode |
| R  | R   | Х   | S  | Receive     |
| Т  | Т   | Ν   | Х  | Idle        |
| Т  | R   | Ν   | Ν  | Idle        |
| R  | Т   | Ν   | Ν  | Idle        |
| R  | R   | Х   | Ν  | Idle        |

#### Table 12-1. Mode Decision for Signal Sensing

Note: X = don't care; Y = I3 and I4 are not both noise.

| LOGT > CLOGR        | l1 = T |
|---------------------|--------|
| LOGT < CLOGR        | l1 = R |
| LOGR < CLOGT        | l2 = T |
| LOGR > CLOGT        | l2 = R |
| BNMT detects speech | 13 = S |
| BNMT detects noise  | 13 = N |
| BNMR detects speech | 14 = S |
| BNMR detects noise  | 14 = N |

#### 12.4 Term Definitions

- 1. Transmit means the transmit attenuator is fully on, and the receive attenuator is at maximum attenuation.
- 2. Receive means the receive attenuator is fully on, and the transmit attenuator is at maximum attenuation.
- 3. In idle mode, the transmit and receive attenuator are at half of their maximum attenuation.
  - Change mode means both the transmit and receive speech are present in approximately equal levels. The attenuators are quickly switched (30ms) to the opposite mode until one speech level dominates the other.
  - Idle means speech has ceased in both transmit and receive paths. The attenuators are then slowly switched (1.5s) to idle mode.
- 4. Switching to full transmit or receive modes from the idle mode is done at a fast rate (30ms).

#### 12.5 Summary of Truth Table

- 1. The circuit will switch to transmit mode if
  - Both transmit level detectors sense higher signal levels than the respective receive level detectors, and
  - The transmit background-noise monitor indicates the presence of speech
- 2. The circuit will switch to receive mode if
  - Both receive level detectors sense higher signal levels than the respective transmit level detectors, and
  - The receive background-noise monitor indicates the presence of speech
- 3. The circuit will switch to the reverse mode if
  - The level detectors disagree on the relative strengths of the signal levels, and
  - At least one of the background-noise monitors indicates speech
- 4. The circuit will switch to idle mode when
  - Both speakers are quiet (no speech present), or
  - When one speaker speech level is continuously overridden by noise at the other speaker's location

The time required to switch the circuit between transmit, receive and idle is determined by internal current sources and the capacitor at pin CT. A diagram of the CT circuitry is shown in Figure 12-7 on page 21. It operates as follows:

- CCT is typically 4.7µF.
- To switch to transmit mode, ITX is turned on (IRX is off), charging the external capacitor to -240mV below VM. (An internal clamp prevents further charging of the capacitor.)
- To switch to receive mode, IRX is turned on (ITX is off), increasing the voltage on the capacitor to +240mV with respect to VM.
- To switch to reverse mode, the current sources ITX, IRX are turned off, and the current source IFI is switched on, discharging the capacitor to VM.
- To switch to idle mode, the current sources ITX, IRX, IFI are turned off, and the current source ISI charges the capacitor to VM.

Figure 12-5. Dial Tone Detector



Figure 12-6. Background Noise Monitor



Figure 12-7. Generation of Control Voltage (CT) for Mode Switching



Figure 12-8. Block Diagram Hands-free Mode Atmel<sup>®</sup> U4091BM-R 2-point Signal Sensing



Figure 12-9. Block Diagram Hands-free Mode Atmel U4091BM-R 4-point Signal Sensing



# 13. Analog-to-Digital Converter (ADC)

This circuit is a 7-bit successive-approximation analog-to-digital converter in switched capacitor technique. An internal band gap circuit generates a 1.25-V reference voltage which is the equivalent of 1 MSB (1 LSB = 19.5mV). The possible input voltage at ADIN is 0V to 2.48V.

The ADC needs an SOC (Start Of Conversion) signal. In the High phase of the SOC signal, the ADC is reset. Then, 50µs after the beginning of the Low phase of the SOC signal, the ADC generates an EOC (End Of Conversion) signal which indicates that the conversion is finished. The rising edge of EOC generates an interrupt at the INT output. The result can be read out by the serial bus.

Voltages higher than 2.45V have to be divided. The signal connected to the ADC is determined by 4 bits: ADC0, ADC1, ADC2 and ADC3. TLDR/TLDT measuring is possible relative to a preceding reference measurement. The current range of IL can be doubled by ADCR. If ADCR is High, S has the value 0.5, otherwise S = 1.

The source impedance at ADIN must be lower than  $250 \text{k}\Omega$ 

Accuracy: 1 LSB + 3%

#### Figure 13-1. Timing of ADC



#### Figure 13-2. ADC Input Selection



| Table 13-1. Input Selection ADC |          |             |                                                         |  |  |
|---------------------------------|----------|-------------|---------------------------------------------------------|--|--|
| Decimal                         | ADC[1:4] | Symbol      | Value                                                   |  |  |
| 0                               | 0000     | OFF         | -                                                       |  |  |
| 1                               | 0001     | IL          | $I1 = S \times 127 \text{mA} \times D / 128$            |  |  |
| 2                               | 0010     | ADIN extern | V2 = $2.5V \times D / 128$ (maximum 2.5V)               |  |  |
| 3                               | 0011     | VB          | V3 = (2.5V / 0.4) × D / 128                             |  |  |
| 4                               | 0100     | VMPS        | V4 = (2.5V / 0.4) × D / 128                             |  |  |
| 5                               | 0101     | VMP         | V5 = (2.5V / 0.4) × D / 128                             |  |  |
| 6                               | 0110     | TLDR        | V6 = 8 $\times$ (V <sub>p</sub> - Ref) $\times$ D / 128 |  |  |
| 7                               | 0111     | TLDT        | V7 = 8 $\times$ (V <sub>p</sub> – Ref) $\times$ D / 128 |  |  |
| 8                               | 1000     | Not used    | -                                                       |  |  |
| 9                               | 1001     | SAO1        | V4 = (2.5V / 0.4) × D / 128                             |  |  |
| 10                              | 1010     | Offcan1     | Atmel's internal use                                    |  |  |
| 11                              | 1011     | Offcan2     | -                                                       |  |  |
| 12                              | 1100     | Offcan3     | -                                                       |  |  |
| 13                              | 1101     | Not used    | -                                                       |  |  |
| 14                              | 1110     | Not used    | -                                                       |  |  |
| 15                              | 1111     | Not used    | -                                                       |  |  |

#### Table 13-1 Input Selection ADC

Note:

 $\begin{array}{l} \mathsf{D} = \text{measured digital word } (0 \leq \mathsf{D} \leq 127) \\ \mathsf{S} = \text{programmable gain } 0.5 \text{ or } 1 \\ \mathsf{V}_{\mathsf{p}} = \text{peak value of the measured signal} \end{array}$ 

## 14. Switch Matrix

The switch matrix has 5 inputs and 5 outputs. Every pair of I/Os except AGCO and AGCI can be connected. The inputs and outputs used must be enabled. If 2 or more inputs are switched to an output, the sum of the inputs is available at the output.

The inputs MIC and LRX have offset cancellers with a 3-dB corner frequency of 270Hz. AMPB has a  $60-k\Omega$  input impedance. The TXO output has a digitally-programmable gain stage with a gain of 2dB to 9dB (in 1dB steps) depending on AGATX0 (LSB), AGATX1, AGATX2 (MSB), and a first order low-pass filter with 0.5dB damping at 3300Hz and 3dB damping at 9450Hz. The outputs RXLS, EPO and AMREC have a gain of 0dB. The offset at the outputs of the matrix is less than 30mV. If a switch is open, the path has a damping of more than 60dB.

#### Figure 14-1. Switch Matrix Diagram



