# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



## Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



UJA1162 Self-supplied high-speed CAN transceiver with Sleep mode Rev. 2 – 17 April 2014 Product data sheet

## 1. General description

The UJA1162 is a 'self-supplied' high-speed CAN transceiver integrating an ISO 11898-2/5 compliant HS-CAN transceiver and an internal 5 V CAN supply. The only supply input is a battery connection. The UJA1162 can be operated in a very low-current Sleep mode with local and bus wake-up capability.

The UJA1162 implements the standard CAN physical layer as defined in the current ISO11898 standard (-2 and -5). Pending the release of the updated version of ISO11898 including CAN FD, additional timing parameters defining loop delay symmetry are included. This implementation enables reliable communication in the CAN FD fast phase at data rates up to 2 Mbit/s.

## 2. Features and benefits

### 2.1 General

- Self-supplied high-speed CAN transceiver
- Loop delay symmetry timing enables reliable communication at data rates up to 2 Mbit/s in the CAN FD fast phase
- ISO 11898-2 and ISO 11898-5 compliant
- Autonomous bus biasing according to ISO 11898-6
- Fully integrated 5 V supply (V<sub>BUF</sub>) for the CAN transmitter/receiver
- VIO input allows for direct interfacing with 3.3 V to 5 V microcontrollers
- Bus connections are truly floating when power to pin BAT is off

## 2.2 Designed for automotive applications

- ±8 kV ElectroStatic Discharge (ESD) protection, according to the Human Body Model (HBM) on the CAN bus pins
- ±6 kV ESD protection, according to IEC 61000-4-2 on the CAN bus pins and on pins BAT and WAKE
- CAN bus pins short-circuit proof to ±58 V
- Battery and CAN bus pins are protected against automotive transients according to ISO 7637-3
- Very low quiescent current in Sleep mode
- Leadless HVSON14 package (3 mm × 4.5 mm) with improved Automated Optical Inspection (AOI) capability
- Dark green product (halogen free and Restriction of Hazardous Substances (RoHS) compliant)



#### 2.3 Integrated supply voltage for the CAN transceiver (V<sub>BUF</sub>)

- 5 V nominal output; ±2 % accuracy
- Undervoltage detection at 90 % of nominal value
- Excellent response with a 4.7 μF ceramic output load capacitor
- Turned off in Sleep mode

#### 2.4 Power Management

- Sleep mode featuring very low supply current
- Remote wake-up capability via standard CAN wake-up pattern
- Local wake-up capability via the WAKE pin
- Entire node can be powered down via the inhibit output, INH

#### 2.5 System control and diagnostic features

- Mode control via SLPN pin
- Overtemperature shutdown
- Transmit data (TXD) dominant time-out function

## 3. Ordering information

#### Table 1.Ordering information

| Type number | Package |                                                                                                                      |           |  |  |  |  |  |
|-------------|---------|----------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|--|
| Name        |         | Description                                                                                                          | Version   |  |  |  |  |  |
| UJA1162TK   | HVSON14 | plastic thermal enhanced very thin small outline package; no leads; 14 terminals; body $3 \times 4.5 \times 0.85$ mm | SOT1086-2 |  |  |  |  |  |

## **UJA1162**

#### Self-supplied high-speed CAN transceiver with Sleep mode

## 4. Block diagram



## 5. Pinning information

### 5.1 Pinning



### 5.2 Pin description

#### Table 2.Pin description

| Symbol | Pin  | Description                                                       |
|--------|------|-------------------------------------------------------------------|
| TXD    | 1    | transmit data input                                               |
| GND    | 2[1] | ground                                                            |
| BUF    | 3    | 5 V transceiver supply voltage                                    |
| RXD    | 4    | receive data output; reads out data from the bus lines            |
| VIO    | 5    | supply voltage for I/O level adaptor                              |
| CTS    | 6    | CAN transceiver status output                                     |
| INH    | 7    | inhibit output for switching external voltage regulators          |
| i.c.   | 8    | internally connected; should be left floating or connected to GND |
| WAKE   | 9    | local wake-up input                                               |
| BAT    | 10   | battery supply voltage                                            |
| i.c.   | 11   | internally connected; should be left floating or connected to GND |
| CANL   | 12   | LOW-level CAN bus line                                            |
| CANH   | 13   | HIGH-level CAN bus line                                           |
| SLPN   | 14   | Sleep mode control input (active LOW)                             |

[1] The exposed die pad at the bottom of the package allows for better heat dissipation and grounding from the transceiver via the printed circuit board. For enhanced thermal and electrical performance, it is recommended to solder the exposed die pad to GND.

## 6. Functional description

The UJA1162 is a self-supplied high-speed CAN transceiver incorporating a 5 V CAN supply. A variety of fail-safe and diagnostic features offer enhanced system reliability and advanced power management.

#### 6.1 System controller

The system controller is a state machine that manages register configuration and controls the internal functions of the UJA1162. UJA1162 operating modes and state transitions are illustrated in Figure 3. These modes are discussed in more detail in the following sections.

#### 6.1.1 Operating modes

The UJA1162 supports five operating modes: Normal, Standby, Sleep, Overtemp and Off.

#### 6.1.1.1 Normal mode

Normal mode is the active operating mode. In this mode, the UJA1162 is fully operational. Normal mode can be selected from Standby and Sleep (via Standby) modes by setting pin SLPN HIGH, provided  $V_{IO} > V_{uvd(VIO)}$ . The UJA1162 exits Normal mode:

- if the microcontroller selects Standby mode by setting pin SLPN LOW
- if the UJA1162 detects an undervoltage on VIO, causing the UJA1162 to switch to Standby mode
- if the chip temperature rises above  $T_{\text{th}(\text{act})\text{otp}}$ , causing the UJA1162 to switch to Overtemp mode
- if the battery supply voltage drops below  $V_{th(det)poff}\text{, causing the UJA1162 to switch to Off mode}$

All pending wake-up events (power-on, CAN bus wake-up, local wake-up via the WAKE pin) are cleared when the UJA1162 enters Normal mode.

UJA1162

## **UJA1162**

#### Self-supplied high-speed CAN transceiver with Sleep mode



#### 6.1.1.2 Standby mode

Standby mode is a transitional mode between Normal and Sleep modes. The transceiver is unable to transmit or receive data in Standby mode, but pin INH is active.

The receiver monitors bus activity for a wake-up request in Standby mode. The bus pins are biased at GND level (via  $R_{i(cm)}$ ) when the bus is inactive for t >  $t_{to(silence)}$  and at approximately 2.5 V when there is activity on the bus (autonomous biasing). Wake-up can be triggered remotely via a standard wake-up pattern on the CAN bus (see <u>Section 6.3.2</u>) or locally via the WAKE pin. Pin RXD is forced LOW when a bus or local wake-up event is detected.

The UJA1162 switches to Standby mode:

- from Normal mode if pin SLPN goes LOW or and undervoltage is detected on VIO
- from Sleep mode in the event of a local or remote wake-up event or if SLPN = HIGH (with a valid voltage on VIO)

UJA1162

#### 6.1.1.3 Sleep mode

Sleep mode is the UJA1162's power saving mode. In Sleep mode, the transceiver behaves like in Standby Mode with the exception that pin INH is set floating. Voltage regulators controlled by this pin will be switched off, and the current into pin BAT will be reduced to a minimum.

A HIGH level on SLPN (provided a valid voltage is present on VIO), a local wake-up via the WAKE pin or a remote CAN bus wake-up will cause the UJA1162 to wake up from Sleep mode and switch to Standby mode. Pin RXD is forced LOW when a local wake-up via WAKE or a remote bus wake-up is detected.

The UJA1162 can be set to Sleep mode by holding pin SLPN LOW for t >  $t_{sleep}$  (provided there are no wake-up events pending). If one or more wake-up events is pending, the UJA1162 will remain in Standby mode. The UJA1162 must be switched to Normal mode to clear pending wake-up events.

The UJA1162 will also be forced to Sleep mode if an undervoltage lasting longer than  $t_{d(uvd-slp)}$  is detected on VIO ( $V_{IO} < V_{uvd(VIO)}$ ). In this event, all pending wake-up events will be cleared automatically.

#### 6.1.1.4 Off mode

The UJA1162 switches to Off mode from any mode when V<sub>BAT</sub> < V<sub>th(det)poff</sub>. Only power-on detection is enabled; all other modules are inactive. The UJA1162 starts to boot up when the battery voltage rises above the power-on detection threshold V<sub>th(det)pon</sub> (triggering an initialization process) and switches to Standby mode after t<sub>startup</sub>. Pin RXD is driven LOW when the UJA1162 switches from Off mode to Standby mode, to indicate a power-on event has occurred.

In Off mode, the CAN pins disengage from the bus (zero load; high-ohmic).

#### 6.1.1.5 Overtemp mode

Overtemp mode is provided to prevent the UJA1162 being damaged by excessive temperatures. The UJA1162 switches immediately to Overtemp mode from Normal mode when the global chip temperature rises above the overtemperature protection activation threshold,  $T_{th(act)otp}$ .

In Overtemp mode, the CAN transmitter and receiver are disabled and the CAN pins are in a high-ohmic state. No wake-up event will be detected, but a pending wake-up will still be signalled by a LOW level on pin RXD, which will persist after the overtemperature event has been cleared.  $V_{\text{BUF}}$  is off in Overtemp mode.

The UJA1162 exits Overtemp mode:

- and switches to Standby mode if the chip temperature falls below the overtemperature protection release threshold, T<sub>th(rel)otp</sub>
- if the device is forced to switch to Off mode (V<sub>BAT</sub> < V<sub>th(det)poff</sub>)

| 6.1.1.6 Hardware characterization for the UJA1162 operating modes |  |
|-------------------------------------------------------------------|--|
|-------------------------------------------------------------------|--|

| Block            | Operating mode        |                                               |                        |                                               |                                               |  |  |  |
|------------------|-----------------------|-----------------------------------------------|------------------------|-----------------------------------------------|-----------------------------------------------|--|--|--|
|                  | Off                   | Standby                                       | Normal                 | Overtemp                                      | Sleep                                         |  |  |  |
| V <sub>BUF</sub> | off                   | on/off <sup>[1]</sup>                         | on                     | off                                           | off                                           |  |  |  |
| CAN              | off                   | Offline                                       | Active                 | off                                           | Offline                                       |  |  |  |
| RXD              | V <sub>IO</sub> level | V <sub>IO</sub> level/LOW if wake-up detected | CAN bit stream         | V <sub>IO</sub> level/LOW if wake-up detected | V <sub>IO</sub> level/LOW if wake-up detected |  |  |  |
| INH              | off                   | V <sub>BAT</sub> level                        | V <sub>BAT</sub> level | V <sub>BAT</sub> level                        | off                                           |  |  |  |

[1] V<sub>BUF</sub> is switched on in Standby mode if a CAN wake-up pattern is detected on the bus; if pin SLPN does not go HIGH within t<sub>to(silence)</sub>, V<sub>BUF</sub> is switched off again. V<sub>BUF</sub> is also switched on in Standby mode if SLPN goes HIGH to select Normal mode.

#### 6.1.2 Mode control via pin SLPN

The UJA1162 can be switched between Normal and Standby/Sleep modes via the SLPN control input (see <u>Figure 3</u>). When SLPN goes LOW, the UJA1162 switches to Standby mode. If SLPN remains low for  $t_{sleep}$ , the UJA1162 then switches to Sleep mode (if no wake-up is pending). When SLPN goes HIGH, the UJA1162 switches to Normal mode.

#### 6.2 **Power supplies**

#### 6.2.1 Battery supply voltage (V<sub>BAT</sub>)

The internal circuitry is supplied from the battery via pin BAT. The device needs to be protected against negative supply voltages, e.g. by using an external series diode. If  $V_{BAT}$  falls below the power-off detection threshold,  $V_{th(det)poff}$ , the UJA1162 switches to Off mode, which means that the internal 5 V CAN supply and other internal logic (except for power-on detection) are shut down.

The UJA1162 switches from Off mode to Standby mode  $t_{startup}$  after the battery voltage rises above the power-on detection threshold,  $V_{th(det)pon}$ . A power-on event is indicated by a LOW level on pin RXD. RXD remains LOW from the moment UJA1162 exits Off mode until it switches to Normal mode.

#### 6.2.2 CAN supply voltage (V<sub>BUF</sub>)

 $V_{BUF}$  provides the internal CAN transceiver with a 5 V supply. The output voltage on BUF is monitored. If  $V_{BUF}$  falls below the 90 % undervoltage threshold (90 % of the nominal  $V_{BUF}$  output voltage), the CAN transceiver switches to (or remains in) Offline mode.

#### 6.3 High-speed CAN transceiver

The integrated high-speed CAN transceiver is designed for active communication at bit rates up to 1 Mbit/s, providing differential transmit and receive capability to a CAN protocol controller. The transceiver is ISO 11898-2 and ISO 11898-5 compliant. The CAN transmitter is supplied from  $V_{BUF}$ . The UJA1162 includes additional timing parameters on loop delay symmetry to ensure reliable communication in fast phase at data rates up to 2 Mbit/s, as used in CAN FD networks.

The CAN transceiver supports autonomous CAN biasing as defined in ISO 11898-6, which helps to minimize RF emissions. CANH and CANL are always biased to 2.5 V when the UJA1162 is in Normal mode with  $V_{BUF} > 90$  % threshold. Autonomous biasing is active

UJA1162

© NXP Semiconductors N.V. 2014. All rights reserved.

when the UJA1162 is in Standby or Sleep mode with the CAN transceiver in CAN Offline mode - to 2.5 V if there is activity on the bus (CAN Offline Bias mode) and to GND if there is no activity on the bus for t >  $t_{to(silence)}$  (CAN Offline mode). This is useful when the node is disabled due to a malfunction in the microcontroller. The transceiver ensures that the CAN bus is correctly biased to avoid disturbing ongoing communication between other nodes. The autonomous CAN bias voltage is derived directly from V<sub>BAT</sub>.

#### 6.3.1 CAN operating modes

The integrated CAN transceiver supports three operating modes: Active, Offline and Offline Bias (see <u>Figure 5</u>). The CAN transceiver operating mode depends on the UJA1162 operating mode and the output voltage on pin BUF.

#### 6.3.1.1 CAN Active mode

In CAN Active mode, the transceiver can transmit and receive data via CANH and CANL. The differential receiver converts the analog data on the bus lines into digital data, which is output on pin RXD. The transmitter converts digital data generated by the CAN controller (input on pin TXD) into analog signals suitable for transmission over the CANH and CANL bus lines.

The CAN transceiver is in Active mode when:

- the UJA1162 is in Normal mode (SLPN = 1) AND
- V<sub>BUF</sub> > V<sub>uvd(BUF)</sub> AND
- $V_{IO} > V_{uvd(VIO)}$

In CAN Active mode, the CAN bias voltage is derived from V<sub>BUF</sub>. If V<sub>BUF</sub> falls below V<sub>uvd(BUF)</sub>, the UJA1162 exits CAN Active mode and enters CAN Offline Bias mode with autonomous CAN voltage biasing via pin BAT.

If pin TXD is LOW when the transceiver switches to CAN Active mode (UJA1162 in Normal mode;  $V_{BUF}$  and  $V_{IO}$  ok), the transmitter and receiver will remain disabled until TXD goes HIGH. This prevents network traffic being blocked for  $t_{to(dom)TXD}$  (i.e. while the TXD dominant time-out timer is running; see Section 6.7.1) every time the transceiver enters Active mode, if the TXD pin is clamped permanently LOW.

#### 6.3.1.2 CAN Offline and Offline Bias modes

In CAN Offline mode, the transceiver monitors the CAN bus for a wake-up event. CANH and CANL are biased to GND.

CAN Offline Bias mode is the same as CAN Offline mode, with the exception that the CAN bus is biased to 2.5 V. This mode is activated automatically when activity is detected on the CAN bus while the transceiver is in CAN Offline mode. The transceiver will return to CAN Offline mode if the CAN bus is silent (no CAN bus edges) for longer than  $t_{to(silence)}$ .

The CAN transceiver switches to CAN Offline mode from CAN Active mode when:

the UJA1162 switches to Standby or Sleep mode

provided the CAN-bus has been inactive for at least  $t_{to(silence)}$ . If the CAN-bus has been inactive for less than  $t_{to(silence)}$ , the CAN transceiver switches first to CAN Offline Bias mode and then to CAN Offline mode once the bus has been silent for  $t_{to(silence)}$ .

The CAN transceiver switches to CAN Offline Bias mode from CAN Active mode if:

UJA1162

© NXP Semiconductors N.V. 2014. All rights reserved.

•  $V_{BUF} < V_{uvd(BUF)} OR V_{IO} < V_{uvd(VIO)}$ 

The CAN transceiver switches to CAN Offline mode:

- from CAN Offline Bias mode when the UJA1162 is in Standby or Sleep mode and no activity has been detected on the bus (no CAN edges) for t > t<sub>to(silence)</sub> OR
- · when the UJA1162 switches from Off or Overtemp mode to Standby mode

The CAN transceiver switches from CAN Offline mode to CAN Offline Bias mode if:

- a standard wake-up pattern (according to ISO11898-5) is detected on the CAN bus OR
- the UJA1162 switches to Normal mode while V<sub>BUF</sub> < V<sub>uvd(BUF)</sub> OR V<sub>IO</sub> < V<sub>uvd(VIO)</sub>

#### 6.3.1.3 CAN Off mode

The CAN transceiver is switched off completely with the bus lines floating when:

- · the UJA1162 switches to Off or Overtemp mode OR
- V<sub>BAT</sub> falls below the CAN receiver undervoltage detection threshold, V<sub>uvd(CAN)</sub>

It will be switched on again on entering CAN Offline mode when V<sub>BAT</sub> rises above the undervoltage recovery threshold ( $V_{uvr(CAN)}$ ) and the UJA1162 is no longer in Off/Overtemp mode. CAN Off mode prevents reverse currents flowing from the bus when the battery supply to the UJA1162 is lost.

#### 6.3.2 CAN standard wake-up

The UJA1162 monitors the bus for a wake-up pattern when the CAN transceiver is in Offline mode.

A filter at the receiver input prevents unwanted wake-up events occurring due to automotive transients or EMI. A dominant-recessive-dominant wake-up pattern must be transmitted on the CAN bus within the wake-up timeout time ( $t_{to(wake)}$ ) to pass the wake-up filter and trigger a wake-up event (see <u>Figure 4</u>; note that additional pulses may occur between the recessive/dominant phases). The recessive and dominant phases must last at least  $t_{wake(busrec)}$  and  $t_{wake(busdom)}$ , respectively.



Pin RXD is driven LOW when a valid CAN wake-up pattern is detected on the bus.

## **UJA1162**

Self-supplied high-speed CAN transceiver with Sleep mode



#### 6.4 WAKE pin

In Standby and Sleep modes, a local wake-up event is triggered by a LOW-to-HIGH or a HIGH-to-LOW transition on the WAKE pin. In applications that don't make use of the local wake-up facility, the WAKE pin should be connected to GND for optimal EMI performance.

Pin RXD is driven LOW when a valid edge is detected on pin WAKE.

## 6.5 VIO supply pin

Pin VIO should be connected to the microcontroller supply voltage. This will cause the signal levels on TXD, RXD, SLPN and CTS to be adjusted to the I/O levels of the microcontroller, enabling direct interfacing without the need for glue logic.

All information provided in this document is subject to legal disclaimers.

UJA1162

© NXP Semiconductors N.V. 2014. All rights reserved.

#### 6.6 CAN transceiver status pin (CTS)

Pin CTS is driven HIGH to indicate to microcontroller that the transceiver is fully enabled and data can be transmitted and received via the TXD/RXD pins.

Pin CTS is actively driven LOW:

- · while the transceiver is starting up (e.g. during a transition from Standby to Normal mode) or
- if pin TXD is clamped LOW for t > t<sub>to(dom)TXD</sub> or
- if an undervoltage is detected on VIO or BUF

#### 6.7 CAN fail-safe features

#### 6.7.1 TXD dominant timeout

A TXD dominant time-out timer is started when pin TXD is forced LOW while the transceiver is in CAN Active Mode. If the LOW state on pin TXD persists for longer than the TXD dominant time-out time ( $t_{to(dom)TXD}$ ), the transmitter is disabled, releasing the bus lines to recessive state. This function prevents a hardware and/or software application failure from driving the bus lines to a permanent dominant state (blocking all network traffic). The TXD dominant time-out timer is reset when pin TXD goes HIGH. The TXD dominant time-out time also defines the minimum possible bit rate of 15 kbit/s.

#### 6.7.2 Pull-up on TXD pin

Pin TXD has an internal pull-up (towards  $V_{IO}$ ) to ensure a safe defined recessive driver state in case the pin is left floating.

#### 6.7.3 Pull-down on SLPN pin

Pin SLPN has an internal pull-down (to GND) to ensure the UJA1162 switches to Sleep mode if SLPN is left floating.

#### 6.7.4 Loss of power at pin BAT

A loss of power at pin BAT has no impact on the bus lines or on the microcontroller. No reverse currents flow from the bus.

UJA1162

## 7. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                   | Parameter                             | Conditions                                                                                              |     | Min  | Max                   | Unit |
|--------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------|-----|------|-----------------------|------|
| V <sub>x</sub>           | voltage on pin x                      | DC value                                                                                                |     |      |                       |      |
|                          |                                       | pins BUF <sup>[1]</sup> , VIO                                                                           |     | -0.2 | +6                    | V    |
|                          |                                       | pins TXD, RXD, SLPN, CTS                                                                                |     | -0.2 | V <sub>IO</sub> + 0.2 | V    |
|                          |                                       | pins WAKE, INH                                                                                          |     | –18  | +40                   | V    |
|                          |                                       | pin BAT                                                                                                 |     | -0.2 | +40                   | V    |
|                          |                                       | pins CANH and CANL with respect to any other pin                                                        |     | -58  | +58                   | V    |
| V <sub>(CANH-CANL)</sub> | voltage between pin CANH and pin CANL |                                                                                                         |     | -40  | +40                   | V    |
| V <sub>trt</sub>         | transient voltage                     | on pins                                                                                                 | [2] | -150 | +100                  | V    |
|                          |                                       | BAT: via reverse polarity diode and capacitor to ground                                                 |     |      |                       |      |
|                          |                                       | CANL, CANH, WAKE: coupling via 1 nF<br>capacitors                                                       |     |      |                       |      |
| V <sub>ESD</sub>         | electrostatic discharge<br>voltage    | IEC 61000-4-2                                                                                           | [3] |      |                       |      |
|                          |                                       | on pins CANH and CANL; pin BAT with capacitor; pin WAKE with 10 nF capacitor and 10 k $\Omega$ resistor |     | -6   | +6                    | kV   |
|                          |                                       | НВМ                                                                                                     | [4] |      |                       |      |
|                          |                                       | on pins CANH, CANL                                                                                      | [5] | -8   | +8                    | kV   |
|                          |                                       | on pins BAT, WAKE                                                                                       |     | -4   | +4                    | kV   |
|                          |                                       | on any other pin                                                                                        |     | -2   | +2                    | kV   |
|                          |                                       | MM                                                                                                      | [6] |      |                       |      |
|                          |                                       | on any pin                                                                                              |     | -100 | +100                  | V    |
|                          |                                       | CDM                                                                                                     | [7] |      |                       |      |
|                          |                                       | on corner pins                                                                                          |     | -750 | +750                  | V    |
|                          |                                       | on any other pin                                                                                        |     | -500 | +500                  | V    |
| T <sub>vj</sub>          | virtual junction temperature          |                                                                                                         | [8] | -40  | +150                  | °C   |
| T <sub>stg</sub>         | storage temperature                   |                                                                                                         |     | -55  | +175                  | °C   |

[1] When the device is not powered up,  $I_{BUF(max)} = 25 \text{ mA}$ .

[2] Verified by an external test house to ensure pins can withstand ISO 7637 part 2 automotive transient test pulses 1, 2a, 3a and 3b.

[3] ESD performance according to IEC 61000-4-2 (150 pF, 330  $\Omega$ ) has been verified by an external test house; the result was equal to or better than ±6 kV.

- [4] Human Body Model (HBM): according to AEC-Q100-002 (100 pF, 1.5 k $\Omega$ ).
- [5] Pins BUF, VIO and BAT connected to GND, emulating the application circuit.
- [6] Machine Model (MM): according to AEC-Q100-003 (200 pF, 0.75  $\mu H,$  10  $\Omega).$
- [7] Charged Device Model (CDM): according to AEC-Q100-011 (field Induced charge; 4 pF).
- [8] In accordance with IEC 60747-1. An alternative definition of virtual junction temperature is:  $T_{vj} = T_{amb} + P \times R_{th(j-a)}$ , where  $R_{th(j-a)}$  is a fixed value used in the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature ( $T_{amb}$ ).

## 8. Thermal characteristics

#### Table 5.Thermal characteristics

| Symbol                | Parameter                                           | Conditions | Тур | Unit |
|-----------------------|-----------------------------------------------------|------------|-----|------|
| R <sub>th(vj-a)</sub> | thermal resistance from virtual junction to ambient | [1]        | 60  | K/W  |

 According to JEDEC JESD51-2, JESD51-5 and JESD51-7 at natural convection on 2s2p board. Board with two inner copper layers (thickness: 35 μm) and thermal via array under the exposed pad connected to the first inner copper layer (thickness: 70 μm).

## 9. Static characteristics

#### Table 6. Static characteristics

 $T_{vj} = -40 \ ^{\circ}C$  to +150  $^{\circ}C$ ;  $V_{BAT} = 4.5 \ V$  to 28 V;  $V_{IO} = 2.85 \ V$  to 5.5 V;  $R_{(CANH-CANL)} = 60 \ \Omega$ ; all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at  $V_{BAT} = 13 \ V$ ; unless otherwise specified.

| Symbol                   | Parameter                             | Conditions                                                                                | Min      | Тур | Max                                                                                           | Unit |
|--------------------------|---------------------------------------|-------------------------------------------------------------------------------------------|----------|-----|-----------------------------------------------------------------------------------------------|------|
| Supply; pir              | n BAT                                 |                                                                                           | I        | I   | I                                                                                             |      |
| V <sub>th(det)pon</sub>  | power-on detection threshold voltage  | V <sub>BAT</sub> rising                                                                   | 4.2      | -   | 4.55                                                                                          | V    |
| V <sub>th(det)poff</sub> | power-off detection threshold voltage | V <sub>BAT</sub> falling                                                                  | 2.8      | -   | 3                                                                                             | V    |
| V <sub>uvr(CAN)</sub>    | CAN undervoltage recovery voltage     | V <sub>BAT</sub> rising                                                                   | 4.5      | -   | 5                                                                                             | V    |
| V <sub>uvd(CAN)</sub>    | CAN undervoltage detection voltage    | V <sub>BAT</sub> falling                                                                  | 4.2      | -   | 4.55                                                                                          | V    |
| I <sub>BAT</sub>         | battery supply current                | Standby mode; CAN Offline<br>mode; -40 °C < $T_{vj}$ < +85 °C;<br>$V_{BAT}$ = 7 V to 18 V | -        | 58  | - 3<br>- 5<br>- 4.55<br>58 81<br>44 62<br>46 63<br>4 7.5<br>46 67<br>5 5.1<br>- 4.75<br>- 150 | μA   |
|                          |                                       | Sleep mode; CAN Offline mode;<br>-40 °C < $T_{vj}$ < +85 °C;<br>$V_{BAT}$ = 7 V to 18 V   | -        | 44  | 62                                                                                            | μA   |
|                          |                                       | additional current in CAN Offline<br>Bias mode; -40 °C < T <sub>vj</sub> < 85 °C          | -        | 46  | 63                                                                                            | μA   |
|                          |                                       | Normal mode; CAN Active mode; CAN recessive; $V_{TXD} = V_{IO}$                           | -        | 4   | 7.5                                                                                           | mA   |
|                          |                                       | Normal mode; CAN Active<br>mode; CAN dominant;<br>$V_{TXD} = 0 V$                         | -        | 46  | 67                                                                                            | mA   |
| Voltage so               | urce; pin BUF                         |                                                                                           | <b>I</b> |     |                                                                                               |      |
| Vo                       | output voltage                        | V <sub>BAT</sub> = 5.5 V to 18 V                                                          | 4.9      | 5   | 5.1                                                                                           | V    |
| V <sub>uvd</sub>         | undervoltage detection voltage        |                                                                                           | 4.5      | -   | 4.75                                                                                          | V    |
| I <sub>O(sc)</sub>       | short-circuit output current          |                                                                                           | -300     | -   | -150                                                                                          | mA   |
| Supply; pir              | n VIO                                 |                                                                                           |          |     |                                                                                               |      |
| V <sub>uvd</sub>         | undervoltage detection voltage        |                                                                                           | 2.7      | -   | 2.85                                                                                          | V    |
| I <sub>I(VIO)</sub>      | input current on pin VIO              | Standby/Normal mode;<br>-40 °C < T <sub>vj</sub> < 85 °C                                  | -        | 7.1 | 11                                                                                            | μA   |
|                          |                                       | Sleep mode;<br>–40 °C < T <sub>vj</sub> < 85 °C                                           | -        | 5.9 | 9.5                                                                                           | μA   |

#### Table 6. Static characteristics ...continued

 $T_{vj} = -40$  °C to +150 °C;  $V_{BAT} = 4.5$  V to 28 V;  $V_{IO} = 2.85$  V to 5.5 V;  $R_{(CANH-CANL)} = 60 \Omega$ ; all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at  $V_{BAT} = 13$  V; unless otherwise specified.

| Symbol                  | Parameter                                | Conditions                                                                                                                                                                                                    | Min                 | Тур | Max                                                                                                                                                                       | Unit |
|-------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Sleep mode              | control input; pin SLPN                  |                                                                                                                                                                                                               | 1                   |     |                                                                                                                                                                           |      |
| V <sub>th(sw)</sub>     | switching threshold voltage              |                                                                                                                                                                                                               | 0.25V <sub>IO</sub> | -   | 0.75V <sub>IO</sub>                                                                                                                                                       | V    |
| R <sub>pd</sub>         | pull-down resistance                     |                                                                                                                                                                                                               | 40                  | 60  | 80                                                                                                                                                                        | kΩ   |
| Inhibit outp            | ut: pin INH                              |                                                                                                                                                                                                               |                     |     |                                                                                                                                                                           |      |
| Vo                      | output voltage                           | I <sub>INH</sub> = -180 μA                                                                                                                                                                                    | $V_{BAT}-0.8$       | -   | V <sub>BAT</sub>                                                                                                                                                          | V    |
| R <sub>pd</sub>         | pull-down resistance                     | Sleep mode                                                                                                                                                                                                    | 3                   | 4   | 5                                                                                                                                                                         | MΩ   |
| CAN transm              | nit data input; pin TXD                  |                                                                                                                                                                                                               |                     |     |                                                                                                                                                                           | 1    |
| V <sub>th(sw)</sub>     | switching threshold voltage              |                                                                                                                                                                                                               | 0.25V <sub>IO</sub> | -   | 0.75V <sub>IO</sub>                                                                                                                                                       | V    |
| R <sub>pu</sub>         | pull-up resistance                       |                                                                                                                                                                                                               | 40                  | 60  | 80                                                                                                                                                                        | kΩ   |
|                         | nitter status; pin CTS                   |                                                                                                                                                                                                               |                     |     |                                                                                                                                                                           | 1    |
| I <sub>OH</sub>         | HIGH-level output current                | $V_{CTS} = V_{IO} - 0.4 V;$<br>transmitter on                                                                                                                                                                 | -                   | -   | -4                                                                                                                                                                        | mA   |
| I <sub>OL</sub>         | LOW-level output current                 | V <sub>CTS</sub> = 0.4 V;<br>transmitter off                                                                                                                                                                  | 4                   | -   | -                                                                                                                                                                         | mA   |
| CAN receive             | e data output; pin RXD                   |                                                                                                                                                                                                               |                     |     |                                                                                                                                                                           | 1    |
| V <sub>OH</sub>         | HIGH-level output voltage                | $I_{OH} = -4 \text{ mA}$                                                                                                                                                                                      | $V_{IO}-0.4$        | -   | -                                                                                                                                                                         | V    |
| V <sub>OL</sub>         | LOW-level output voltage                 | $I_{OL} = 4 \text{ mA}$                                                                                                                                                                                       | -                   | -   | 0.4                                                                                                                                                                       | V    |
| R <sub>pu</sub>         | pull-up resistance                       | CAN Offline mode                                                                                                                                                                                              | 40                  | 60  | 80                                                                                                                                                                        | kΩ   |
|                         | input; pin WAKE                          |                                                                                                                                                                                                               |                     |     |                                                                                                                                                                           | 1    |
| V <sub>th(sw)r</sub>    | rising switching threshold voltage       |                                                                                                                                                                                                               | 2.8                 | -   | 4.1                                                                                                                                                                       | V    |
| V <sub>th(sw)f</sub>    | falling switching threshold voltage      |                                                                                                                                                                                                               | 2.4                 | -   | 3.75                                                                                                                                                                      | V    |
| V <sub>hys(i)</sub>     | input hysteresis voltage                 |                                                                                                                                                                                                               | 250                 | -   | 800                                                                                                                                                                       | mV   |
| li                      | input current                            | $T_{vj} = -40 \ ^{\circ}C \ to \ +85 \ ^{\circ}C$                                                                                                                                                             | -                   | -   | 1.5                                                                                                                                                                       | μA   |
| High-speed              | CAN bus lines; pins CANH and             | I CANL                                                                                                                                                                                                        |                     |     |                                                                                                                                                                           | 1    |
| V <sub>O(dom)</sub>     | dominant output voltage                  | CAN Active mode;<br>$V_{TXD} = 0 V; V_{BAT} > 5.5 V$                                                                                                                                                          |                     |     |                                                                                                                                                                           |      |
|                         |                                          | pin CANH                                                                                                                                                                                                      | 2.75                | 3.5 | 80<br>V <sub>BAT</sub><br>5<br>0.75V <sub>IO</sub><br>80<br>-4<br>-<br>0.4<br>80<br>4.1<br>3.75<br>800<br>1.5<br>800<br>1.5<br>4.5<br>2.25<br>1.1V <sub>BUF</sub><br>+400 | V    |
|                         |                                          | pin CANL                                                                                                                                                                                                      | 0.5                 | 1.5 | 2.25                                                                                                                                                                      | V    |
| V <sub>TXsym</sub>      | transmitter voltage symmetry             | $V_{TXsym} = V_{CANH} + V_{CANL};$ [1]<br>$f_{TXD} = 250 \text{ kHz}; \text{ C}_{SPLIT} = 4.7 \text{ nF}$ [2]                                                                                                 | 0.9V <sub>BUF</sub> | -   | 1.1V <sub>BUF</sub>                                                                                                                                                       | V    |
| V <sub>dom(TX)sym</sub> | transmitter dominant voltage<br>symmetry |                                                                                                                                                                                                               | -400                | -   | +400                                                                                                                                                                      | mV   |
| V <sub>O(dif)bus</sub>  | bus differential output voltage          | $ \begin{array}{l} \mbox{CAN Active mode (dominant);} \\ \mbox{V}_{TXD} = 0 \ \mbox{V}; \ \mbox{V}_{BAT} > 5.5 \ \mbox{V} \\ \mbox{R}_{(CANH-CANL)} = 45 \ \ \mbox{O to } 65 \ \ \mbox{\Omega}; \end{array} $ | 1.5                 | -   | 3.0                                                                                                                                                                       | V    |
|                         |                                          | $      CAN \mbox{ Active mode (recessive);} \\       CAN \mbox{ Offline mode; } V_{TXD} = V_{IO}; \\       R_{(CANH-CANL)} = no \mbox{ load;} \\       V_{BAT} > 5.5 \mbox{ V; } T_{vj} < 150 \mbox{ °C} $    | -50                 | -   | +50                                                                                                                                                                       | mV   |

#### Table 6. Static characteristics ...continued

 $T_{vj} = -40$  °C to +150 °C;  $V_{BAT} = 4.5$  V to 28 V;  $V_{IO} = 2.85$  V to 5.5 V;  $R_{(CANH-CANL)} = 60 \Omega$ ; all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at  $V_{BAT} = 13$  V; unless otherwise specified.

| Symbol                  | Parameter                                                   | Conditions                                                                                                                                                             | Min  | Тур                 | Max  | Unit |
|-------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------|------|------|
| V <sub>O(rec)</sub>     | recessive output voltage                                    | $ \begin{array}{l} \mbox{CAN Active mode;} \\ \mbox{V}_{TXD} = \mbox{V}_{IO}; \mbox{V}_{BAT} > 5.5 \mbox{ V;} \\ \mbox{R}_{(CANH-CANL)} = \mbox{no load} \end{array} $ | 2    | 0.5V <sub>BUF</sub> | 3    | V    |
|                         |                                                             | CAN Offline mode;<br>$V_{BAT} > 5.5 V;$<br>$R_{(CANH-CANL)} = no load$                                                                                                 | -0.1 | -                   | +0.1 | V    |
|                         |                                                             | CAN Offline Bias mode;<br>$R_{(CANH-CANL)} = no load$                                                                                                                  | 2    | 2.5                 | 3    | V    |
| I <sub>O(dom)</sub>     | dominant output current                                     | CAN Active mode;<br>V <sub>BAT</sub> > 5.5 V; V <sub>TXD</sub> = 0 V                                                                                                   |      |                     |      |      |
|                         |                                                             | pin CANH; V <sub>CANH</sub> = 0 V                                                                                                                                      | -50  | -                   |      | mA   |
|                         |                                                             | pin CANL; V <sub>CANL</sub> = 5 V                                                                                                                                      | -    | -                   | 52   | mA   |
| I <sub>O(rec)</sub>     | recessive output current                                    | $V_{CANL} = V_{CANH} = -27 V to$<br>+32 V; $V_{TXD} = V_{IO}$                                                                                                          | -3   | -                   | +3   | mA   |
| $V_{th(RX)dif}$         | differential receiver threshold voltage                     | CAN Active mode;<br>$V_{CANL} = V_{CANH} = -12 V$ to<br>$+12 V$ ; $V_{BAT} > 5.5 V$                                                                                    | 0.5  | 0.7                 | 0.9  | V    |
|                         |                                                             | CAN Offline mode;<br>$V_{CANL} = V_{CANH} = -12 V$ to<br>$+12 V$ ; $V_{BAT} > 5.5 V$                                                                                   | 0.4  | 0.7                 |      | V    |
| V <sub>hys(RX)dif</sub> | differential receiver hysteresis voltage                    | CAN Active mode;<br>$V_{CANL} = V_{CANH} = -12 V$ to<br>$+12 V$ ; $V_{BAT} > 5.5 V$                                                                                    | 50   | 200                 | 400  | mV   |
| R <sub>i(cm)</sub>      | common-mode input resistance                                |                                                                                                                                                                        | 9    | 15                  | 28   | kΩ   |
| $\Delta R_i$            | input resistance deviation                                  |                                                                                                                                                                        | -1   | -                   | +1   | %    |
| R <sub>i(dif)</sub>     | differential input resistance                               |                                                                                                                                                                        | 19   | 30                  | 52   | kΩ   |
| C <sub>i(cm)</sub>      | common-mode input capacitance                               | [1]                                                                                                                                                                    | -    | -                   | 20   | pF   |
| C <sub>i(dif)</sub>     | differential input capacitance                              | [1]                                                                                                                                                                    | -    | -                   | 10   | pF   |
| I <sub>LI</sub>         | input leakage current                                       | $V_{BAT} = V_{BUF} = 0 V \text{ or}$<br>$V_{BAT} = V_{BUF} = \text{shorted to ground}$<br>via 47 k $\Omega$ ; $V_{CANH} = V_{CANL} = 5 V$                              | -5   | -                   | +5   | μA   |
| Temperatu               | re protection                                               |                                                                                                                                                                        |      |                     |      |      |
| T <sub>th(act)otp</sub> | overtemperature protection activation threshold temperature |                                                                                                                                                                        | 167  | 177                 | 187  | °C   |
| T <sub>th(rel)otp</sub> | overtemperature protection release threshold temperature    |                                                                                                                                                                        | 127  | 137                 | 147  | °C   |

[1] Not tested in production; guaranteed by design.

[2] The test circuit used to measure the bus output voltage symmetry (which includes C<sub>SPLIT</sub>) is shown in Figure 10.

## **10. Dynamic characteristics**

#### Table 7. Dynamic characteristics

 $T_{vj} = -40 \text{ °C to} + 150 \text{ °C}; V_{BAT} = 4.5 \text{ V to } 28 \text{ V}; V_{IO} = 2.85 \text{ V to } 5.5 \text{ V}; R_{(CANH-CANL)} = 60 \Omega; C_{(CANH-CANL)} = 100 \text{ pF}; all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at V_{BAT} = 13 \text{ V}; unless otherwise specified.}$ 

| Symbol                     | Parameter                                               | Conditions                                                                                                                                | Ν            | <i>l</i> in | Тур | Мах                                                                                                                  | Unit |
|----------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|-----|----------------------------------------------------------------------------------------------------------------------|------|
| Voltage sourc              | es; pins BUF and VIO                                    |                                                                                                                                           |              |             |     |                                                                                                                      |      |
| t <sub>startup</sub>       | start-up time                                           | from $V_{BAT}$ exceeding the power-on<br>detection threshold until $V_{BUF}$ ><br>90 % undervoltage threshold;<br>$C_{BUF}$ = 4.7 $\mu$ F | -            |             | 2.8 | 4.7                                                                                                                  | ms   |
| t <sub>d(uvd)</sub>        | undervoltage detection delay time                       |                                                                                                                                           | 6            | 6           | -   | 54                                                                                                                   | μS   |
| t <sub>d(uvd-sleep)</sub>  | delay time from undervoltage<br>detection to sleep mode | from undervoltage detection on VIO until UJA1162 forced to Sleep mode                                                                     | 2            | 200         | -   | 400                                                                                                                  | ms   |
| Mode control               | : pin SLPN                                              | -                                                                                                                                         |              |             |     |                                                                                                                      |      |
| t <sub>fltr(sleep)</sub>   | sleep filter time                                       |                                                                                                                                           | 2            | 2.5         | -   | 13.5                                                                                                                 | μS   |
| t <sub>d(sleep)</sub>      | sleep delay time                                        | minimum LOW time to trigger a transition to Sleep mode                                                                                    | 2            | 21          | -   | 36                                                                                                                   | μS   |
| Pin WAKE                   |                                                         | 1                                                                                                                                         |              |             |     |                                                                                                                      |      |
| t <sub>det(wake)</sub>     | wake-up detection time                                  |                                                                                                                                           | 7            | 7           | -   | 42                                                                                                                   | μS   |
| CAN transcei               | ver timing; pins CANH, CANL, TXD an                     | nd RXD                                                                                                                                    |              |             |     |                                                                                                                      |      |
| t <sub>d(TXD-RXD)</sub>    | delay time from TXD to RXD                              |                                                                                                                                           | -            |             | -   | 255                                                                                                                  | ns   |
|                            |                                                         |                                                                                                                                           | <u>[1]</u> - |             | -   | 400<br>13.5<br>36<br>42                                                                                              | ns   |
| t <sub>d(TXD-busdom)</sub> | delay time from TXD to bus dominant                     |                                                                                                                                           | -            |             | 80  | -                                                                                                                    | ns   |
| t <sub>d(TXD-busrec)</sub> | delay time from TXD to bus recessive                    |                                                                                                                                           | -            |             | 80  | -                                                                                                                    | ns   |
| t <sub>d(busdom-RXD)</sub> | delay time from bus dominant to RXD                     | C <sub>RXD</sub> = 15 pF                                                                                                                  | -            |             | 105 | -                                                                                                                    | ns   |
| t <sub>d(busrec-RXD)</sub> | delay time from bus recessive to RXD                    | C <sub>RXD</sub> = 15 pF                                                                                                                  | -            |             | 120 | -                                                                                                                    | ns   |
| t <sub>bit(RXD)</sub>      | bit time on pin RXD                                     | t <sub>bit(TXD)</sub> = 500 ns                                                                                                            | [2] 4        | 00          | -   | 550                                                                                                                  | ns   |
| t <sub>wake(busdom)</sub>  | bus dominant wake-up time                               | first pulse (after first recessive) for<br>wake-up on pins CANH and<br>CANL;<br>CAN Offline mode                                          | C            | ).5         | -   | 36         42         255         350         -         -         50         550         3.0         3.0         3.0 | μs   |
|                            |                                                         | second pulse for wake-up on pins<br>CANH and CANL                                                                                         | C            | ).5         | -   | 3.0                                                                                                                  | μS   |
| t <sub>wake(busrec)</sub>  | bus recessive wake-up time                              | first pulse for wake-up on pins<br>CANH and CANL;<br>CAN Offline mode                                                                     | C            | ).5         | -   | 3.0                                                                                                                  | μs   |
|                            |                                                         | second pulse (after first dominant)<br>for wake-up on pins CANH and<br>CANL                                                               | C            | ).5         | -   | 3.0                                                                                                                  | μs   |

#### Table 7. Dynamic characteristics ... continued

 $T_{vj} = -40 \text{ °C to} + 150 \text{ °C}; V_{BAT} = 4.5 \text{ V to } 28 \text{ V}; V_{IO} = 2.85 \text{ V to } 5.5 \text{ V}; R_{(CANH-CANL)} = 60 \Omega; C_{(CANH-CANL)} = 100 \text{ pF}; all voltages are defined with respect to ground; positive currents flow into the IC; typical values are given at V_{BAT} = 13 \text{ V}; unless otherwise specified.}$ 

| Symbol                      | Parameter                          | Conditions                                                                | Min  | Тур | Max  | Unit |
|-----------------------------|------------------------------------|---------------------------------------------------------------------------|------|-----|------|------|
| t <sub>to(wake)</sub>       | wake-up time-out time              | between first and second<br>dominant pulses; CAN Offline<br>mode          | 570  | -   | 1200 | μS   |
| t <sub>to(dom)</sub> TXD    | TXD dominant time-out time         | CAN Active mode;<br>V <sub>TXD</sub> = 0 V                                | 2.7  | -   | 3.3  | ms   |
| t <sub>to(silence)</sub>    | bus silence time-out time          | recessive time measurement started in all CAN modes; $R_L = 120 \ \Omega$ | 0.95 | -   | 1.17 | S    |
| t <sub>d(busact-bias)</sub> | delay time from bus active to bias |                                                                           | -    | -   | 200  | μS   |
| t <sub>startup(CAN)</sub>   | CAN start-up time                  | when switching to Active mode<br>(CTS = HIGH)                             | -    | -   | 220  | μs   |

[1] Guaranteed by design.

[2] See Figure 7.



### **NXP Semiconductors**

## **UJA1162**

### Self-supplied high-speed CAN transceiver with Sleep mode



## **11. Application information**



## 11.1 Application diagram

- (1) Actual capacitance value must be a least 1.76 µF with 5 V DC offset (recommended capacitor value is 4.7 µF)
- (2) For bus line end nodes,  $R_T = 60 \Omega$  in order to support the 'split termination concept'. For sub-nodes, an optional 'weak' termination of e.g.  $R_T = 1.3 \text{ k}\Omega$  can be used, if required by the OEM.
- Typical application using the UJA1162 Fig 8.

## **UJA1162**

#### Self-supplied high-speed CAN transceiver with Sleep mode

## **12. Test information**



GND

Fig 10. Test circuit for measuring transceiver driver symmetry

### **12.1 Quality information**

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q100 Rev-G - Failure mechanism based stress test qualification for integrated circuits*, and is suitable for use in automotive applications.

21 of 29

aaa-008384

#### **NXP Semiconductors**

## **UJA1162**

Self-supplied high-speed CAN transceiver with Sleep mode

## 13. Package outline



HVSON14: plastic, thermal enhanced very thin small outline package; no leads; 14 terminals; body 3 x 4.5 x 0.85 mm

Fig 11. Package outline SOT1086-2 (HVSON14)

All information provided in this document is subject to legal disclaimers.

UJA1162

## **14. Handling information**

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

## 15. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

#### 15.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

#### 15.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

#### 15.3 Wave soldering

Key characteristics in wave soldering are:

UJA1162

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

#### 15.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 12</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 8 and 9

#### Table 8. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C)<br>Volume (mm <sup>3</sup> ) |       |  |
|------------------------|--------------------------------------------------------------|-------|--|
|                        |                                                              |       |  |
|                        | < 350                                                        | ≥ 350 |  |
| < 2.5                  | 235                                                          | 220   |  |
| ≥ 2.5                  | 220                                                          | 220   |  |

#### Table 9. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C)<br>Volume (mm <sup>3</sup> ) |             |        |
|------------------------|--------------------------------------------------------------|-------------|--------|
|                        |                                                              |             |        |
|                        | < 350                                                        | 350 to 2000 | > 2000 |
| < 1.6                  | 260                                                          | 260         | 260    |
| 1.6 to 2.5             | 260                                                          | 250         | 245    |
| > 2.5                  | 250                                                          | 245         | 245    |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 12.

## **UJA1162**

#### Self-supplied high-speed CAN transceiver with Sleep mode



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

## 16. Soldering of HVSON packages

<u>Section 15</u> contains a brief introduction to the techniques most commonly used to solder Surface Mounted Devices (SMD). A more detailed discussion on soldering HVSON leadless package ICs can found in the following application notes:

- AN10365 'Surface mount reflow soldering description"
- AN10366 "HVQFN application information"

UJA1162