Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ### USB333x # Industry's Smallest Hi-Speed USB Transceiver with Single Supply Operation #### PRODUCT FEATURES **Datasheet** - USB-IF Battery Charging 1.2 Specification Compliant - Link Power Management (LPM) Compliant - Integrated ESD protection circuits - Up to ±25kV IEC Air Discharge without external devices - Over-Voltage Protection circuit (OVP) protects the VBUS pin from continuous DC voltages up to 30V - Integrated USB Switch (USB3331, USB3336, and USB3338) - No degradation of Hi-Speed electrical characteristics - Allows single USB port of connection by providing switching function for: - Battery charging - Stereo and mono/mic audio - USB Full-Speed/Low-Speed data - SMSC RapidCharge Anywhere™ Provides: - 3-times the charging current through a USB port over traditional solutions - USB-IF Battery Charging 1.2 compliance to any portable device - Charging current up to 1.5Amps via compatible USB host or dedicated charger - Dedicated Charging Port (DCP), Charging (CDP) & Standard (SDP) Downstream Port support - flexPWR<sup>®</sup> Technology - Extremely low current design ideal for battery powered applications - "Sleep" mode tri-states all ULPI pins and places the part in a low current state - 1.8V to 3.3V IO Voltage (USB3333) - Single Power Supply Operation - Integrated 1.8V regulator - Integrated battery to 3.3V regulator - 100mV dropout voltage - PHYBoost - Programmable USB transceiver drive strength for recovering signal integrity - VariSense<sup>TM</sup> - Programmable USB receiver sensitivity - "Wrapper-less" design for optimal timing performance and design ease - Low Latency Hi-Speed Receiver (43 Hi-Speed clocks Max) allows use of legacy UTMI Links with a ULPI bridge - External Reference Clock operation available - ULPI Clock In Mode (60MHz sourced by Link) - 0 to 3.6V input drive tolerant - Able to accept "noisy" clock sources as reference to internal, low-jitter PLL - USB3330 and USB3333 support multiple frequencies - Smart detection circuits allow identification of USB charger, headset, or data cable insertion - Includes full support for the optional On-The-Go (OTG) protocol detailed in the On-The-Go Supplement Revision 2.0 specification - Supports the OTG Host Negotiation Protocol (HNP) and Session Request Protocol (SRP) - UART mode for non-USB serial data transfers - Internal 5V cable short-circuit protection of ID, DP and DM lines to VBUS or ground - Industrial Operating Temperature -40°C to +85°C - 25 ball, WLCSP lead-free RoHS Compliant package (1.97 x 1.97 x 0.53 mm height) #### **Applications** The USB333x is the solution of choice for any application where a Hi-Speed USB connection is desired and when board space, power, and interface pins must be minimized. - Cell Phones - PDAs - MP3 Players - GPS Personal Navigation - Scanners - External Hard Drives - Digital Still and Video Cameras - Portable Media Players - Entertainment Devices - Printers - Set Top Boxes - Video Record/Playback Systems - IP and Video Phones - Gaming Consoles #### **Order Numbers:** | ORDER NUMBER | REFCLK<br>FREQUENCY<br>(Note 0.1) | PACKAGE TYPE | REEL SIZE | |----------------|-----------------------------------|--------------------------------------------------------------------|--------------| | USB3330E-GL-TR | Selectable<br>See Table 5.2 | | | | USB3331E-GL-TR | 26MHz | | | | USB3333E-GL-TR | Selectable<br>See Table 5.3 | 25 Ball, WLCSP Lead-Free RoHS<br>Compliant Package (tape and reel) | 3,000 pieces | | USB3336E-GL-TR | 19.2MHz | | | | USB3338E-GL-TR | 38.4MHz | | | Note 0.1 All versions support ULPI Clock Input Mode (60MHz input at REFCLK) This product meets the halogen maximum concentration values per IEC61249-2-21 For RoHS compliance and environmental information, please visit www.smsc.com/rohs Please contact your SMSC sales representative for additional documentation related to this product such as application notes, anomaly sheets, and design guidelines. Copyright © 2012 SMSC or its subsidiaries. All rights reserved. Circuit diagrams and other information relating to SMSC products are included as a means of illustrating typical applications. Consequently, complete information sufficient for construction purposes is not necessarily given. Although the information has been checked and is believed to be accurate, no responsibility is assumed for inaccuracies. SMSC reserves the right to make changes to specifications and product descriptions at any time without notice. Contact your local SMSC sales office to obtain the latest specifications before placing your product order. The provision of this information does not convey to the purchaser of the described semiconductor devices any licenses under any patent rights or other intellectual property rights of SMSC or others. All sales are expressly conditional on your agreement to the terms and conditions of the most recently dated version of SMSC's standard Terms of Sale Agreement dated before the date of your order (the "Terms of Sale Agreement"). The product may contain design defects or errors known as anomalies which may cause the product's functions to deviate from published specifications. Anomaly sheets are available upon request. SMSC products are not designed, intended, authorized or warranted for use in any life support or other application where product failure could cause or contribute to personal injury or severe property damage. Any and all such uses without prior written approval of an Officer of SMSC and further testing and/or modification will be fully at the risk of the customer. Copies of this document or other SMSC literature, as well as the Terms of Sale Agreement, may be obtained by visiting SMSC's website at http://www.smsc.com. SMSC is a registered trademark of Standard Microsystems Corporation ("SMSC"). Product names and company names are the trademarks of their respective holders. The Microchip name and logo, and the Microchip logo are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SMSC DISCLAIMS AND EXCLUDES ANY AND ALL WARRANTIES, INCLUDING WITHOUT LIMITATION ANY AND ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE, AND AGAINST INFRINGEMENT AND THE LIKE, AND ANY AND ALL WARRANTIES ARISING FROM ANY COURSE OF DEALING OR USAGE OF TRADE. IN NO EVENT SHALL SMSC BE LIABLE FOR ANY DIRECT, INCIDENTAL, INDIRECT, SPECIAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES; OR FOR LOST DATA, PROFITS, SAVINGS OR REVENUES OF ANY KIND; REGARDLESS OF THE FORM OF ACTION, WHETHER BASED ON CONTRACT; TORT; NEGLIGENCE OF SMSC OR OTHERS; STRICT LIABILITY; BREACH OF WARRANTY; OR OTHERWISE; WHETHER OR NOT ANY REMEDY OF BUYER IS HELD TO HAVE FAILED OF ITS ESSENTIAL PURPOSE, AND WHETHER OR NOT SMSC HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. ### 0.1 Reference Documents UTMI+ Low Pin Interface (ULPI) Specification, Revision 1.1 Universal Serial Bus Specification, Revision 2.0 On-The-Go Supplement to the USB2.0 Specification, Revision 1.3 On-The-Go Supplement to the USB2.0 Specification, Revision 2.0 USB Battery Charging Specification, Revision 1.2 # **Table of Contents** | 0.1 | Refer | rence Documents | 3 | |---------------------------|----------------|--------------------------------------------------|----| | Cha | pter 1 | General Description | 8 | | <b>Cha</b> <sub>2.1</sub> | pter 2<br>USB3 | USB333x Pin Locations and Definitions | | | | 2.1.1<br>2.1.2 | | | | Cha | pter 3 | Limiting Values | 20 | | 3.1 | | llute Maximum Ratings | | | 3.2 | Recor | ommended Operating Conditions | 20 | | Cha | pter 4 | Electrical Characteristics | 22 | | 4.1 | | ating Current | | | 4.2 | | k Specifications | | | 4.3 | ULPI | Interface Timing | 23 | | 4.4 | | al IO Pins | | | 4.5 | | Characteristics: Analog I/O Pins | | | 4.6 | | ımic Characteristics: Analog I/O Pins | | | 4.7 | | S Electrical Characteristics | | | 4.8 | | ectrical Characteristics | | | 4.9 | | Audio Switch Characteristics | | | 4.10 | | Charger Detection Characteristics | | | 4.11 | | ılator Output Voltages and Capacitor Requirement | | | 4.12 | ESD a | and Latch-Up Performance | 29 | | Cha | pter 5 | Architecture Overview | 31 | | 5.1 | | Digital Operation and Interface | | | 5.2 | | 2.0 High Speed Transceiver | | | | 5.2.1 | · · | | | | 5.2.2 | | | | 5.3 | Bias ( | Generator | 36 | | 5.4 | Integr | rated Low Jitter PLL | 36 | | | 5.4.1 | REFCLK Frequency Selection | 36 | | | 5.4.2 | REFCLK Amplitude | 38 | | | 5.4.3 | REFCLK Jitter | 39 | | | 5.4.4 | REFCLK Enable/Disable | 39 | | 5.5 | Intern | nal Regulators and POR | | | | 5.5.1 | | | | | 5.5.2 | Power On Reset (POR) | 40 | | | 5.5.3 | | 40 | | | 5.5.4 | · · | | | 5.6 | | On-The-Go (OTG) | | | | 5.6.1 | | | | | 5.6.2 | | | | | 5.6.3 | | | | 5.7 | | UART Support | | | 5.8 | | Charger Detection Support. | | | | 5.8.1 | | | | | 5.8.2 | Resistive Charger Detection | 50 | | Cha | pter 10 D | Datasheet Revision History | 98 | |----------------|----------------|---------------------------------------------------------|----| | Cha | pter 9 P | Package Outlines, Tape & Reel Drawings, Package Marking | 93 | | | 8.4.2 | EN/IEC 61000-4-2 Performance | 92 | | | 8.4.1 | Human Body Model (HBM) Performance | | | 8.4 | ESD Per | formance | | | 8.3 | Reference | ce Designs | 91 | | 8.2 | | arger Detection | | | 8.1 | Application | Application Noteson Diagramon | 88 | | | | | | | | 7.1.2<br>7.1.3 | Carkit Control Registers | | | | | | | | 7.1 | | gister Array | 74 | | Cha | pter 7 | JLPI Register Map | 74 | | 6.9 | Headset | Audio Mode | 72 | | 6.8 | | verter Operation | | | 6.0 | 6.7.2 | USB Audio Mode (USB3331, USB3336, and USB3338) | | | | 6.7.1 | Entering USB UART Mode | | | 6.7 | | ode | | | c <del>-</del> | 6.6.2 | 6-Pin FS/LS Serial Mode | | | | 6.6.1 | 3-Pin FS/LS Serial Mode | | | 6.6 | | ed/Low Speed Serial Modes | | | 6.0 | 6.5.5 | Minimizing Current in Low Power Mode | | | | 6.5.4 | Interface Protection | | | | 6.5.3 | Link Power Management (LPM) | | | | 6.5.2 | Exiting Low Power Mode | | | | 6.5.1 | Entering Low Power/Suspend Mode | | | 6.5 | | ver Mode | | | | 6.4.2 | Typical USB Transmit with ULPI | | | | 6.4.1 | USB333x Host Features | | | 6.4 | | x Transmitter | | | | 6.3.2 | USB Receiver | | | | 6.3.1 | ULPI Receive Command (RX CMD) | | | 6.3 | | x Receiver | | | | 6.2.3 | ULPI Register Read | | | | 6.2.2 | ULPI Register Write | | | | 6.2.1 | Transmit Command Byte (TX CMD) | | | 6.2 | | gister Access | | | 0.0 | 6.1.2 | ULPI Interface Timing in Synchronous Mode | | | | 6.1.1 | ULPI Interface Signals | | | 6.1 | | roduction | | | | - | JLPI Operation | | | <u></u> | | | | | 5.9 | USB Auc | dio Support (USB3331, USB3336, and USB3338) | 50 | # **List of Figures** | Figure 1.1 | Block Diagram (USB3331, USB3336, and USB3338) | 9 | |-------------|------------------------------------------------------------------------------|----| | Figure 1.2 | Block Diagram (USB3330) | 10 | | Figure 1.3 | Block Diagram (USB3333) | 10 | | Figure 2.1 | USB3331, USB3336, and USB3338 Ball Locations - Top View | 12 | | Figure 2.2 | USB3330 Ball Locations - Top View | 13 | | Figure 2.3 | USB3333 Ball Locations - Top View | 13 | | Figure 5.1 | USB333x System Diagram (USB3331, USB3336, and USB3338) | 31 | | Figure 5.2 | USB333x System Diagram (USB3330) | 32 | | Figure 5.3 | USB333x System Diagram (USB3333) | 33 | | Figure 5.6 | Configuring the USB333x for ULPI Clock Output Mode | 37 | | Figure 5.7 | Configuring the USB333x for ULPI Clock Input Mode | 38 | | Figure 5.8 | Example of circuit used to shift a reference clock common-mode voltage level | 38 | | Figure 5.9 | Powering the USB333x from VBUS | | | Figure 5.11 | ULPI Start-up Timing | 42 | | Figure 5.12 | USB333x ID Resistor Detection Circuitry | 43 | | Figure 5.13 | USB333x OTG VBUS Block | | | Figure 5.15 | USB Charger Detection Block Diagram | 49 | | Figure 6.1 | ULPI Digital Block Diagram | | | Figure 6.2 | ULPI Single Data Rate Timing Diagram in Synchronous Mode | 54 | | Figure 6.3 | ULPI Register Write in Synchronous Mode | 56 | | Figure 6.4 | ULPI Extended Register Write in Synchronous Mode | 57 | | Figure 6.5 | ULPI Register Read in Synchronous Mode | 57 | | Figure 6.6 | ULPI Extended Register Read in Synchronous Mode | 58 | | Figure 6.7 | ULPI RXCMD Timing | | | Figure 6.8 | ULPI Receive in Synchronous Mode | 62 | | Figure 6.9 | ULPI Transmit in Synchronous Mode | | | Figure 6.10 | LPM Token Transmit | 65 | | Figure 6.11 | Entering Low Power Mode from Synchronous Mode | 66 | | Figure 6.13 | Exiting Low Power Mode | 67 | | Figure 8.1 | USB333x Device Application Diagram (Configured for ULPI Clock Output Mode) | 89 | | Figure 8.2 | USB3330 OTG Application Diagram (Configured for ULPI Clock Input Mode) | 90 | | Figure 8.3 | USB3333 Host Application Diagram (Configured for ULPI Clock Output Mode) | 91 | | Figure 9.1 | 25WLCSP, 1.97x1.97mm Body, 0.4mm Pitch | | | Figure 9.2 | 25WLCSP, 1.97x1.97 Tape and Reel | | | Figure 9.3 | 25WLCSP, 1.97x1.97 Reel Dimensions | | | Figure 9.4 | 25WLCSP, 1.97x1.97 Tape Sections | | | Figure 9.5 | Reflow Profile and Critical Parameters for Lead-free (SnAgCu) Solder | | | Figure 9.6 | Package Marking | | | _ | | | # **List of Tables** | Table 2.1 | USB3331, USB3336, and USB3338 Pin Description | 14 | |------------|-------------------------------------------------------------------------------|----| | Table 2.2 | USB3330 Pin Description | | | Table 2.3 | USB3333 Pin Description | | | Table 3.1 | Absolute Maximum Ratings | | | Table 3.2 | Recommended Operating Conditions | | | Table 4.1 | Operating Current (USB3330, USB3331, USB3336, and USB3338) | | | Table 4.2 | Operating Current (USB3333) | | | Table 4.3 | Clock Specifications | | | Table 4.4 | ULPI Interface Timing (USB333x) | | | Table 4.5 | Digital IO Characteristics: RESETB, STP, DIR, NXT, DATA[7:0], and REFCLK Pins | | | Table 4.6 | DC Characteristics: Analog I/O Pins (DP/DM) | | | Table 4.7 | Dynamic Characteristics: Analog I/O Pins (DP/DM) | | | Table 4.8 | VBUS Electrical Characteristics | | | Table 4.9 | ID Electrical Characteristics | | | Table 4.10 | USB Audio Switch Characteristics | | | Table 4.11 | USB Charger Detection Characteristics | | | Table 4.12 | - O | | | Table 4.13 | ESD and Latch-Up Performance | | | Table 5.1 | DP/DM Termination vs. Signaling Mode | | | Table 5.2 | REF[1:0] vs. required frequency at REFCLK (USB3330) | | | Table 5.3 | REF[0] vs. required frequency at REFCLK (USB3333) | | | Table 5.4 | Operating Mode vs. Power Supply Configuration | | | Table 5.5 | Valid Values of ID Resistance to Ground | | | Table 5.6 | IdGnd and IdFloat vs. ID Resistance to Ground | | | Table 5.7 | External VBUS Indicator Logic | | | Table 5.8 | Required RVBUS Resistor Value | | | Table 5.9 | USB Charger Setting vs. Modes | | | Table 5.10 | USB Weak Pull-up Enable | | | Table 6.1 | ULPI Interface Signals | | | Table 6.2 | ULPI TX CMD Byte Encoding | | | Table 6.3 | ULPI RX CMD Encoding | | | Table 6.4 | USB Linestate Decoding in FS and LS Mode | | | Table 6.5 | USB Linestate Decoding in HS Mode. | | | Table 6.6 | USB Linestate Decoding in HS Chirp Mode | | | Table 6.7 | Interface Signal Mapping During Low Power Mode | | | Table 6.8 | Pin Definitions in 3 pin Serial Mode | | | Table 6.9 | Pin Definitions in 6 pin Serial Mode | | | Table 6.10 | Pin Definitions in Carkit Mode. | | | Table 6.11 | | | | | ULPI Register Programming Example to Enter Audio Mode | | | Table 6.13 | Pin Definitions in Headset Audio Mode | | | Table 7.1 | ULPI Register Map | | | Table 8.1 | Component Values in Application Diagrams | | | Table 8.2 | Capacitance Values at VBUS of USB Connector | | | Table 10.1 | Customer Revision History | 98 | # **Chapter 1 General Description** SMSC's USB333x is a family of High Speed USB 2.0 Transceivers that provides a physical layer (PHY) solution well-suited for portable electronic devices. Both commercial and industrial temperature applications are supported. Each model in the USB333x family may use a 60MHz reference clock or the model-number specific reference clock shown in Order Numbers: on page 2. The USB3330 and USB3333 can support several different frequencies driven on the **REFCLK** pin. The configuration of the frequency selection pins set the desired reference frequency. Several advanced features make the USB333x the transceiver of choice by reducing both eBOM part count and printed circuit board (PCB) area. Outstanding ESD robustness eliminates the need for external ESD protection devices in typical applications. The internal Over-Voltage Protection circuit (OVP) protects the USB333x from voltages up to 30V on the **VBUS** pin. By using a reference clock from the Link, the USB333x removes the cost of a dedicated crystal reference from the design. The USB333x includes integrated 3.3V and 1.8V regulators, making it possible to operate the device from a single power supply. The USB333x is optimized for use in portable applications where a low operating current and standby current is essential. The USB333x also supports the Link Power Management protocol (LPM) to further reduce USB operating currents. The USB333x also includes integrated battery charger detection circuitry. These circuits are used to detect the attachment of a USB Charger as described in Section 5.8. By sensing the attachment to a USB Charger, a product using the USB333x can draw more than 500mA from the USB connector. The USB333x meets all of the electrical requirements for a High Speed USB Host, Device, or an Onthe-Go (OTG) transceiver. In addition to the supporting USB signaling, the USB333x also provides USB UART mode and, in versions with the integrated USB switch, USB Audio mode. USB333x uses the industry standard UTMI+ Low Pin Interface (ULPI) to connect the USB PHY to the Link. ULPI uses a method of in-band signaling and status byte transfers between the Link and PHY to facilitate a USB session with only twelve pins. The USB333x uses SMSC's "wrapper-less" technology to implement the ULPI interface. This "wrapper-less" technology allows the PHY to achieve a low latency transmit and receive time. SMSC's low latency transceiver allows an existing UTMI Link to be reused by adding a UTMI to ULPI bridge. By adding a bridge to the ASIC the existing and proven UTMI Link IP can be reused. Versions of the USB333x with the integrated USB switch enable a single USB port of connection. Figure 1.1 Block Diagram (USB3331, USB3336, and USB3338) In USB Audio mode, a switch connects the **DP** pin to the **SPK\_R** pin, and another switch connects he **DM** pin to the **SPK\_L** pin. These switches are shown in the lower left-hand corner of Figure 5.1. The USB333x can be configured to enter USB Audio mode as described in Section 6.7.2. In addition, these switches are on when the **RESETB** pin of the USB333x is asserted. The USB Audio mode enables audio signaling from a single USB port of connection, and the switches may also be used to connect Full Speed USB from another transceiver to the USB connector. Figure 1.2 Block Diagram (USB3330) Figure 1.3 Block Diagram (USB3333) The USB333x includes an integrated 3.3V LDO regulator that is used to generate 3.3V from power applied to the **VBAT** pin. The voltage on the **VBAT** pin can range from 3.0 to 5.5V. The regulator dropout voltage is less than 100mV which allows the PHY to continue USB signaling when the voltage on **VBAT** drops to 3.0V. The USB transceiver will continue to operate at lower voltages, although some parameters may be outside the limits of the USB-IF specification for Full Speed USB operation. The **VBAT** and **VDD33** pins should *never* be connected together. In USB UART mode, the USB333x **DP** and **DM** pins are redefined to enable pass-through of asynchronous serial data. The USB333x will enter UART mode when programmed, as described in Section 6.7.1. # **Chapter 2 USB333x Pin Locations and Definitions** # 2.1 USB333x Ball Locations and Descriptions ### 2.1.1 Package Diagram with Ball Locations The illustration below is viewed from the top of the package. Figure 2.1 USB3331, USB3336, and USB3338 Ball Locations - Top View Figure 2.2 USB3330 Ball Locations - Top View Figure 2.3 USB3333 Ball Locations - Top View ### 2.1.2 Ball Definitions The following table details the ball definitions for the figure above. Table 2.1 USB3331, USB3336, and USB3338 Pin Description | BALL | NAME | DIRECTION/<br>TYPE | ACTIVE<br>LEVEL | DESCRIPTION | |------|---------|--------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B1 | ID | Input,<br>Analog | N/A | For device applications the <b>ID</b> pin is connected to <b>VDD33</b> . For Host applications <b>ID</b> is grounded. For OTG applications the <b>ID</b> pin is connected to the USB connector. | | C2 | VBUS | I/O,<br>Analog | N/A | This pin is used for the VBUS comparator inputs and for VBUS pulsing during session request protocol. An external resistor, R <sub>VBUS</sub> , is required between this pin and the USB connector. | | C1 | VBAT | Power | N/A | Regulator input. The regulator supply can be from 5.5V to 3.0V. | | D2 | VDD33 | Power | N/A | 3.3V Regulator Output. A 1.0uF (<1 ohm ESR) bypass capacitor to ground is required for regulator stability. The bypass capacitor should be placed as close as possible to the USB333x. | | D1 | DM | I/O,<br>Analog | N/A | D- pin of the USB cable. | | E1 | DP | l/O,<br>Analog | N/A | D+ pin of the USB cable. | | E2 | SPK_R | l/O,<br>Analog | N/A | USB switch in/out for <b>DP</b> signals. | | E3 | SPK_L | l/O,<br>Analog | N/A | USB switch in/out for <b>DM</b> signals. | | D3 | DATA[7] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. DATA[7] is the MSB. | | E4 | DATA[6] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | | E5 | DATA[5] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | | D4 | DATA[4] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | | A5 | CLKOUT | Output,<br>CMOS | N/A | ULPI Clock Out Mode: 60MHz ULPI clock output. All ULPI signals are driven synchronous to the rising edge of this clock. ULPI Clock In Mode: Connect this pin to VDD18 to configure 60MHz ULPI Clock IN mode as described in Section 5.4.1. | | D5 | DATA[3] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | | C4 | DATA[2] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | | C5 | DATA[1] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | Table 2.1 USB3331, USB3336, and USB3338 Pin Description (continued) | BALL | NAME | DIRECTION/<br>TYPE | ACTIVE<br>LEVEL | DESCRIPTION | |------|---------|--------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B4 | DATA[0] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. DATA[0] is the LSB. | | B5 | NXT | Output,<br>CMOS | High | The PHY asserts <b>NXT</b> to throttle the data. When the Link is sending data to the PHY, <b>NXT</b> indicates when the current byte has been accepted by the PHY. | | A4 | DIR | Output,<br>CMOS | N/A | Controls the direction of the data bus. When the PHY has data to transfer to the Link, it drives <b>DIR</b> high to take ownership of the bus. When the PHY has no data to transfer it drives <b>DIR</b> low and monitors the bus for commands from the Link. | | А3 | STP | Input,<br>CMOS | High | The Link asserts <b>STP</b> for one clock cycle to stop the data stream currently on the bus. If the Link is sending data to the PHY, <b>STP</b> indicates the last byte of data was on the bus in the previous cycle. | | В3 | VDD18 | Power | N/A | 1.8V Regulator Output. A 1.0uF (<1 ohm ESR) bypass capacitor to ground is required for regulator stability. The bypass capacitor should be placed as close as possible to the USB333x. | | B2 | RESETB | Input,<br>CMOS, | Low | When low, the part is suspended and the 3.3V and 1.8V regulators are disabled. When high, the USB333x will operate as a normal ULPI device, as described in Section 5.5.1. The state of this pin may be changed asynchronously to the clock signals. When asserted for a minimum of 1 microsecond and then de-asserted, the ULPI registers are reset to their default state and all internal state machines are reset. | | A2 | REFCLK | Input,<br>CMOS | N/A | ULPI Clock Out Mode: Model-specific reference clock. See Order Numbers: on page 2. ULPI Clock In Mode: 60MHz ULPI clock input. | | A1 | RBIAS | Analog,<br>CMOS | N/A | Bias Resistor pin. This pin requires an $8.06k\Omega$ ( $\pm 1\%$ ) resistor to ground, placed as close as possible to the USB333x. Nominal voltage during ULPI operation is 0.8V. | | С3 | GND | Ground | N/A | Ground. | Table 2.2 USB3330 Pin Description | BALL | NAME | DIRECTION/<br>TYPE | ACTIVE<br>LEVEL | DESCRIPTION | |------|------|--------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | В1 | ID | Input,<br>Analog | N/A | For device applications the <b>ID</b> pin is connected to <b>VDD33</b> . For Host applications <b>ID</b> is grounded. For OTG applications the <b>ID</b> pin is connected to the USB connector. | | C2 | VBUS | I/O,<br>Analog | N/A | This pin is used for the VBUS comparator inputs and for VBUS pulsing during session request protocol. An external resistor, R <sub>VBUS</sub> , is required between this pin and the USB connector. | Table 2.2 USB3330 Pin Description (continued) | BALL | NAME | DIRECTION/<br>TYPE | ACTIVE<br>LEVEL | DESCRIPTION | |------|---------|----------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C1 | VBAT | Power | N/A | Regulator input. The regulator supply can be from 5.5V to 3.0V. | | D2 | VDD33 | Power | N/A | 3.3V Regulator Output. A 1.0uF (<1 ohm ESR) bypass capacitor to ground is required for regulator stability. The bypass capacitor should be placed as close as possible to the USB333x. | | D1 | DM | I/O,<br>Analog | N/A | D- pin of the USB cable. | | E1 | DP | I/O,<br>Analog | N/A | D+ pin of the USB cable. | | E2 | REF[0] | I/O,<br>Digital 3.3V | N/A | Used to select REFCLK frequency. Connect to ground or VDD33. Refer to Table 5.1 for frequency selection options. | | E3 | REF[1] | I/O,<br>Digital 3.3V | N/A | Used to select REFCLK frequency. Connect to ground or VDD33. Refer to Table 5.1 for frequency selection options. | | D3 | DATA[7] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. DATA[7] is the MSB. | | E4 | DATA[6] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | | E5 | DATA[5] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | | D4 | DATA[4] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | | A5 | CLKOUT | Output,<br>CMOS | N/A | ULPI Clock Out Mode: 60MHz ULPI clock output. All ULPI signals are driven synchronous to the rising edge of this clock. ULPI Clock In Mode: Connect this pin to VDD18 to configure 60MHz ULPI Clock IN mode as described in Section 5.4.1. | | D5 | DATA[3] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | | C4 | DATA[2] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | | C5 | DATA[1] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | | B4 | DATA[0] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. DATA[0] is the LSB. | | B5 | NXT | Output,<br>CMOS | High | The PHY asserts <b>NXT</b> to throttle the data. When the Link is sending data to the PHY, <b>NXT</b> indicates when the current byte has been accepted by the PHY. | | A4 | DIR | Output,<br>CMOS | N/A | Controls the direction of the data bus. When the PHY has data to transfer to the Link, it drives <b>DIR</b> high to take ownership of the bus. When the PHY has no data to transfer it drives <b>DIR</b> low and monitors the bus for commands from the Link. | Table 2.2 USB3330 Pin Description (continued) | BALL | NAME | DIRECTION/<br>TYPE | ACTIVE<br>LEVEL | DESCRIPTION | |------|--------|--------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | А3 | STP | Input,<br>CMOS | High | The Link asserts <b>STP</b> for one clock cycle to stop the data stream currently on the bus. If the Link is sending data to the PHY, <b>STP</b> indicates the last byte of data was on the bus in the previous cycle. | | В3 | VDD18 | Power | N/A | 1.8V Regulator Output. A 1.0uF (<1 ohm ESR) bypass capacitor to ground is required for regulator stability. The bypass capacitor should be placed as close as possible to the USB333x. | | B2 | RESETB | Input,<br>CMOS, | Low | When low, the part is suspended and the 3.3V and 1.8V regulators are disabled. When high, the USB333x will operate as a normal ULPI device, as described in Section 5.5.1. The state of this pin may be changed asynchronously to the clock signals. When asserted for a minimum of 1 microsecond and then de-asserted, the ULPI registers are reset to their default state and all internal state machines are reset. | | A2 | REFCLK | Input,<br>CMOS | N/A | ULPI Clock Out Mode: Frequency set by REF[1:0] pins. ULPI Clock In Mode: 60MHz ULPI clock input. | | A1 | RBIAS | Analog,<br>CMOS | N/A | Bias Resistor pin. This pin requires an $8.06k\Omega$ (±1%) resistor to ground, placed as close as possible to the USB333x. Nominal voltage during ULPI operation is 0.8V. | | С3 | GND | Ground | N/A | Ground. | Table 2.3 USB3333 Pin Description | BALL | NAME | DIRECTION/<br>TYPE | ACTIVE<br>LEVEL | DESCRIPTION | |------|-------|--------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B1 | ID | Input,<br>Analog | N/A | For device applications the <b>ID</b> pin is connected to <b>VDD33</b> . For Host applications <b>ID</b> is grounded. For OTG applications the <b>ID</b> pin is connected to the USB connector. | | D2 | VBUS | I/O,<br>Analog | N/A | This pin is used for the VBUS comparator inputs and for VBUS pulsing during session request protocol. An external resistor, R <sub>VBUS</sub> , is required between this pin and the USB connector. | | C1 | VBAT | Power | N/A | Regulator input. The regulator supply can be from 5.5V to 3.0V. | | D3 | VDD33 | Power | N/A | 3.3V Regulator Output. A 1.0uF (<1 ohm ESR) bypass capacitor to ground is required for regulator stability. The bypass capacitor should be placed as close as possible to the USB333x. | | D1 | DM | I/O,<br>Analog | N/A | D- pin of the USB cable. | | E1 | DP | I/O,<br>Analog | N/A | D+ pin of the USB cable. | Table 2.3 USB3333 Pin Description (continued) | BALL | NAME | DIRECTION/<br>TYPE | ACTIVE<br>LEVEL | DESCRIPTION | |------|---------|----------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | E2 | REF[0] | I/O,<br>Digital 3.3V | N/A | Used to select REFCLK frequency. Connect to ground or VDD33. Refer to Table 5.2 for frequency selection options. | | В3 | VDDIO | Power | N/A | ULPI interface supply voltage. When RESETB is low and VDDIO is powered on, ULPI pins will tri-state. | | E3 | DATA[7] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. DATA[7] is the MSB. | | E4 | DATA[6] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | | E5 | DATA[5] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | | D4 | DATA[4] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | | A5 | CLKOUT | Output,<br>CMOS | N/A | ULPI Clock Out Mode: 60MHz ULPI clock output. All ULPI signals are driven synchronous to the rising edge of this clock. ULPI Clock In Mode: Connect this pin to VDDIO to configure 60MHz ULPI Clock IN mode as described in Section 5.4.1. | | D5 | DATA[3] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | | C4 | DATA[2] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | | C5 | DATA[1] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. | | В4 | DATA[0] | I/O,<br>CMOS | N/A | ULPI bi-directional data bus. DATA[0] is the LSB. | | B5 | NXT | Output,<br>CMOS | High | The PHY asserts <b>NXT</b> to throttle the data. When the Link is sending data to the PHY, <b>NXT</b> indicates when the current byte has been accepted by the PHY. | | A4 | DIR | Output,<br>CMOS | N/A | Controls the direction of the data bus. When the PHY has data to transfer to the Link, it drives <b>DIR</b> high to take ownership of the bus. When the PHY has no data to transfer it drives <b>DIR</b> low and monitors the bus for commands from the Link. | | А3 | STP | Input,<br>CMOS | High | The Link asserts <b>STP</b> for one clock cycle to stop the data stream currently on the bus. If the Link is sending data to the PHY, <b>STP</b> indicates the last byte of data was on the bus in the previous cycle. | | B2 | VDD18 | Power | N/A | 1.8V Regulator Output. A 1.0uF (<1 ohm ESR) bypass capacitor to ground is required for regulator stability. The bypass capacitor should be placed as close as possible to the USB333x. | ### Table 2.3 USB3333 Pin Description (continued) | BALL | NAME | DIRECTION/<br>TYPE | ACTIVE<br>LEVEL | DESCRIPTION | |------|--------|--------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C2 | RESETB | Input,<br>CMOS, | Low | When low, the part is suspended and the 3.3V and 1.8V regulators are disabled. When high, the USB333x will operate as a normal ULPI device, as described in Section 5.5.1. The state of this pin may be changed asynchronously to the clock signals. When asserted for a minimum of 1 microsecond and then de-asserted, the ULPI registers are reset to their default state and all internal state machines are reset. | | A2 | REFCLK | Input,<br>CMOS | N/A | ULPI Clock Out Mode: Frequency set by REF[0] pin. ULPI Clock In Mode: 60MHz ULPI clock input. | | A1 | RBIAS | Analog,<br>CMOS | N/A | Bias Resistor pin. This pin requires an $8.06k\Omega$ (±1%) resistor to ground, placed as close as possible to the USB333x. Nominal voltage during ULPI operation is 0.8V. | | С3 | GND | Ground | N/A | Ground. | # **Chapter 3 Limiting Values** ### 3.1 Absolute Maximum Ratings **Table 3.1 Absolute Maximum Ratings** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------|------|-----|-------------------------|-------| | VBUS, VBAT, ID, DP, DM,<br>SPK_L, and SPK_R<br>voltage to GND | V <sub>MAX_5V</sub> | Voltage measured at pin. <b>VBUS</b> tolerant to 30V with external R <sub>VBUS</sub> . | -0.5 | | +6.0 | V | | Maximum <b>VDD18</b> voltage to Ground | V <sub>MAX_18V</sub> | | -0.5 | | 2.5 | V | | Maximum VDD33 voltage to Ground | V <sub>MAX_33V</sub> | | -0.5 | | 4.0 | V | | Maximum <b>VDDIO</b> voltage to Ground (USB3333) | V <sub>MAX_IOV</sub> | | -0.5 | | 4.0 | | | Maximum I/O voltage to<br>Ground<br>(USB3330, USB3331,<br>USB3336, and USB3338) | V <sub>MAX_IN</sub> | | -0.5 | | 2.5 | V | | Maximum I/O voltage to Ground (USB3333) | V <sub>MAX_IN</sub> | | -0.5 | | V <sub>DDIO</sub> + 0.7 | | | Operating Temperature | T <sub>MAX_OP</sub> | | -40 | | 85 | С | | Storage Temperature | T <sub>MAX_STG</sub> | | -55 | | 150 | С | **Note:** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # 3.2 Recommended Operating Conditions **Table 3.2 Recommended Operating Conditions** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------------------------------------------------------------------|-------------------|------------|-----|---------|-------------------|----------| | VBAT to GND | V <sub>BAT</sub> | | 3.0 | | 5.5 | V | | VDD33 to GND | V <sub>DD33</sub> | | 3.0 | 3.3 | 3.6 | V | | VDD18 to GND | V <sub>DD18</sub> | | 1.6 | 1.8 | 2.0 | V | | VDDIO to GND | V <sub>DDIO</sub> | | 1.6 | 1.8-3.3 | 3.6 | V | | Input Voltage on Digital<br>Pins (RESETB, STP, DIR,<br>NXT, DATA[7:0])<br>(USB3330, USB3331,<br>USB3336, and USB3338) | V <sub>I</sub> | | 0.0 | | V <sub>DD18</sub> | <b>V</b> | **Table 3.2 Recommended Operating Conditions (continued)** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------------------------------------------------------------|---------------------|------------|-----|-----|-------------------|-------| | Input Voltage on Digital<br>Pins (RESETB, STP, DIR,<br>NXT, DATA[7:0])<br>(USB3333) | V <sub>I</sub> | | 0.0 | | V <sub>DDIO</sub> | V | | Voltage on Analog I/O<br>Pins ( <b>DP</b> , <b>DM</b> , <b>ID</b> , <b>SPK_L</b> ,<br><b>SPK_R</b> ) | V <sub>I(I/O)</sub> | | 0.0 | | V <sub>DD33</sub> | V | | VBUS to GND | V <sub>VMAX</sub> | | 0.0 | | 5.5 | | | Ambient Temperature | T <sub>A</sub> | | -40 | | 85 | С | # **Chapter 4 Electrical Characteristics** The following conditions are assumed unless otherwise specified: $V_{BAT}$ = 3.0 to 5.5V; $V_{DDIO}$ = 1.6 to 3.6V; $V_{SS}$ = 0V; $T_{A}$ = -40C to +85C # 4.1 Operating Current Table 4.1 Operating Current (USB3330, USB3331, USB3336, and USB3338) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------|-----------------------------|----------------------------------------|-----|-----|-----|-------| | Synchronous Mode Current (Default Configuration) | I <sub>VBAT(SYNC)</sub> | USB Idle | 21 | 22 | 26 | mA | | Synchronous Mode Current (HS USB operation) | I <sub>VBAT(HS)</sub> | Active USB Transfer | 33 | 36 | 40 | mA | | Synchronous Mode Current (FS/LS USB operation) | I <sub>VBAT(FS)</sub> | Active USB Transfer | 27 | 28 | 32 | mA | | Serial Mode Current<br>(FS/LS USB)<br>Note 4.1 | I <sub>VBAT(FS_S)</sub> | | 5 | 7 | 8 | mA | | USB UART Current<br>Note 4.1 | I <sub>VBAT(UART)</sub> | | 6 | 7 | 8 | mA | | USB Audio Mode<br>Note 4.2 | I <sub>VBAT(AUDIO)</sub> | V <sub>VBAT</sub> = 4.2V | 58 | 68 | 114 | uA | | Low Power Mode<br>Note 4.2 | I <sub>VBAT</sub> (SUSPEND) | V <sub>VBAT</sub> = 4.2V | 27 | 31 | 71 | uA | | RESET Mode | I <sub>VBAT(RSTB)</sub> | RESETB = 0<br>V <sub>VBAT</sub> = 4.2V | 0.1 | 1.5 | 10 | uA | **Note 4.1** ClockSuspendM bit = 0. Note 4.2 SessEnd, VbusVld, and IdFloat comparators disabled. STP Interface protection disabled. Table 4.2 Operating Current (USB3333) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------|-------------------------|---------------------|-----|-----|-----|-------| | Synchronous Mode Current (Default Configuration) | I <sub>VBAT(SYNC)</sub> | USB Idle | 20 | 22 | 24 | mA | | (Delault Configuration) | I <sub>VIO(SYNC)</sub> | | 2 | 3 | 8.5 | mA | | Synchronous Mode Current (HS USB operation) | I <sub>VBAT(HS)</sub> | Active USB Transfer | 29 | 31 | 35 | mA | | | I <sub>VIO(HS)</sub> | | 5 | 8 | 17 | mA | | Synchronous Mode Current (FS/LS USB operation) | I <sub>VBAT(FS)</sub> | Active USB Transfer | 22 | 23 | 30 | mA | | (1 3/23 03b operation) | I <sub>VIO(FS)</sub> | | 5 | 9 | 16 | mA | | Serial Mode Current | I <sub>VBAT(FS_S)</sub> | | 6 | 7 | 8 | mA | | (FS/LS USB)<br>Note 4.1 | I <sub>VIO(FS_S)</sub> | | 0 | 0.1 | 0.5 | mA | Table 4.2 Operating Current (USB3333) (continued) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------|----------------------------|-------------------------------------------------------|-----|-----|-----|-------| | USB UART Current<br>Note 4.1 | I <sub>VBAT(UART)</sub> | | 6 | 7 | 8 | mA | | NOIE 4.1 | I <sub>VIO(UART)</sub> | | 0 | 0.1 | 0.5 | mA | | Low Power Mode<br>Note 4.2 | I <sub>VBAT(SUSPEND)</sub> | V <sub>VBAT</sub> = 4.2V<br>V <sub>VDDIO</sub> = 1.8V | 28 | 32 | 60 | uA | | Note 4.3 | I <sub>VIO(SUSPEND)</sub> | VVDDIO = 1.0V | 0 | 0 | 2 | uA | | RESET Mode<br>Note 4.3 | I <sub>VBAT(RSTB)</sub> | <b>RESETB</b> = 0<br>V <sub>VBAT</sub> = 4.2V | 0.1 | 1.6 | 7 | uA | | Note 4.5 | I <sub>VIO(RSTB)</sub> | $V_{VDDIO} = 1.8V$ | 0 | 0.1 | 3 | uA | Note 4.3 REFCLK is OFF. ### 4.2 Clock Specifications The model number for each frequency of REFCLK is provided in Order Numbers: on page 2. **Table 4.3 Clock Specifications** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------|------------------------|----------------|------|-----|------|-------| | Suspend Recovery Time | T <sub>START</sub> | LPM Enable = 0 | 1.0 | 1.1 | 1.2 | ms | | | T <sub>START_LPM</sub> | LPM Enable = 1 | 125 | | 150 | uS | | PHY Preparation Time<br>60MHz <b>REFCLK</b> | T <sub>PREP</sub> | LPM Enable = 0 | 1.0 | 1.1 | 1.2 | ms | | OOMINZ REFORK | T <sub>PREP_LPM</sub> | LPM Enable = 1 | 125 | | 150 | uS | | CLKOUT Duty Cycle | DC <sub>CLKOUT</sub> | | 45 | | 55 | % | | REFCLK Duty Cycle | DC <sub>REFCLK</sub> | | 20 | | 80 | % | | REFCLK Frequency Accuracy | F <sub>REFCLK</sub> | | -500 | | +500 | PPM | **Note:** T<sub>START</sub> and T<sub>PREP</sub> are measured from the time when **REFCLK** and **RESETB** are both valid to when the USB333x de-asserts **DIR**. **Note:** The USB333x uses the *AutoResume* feature, Section 6.4.1.4, to allow a host start-up time of less than 1ms ### 4.3 ULPI Interface Timing Table 4.4 ULPI Interface Timing (USB333x) | PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | UNITS | | | |--------------------------------------------|-----------------------------------|-----------------------|-----|-----|-------|--|--| | 60MHz ULPI Output Clock Note 4.4 | | | | | | | | | Setup time (STP, data in) | T <sub>SC</sub> , T <sub>SD</sub> | Model-specific REFCLK | 5.0 | | ns | | | | Hold time (STP, data in) | T <sub>HC</sub> , T <sub>HD</sub> | Model-specific REFCLK | 0.0 | | ns | | | | Output delay (control out, 8-bit data out) | $T_DC,T_DD$ | Model-specific REFCLK | | 6.0 | ns | | | Table 4.4 ULPI Interface Timing (USB333x) (continued) | PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | UNITS | |--------------------------------------------|-----------------------------------|--------------|-----|-----|-------| | 60MHz ULPI Input Clock | | | | | | | Setup time (STP, data in) | T <sub>SC</sub> , T <sub>SD</sub> | 60MHz REFCLK | 3.0 | | ns | | Hold time (STP, data in) | T <sub>HC</sub> , T <sub>HD</sub> | 60MHz REFCLK | 0.0 | | ns | | Output delay (control out, 8-bit data out) | T <sub>DC</sub> , T <sub>DD</sub> | 60Mhz REFCLK | | 6.0 | ns | **Note:** $C_{Load} = 10pF$ . Note 4.4 REFCLK does not need to be aligned in any way to the ULPI signals. # 4.4 Digital IO Pins Table 4.5 Digital IO Characteristics: RESETB, STP, DIR, NXT, DATA[7:0], and REFCLK Pins | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------------------------------------------|---------------------|-----------------------------|-----------------------------|------|----------------------------|--------| | Low-Level Input Voltage<br>(USB3330, USB3331,<br>USB3336, and USB3338) | V <sub>IL</sub> | | V <sub>SS</sub> | | 0.4 *<br>V <sub>DD18</sub> | V | | Low-Level Input Voltage (USB3333) | V <sub>IL</sub> | Note 4.5 | V <sub>SS</sub> | | 0.4 *<br>V <sub>DDIO</sub> | V | | High-Level Input Voltage<br>(USB3330, USB3331,<br>USB3336, and USB3338) | V <sub>IH</sub> | | 0.68 *<br>V <sub>DD18</sub> | | V <sub>DD18</sub> | V | | High-Level Input Voltage (USB3333) | V <sub>IH</sub> | | 0.68 *<br>V <sub>DDIO</sub> | | V <sub>DDIO</sub> | V | | High-Level Input Voltage <b>REFCLK</b> and <b>RESETB</b> (USB3330, USB3331, USB3336, and USB3338) | V <sub>IH_REF</sub> | | 0.68 *<br>V <sub>DD18</sub> | | V <sub>DD33</sub> | \<br>\ | | High-Level Input Voltage REFCLK and RESETB (USB3333) | V <sub>IH_REF</sub> | | 0.68 *<br>V <sub>DDIO</sub> | | V <sub>DD33</sub> | V | | Low-Level Output Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8mA | | | 0.4 | V | | High-Level Output Voltage<br>(USB3330, USB3331,<br>USB3336, and USB3338) | V <sub>OH</sub> | I <sub>OH</sub> = -8mA | V <sub>DD18</sub><br>- 0.4 | | | V | | High-Level Output Voltage (USB3333) | V <sub>OH</sub> | I <sub>OH</sub> = -8mA | V <sub>DDIO</sub> -<br>0.4 | | | V | | Output rise time | T <sub>IORISE</sub> | C <sub>LOAD</sub> = 10pF | | 1.19 | | nS | | Output fall time | T <sub>IOFALL</sub> | C <sub>LOAD</sub> = 10pF | | 1.56 | | nS | | Input Leakage Current | ILI | | | | ±10 | uA | | Pin Capacitance | Cpin | | | | 2 | pF | | STP pull-up resistance | R <sub>STP</sub> | InterfaceProtectDisable = 0 | 55 | 67 | 77 | kΩ | Table 4.5 Digital IO Characteristics: RESETB, STP, DIR, NXT, DATA[7:0], and REFCLK Pins (continued) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------------------|----------------------|--------------------------------|-----|-----|----------------------------|-------| | DATA[7:0] pull-down resistance | R <sub>DATA_PD</sub> | ULPI Synchronous Mode | 55 | 67 | 80 | kΩ | | CLKOUT External Drive<br>(USB3330, USB3331,<br>USB3336, and USB3338) | V <sub>IH_ED</sub> | At start-up or following reset | | | 0.4 *<br>V <sub>DD18</sub> | V | | CLKOUT External Drive<br>(USB3333) | V <sub>IH_ED</sub> | At start-up or following reset | | | 0.4 *<br>V <sub>DDIO</sub> | V | Note 4.5 MAX $V_{IL}$ for USB3333 not to exceed 0.8V. # 4.5 DC Characteristics: Analog I/O Pins Table 4.6 DC Characteristics: Analog I/O Pins (DP/DM) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------|--------------------|------------------------------------------------------------------|-------|------|-------|-------| | LS/FS FUNCTIONALITY | | | | | | | | Input levels | | | | | | | | Differential Receiver Input<br>Sensitivity | V <sub>DIFS</sub> | V(DP) - V(DM) | 0.2 | | | V | | Differential Receiver<br>Common-Mode Voltage | V <sub>CMFS</sub> | | 0.8 | | 2.5 | V | | Single-Ended Receiver Low<br>Level Input Voltage | V <sub>ILSE</sub> | Note 4.7 | | | 0.8 | V | | Single-Ended Receiver High<br>Level Input Voltage | V <sub>IHSE</sub> | Note 4.7 | 2.0 | | | V | | Single-Ended Receiver<br>Hysteresis | V <sub>HYSSE</sub> | | 0.050 | | 0.150 | V | | Output Levels | | | | | | | | Low Level Output Voltage | V <sub>FSOL</sub> | Pull-up resistor on DP;<br>R <sub>L</sub> = 1.5kΩ to $V_{DD33}$ | | | 0.3 | V | | High Level Output Voltage | V <sub>FSOH</sub> | Pull-down resistor on DP,<br>DM; Note 4.7<br>$R_L$ = 15kΩ to GND | 2.8 | | 3.6 | V | | Termination | | | | | | | | Driver Output Impedance for HS | Z <sub>HSDRV</sub> | Steady state drive | 40.5 | 45 | 49.5 | Ω | | Input Impedance | Z <sub>INP</sub> | RX, RPU, RPD disabled | 1.0 | | | ΜΩ | | Pull-up Resistor Impedance | R <sub>PU</sub> | Bus Idle, Note 4.6 | 0.900 | 1.24 | 1.575 | kΩ | | Pull-up Resistor Impedance | R <sub>PU</sub> | Device Receiving,<br>Note 4.6 | 1.425 | 2.26 | 3.09 | kΩ | | Pull-dn Resistor Impedance | R <sub>PD</sub> | Note 4.6 | 14.25 | 16.9 | 20 | kΩ |