

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# Fixed frequency VIPer™ plus family

#### **Datasheet - production data**



Figure 1. Typical application



#### **Features**

- 800 V avalanche rugged power section
- PWM operation with frequency jittering for low EMI
- Operating frequency:
  - 60 kHz for L type
  - 115 kHz for H type
- No need of auxiliary winding for low power application

- Standby power < 30 mW at 230 V<sub>AC</sub>
- · Limiting current with adjustable set point
- On-board soft-start
- Safe auto-restart after a fault condition
- Hysteretic thermal shutdown

#### **Application**

- Replacement of capacitive power supply
- · Auxiliary power supply for appliances,
- Power metering
- LED drivers

#### **Description**

The device is an off-line converter with an 800 V avalanche ruggedness power section, a PWM controller, user defined overcurrent limit, protection against feedback network disconnection, hysteretic thermal protection, soft start up and safe auto restart after any fault condition. It is able to power itself directly from the rectified mains, eliminating the need for an auxiliary bias winding. Advance frequency jittering reduces EMI filter cost. Burst mode operation and the devices very low consumption both help to meet the standard set by energy saving regulations.

Table 1. Device summary

| Order codes | Package      | Packaging     |  |  |
|-------------|--------------|---------------|--|--|
| VIPER16LN   | DIP-7        | Tube          |  |  |
| VIPER16HN   | DIF-7        |               |  |  |
| VIPER16HD   | VIPER16HD    |               |  |  |
| VIPER16HDTR | SO16 narrow  | Tape and reel |  |  |
| VIPER16LD   | SO TO HAITOW | Tube          |  |  |
| VIPER16LDTR |              | Tape and reel |  |  |

Contents VIPER16

# **Contents**

| 1  | Block diagram                                          | . 4 |
|----|--------------------------------------------------------|-----|
| 2  | Typical power                                          | . 4 |
| 3  | Pin settings                                           | . 5 |
| 4  | Electrical data                                        | . 7 |
|    | 4.1 Maximum ratings                                    |     |
|    | 4.2 Thermal data                                       |     |
|    | 4.3 Electrical characteristics                         | . 8 |
| 5  | Typical electrical characteristics                     | 11  |
| 6  | Typical circuit                                        | 14  |
| 7  | Power section                                          | 16  |
| 8  | High voltage current generator                         | 16  |
| 9  | Oscillator                                             | 17  |
| 10 | Soft start-up                                          | 17  |
| 11 | Adjustable current limit set point                     | 17  |
| 12 | FB pin and COMP pin                                    | 18  |
| 13 | Burst mode                                             | 19  |
| 14 | Automatic auto restart after overload or short-circuit | 20  |
| 15 | Open loop failure protection                           | 21  |



| VIPER16 | Conter                                       | nts |
|---------|----------------------------------------------|-----|
| 16      | Layout guidelines and design recommendations | 23  |
| 17      | Package mechanical data                      | 25  |
| 18      | Revision history                             | 29  |



Block diagram VIPER16

# 1 Block diagram



Figure 2. Block diagram

# 2 Typical power

Table 2. Typical power

| Part number | 2                      | 30 V <sub>AC</sub>        | 85-265 V <sub>AC</sub> |                           |  |  |
|-------------|------------------------|---------------------------|------------------------|---------------------------|--|--|
|             | Adapter <sup>(1)</sup> | Open frame <sup>(2)</sup> | Adapter <sup>(1)</sup> | Open frame <sup>(2)</sup> |  |  |
| VIPER16     | 9 W                    | 10 W                      | 5 W                    | 6 W                       |  |  |

<sup>1.</sup> Typical continuous power in non ventilated enclosed adapter measured at 50  $^{\circ}\text{C}$  ambient.

<sup>2.</sup> Maximum practical continuous power in an open frame design at 50  $^{\circ}$ C ambient, with adequate heat sinking.

VIPER16 Pin settings

# 3 Pin settings

SO16N DIP7 GND I DRAIN DRAIN GND GND □ DRAIN DRAIN N.C. VDD DRAIN DRAIN VDD 🗀 N.C. LIM LIM I N.C. N.C. FB □□ FB COMP N.C. COMP I AM01098v1

Figure 3. Connection diagram (top view)

Note:

The copper area for heat dissipation has to be designed under the DRAIN pins.

Table 3. Pin description

| Pin   | N.   | Name    | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIP-7 | SO16 | ivaille | FullClion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1     | 1-2  | GND     | Connected to the source of the internal power MOSFET and controller ground reference.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| -     | 4    | N.A.    | Not available for user. This pin is mechanically connected to the controller die pad of the frame. In order to improve the noise immunity, is highly recommended connect it to GND (pin 1-2).                                                                                                                                                                                                                                                                                                                 |
| 2     | 5    | VDD     | Supply voltage of the control section. This pin provides the charging current of the external capacitor.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3     | 6    | LIM     | This pin allows setting the drain current limitation to a lower value respect to I <sub>Dlim</sub> , which is the default one. The limit can be reduced by connecting an external resistor between this pin and GND. In case of high electrical noise, a capacitor could be connected between this pin and GND, the capacitor value must be lower than 470 nF in order to not impact the functionality of the pin. The pin can be left open if default drain current limitation, I <sub>Dlim</sub> , is used. |
| 4     | 7    | FB      | Inverting input of the internal trans conductance error amplifier. Connecting the converter output to this pin through a single resistor results in an output voltage equal to the error amplifier reference voltage (see V <sub>FB_REF</sub> on <i>Table 8</i> ). An external resistors divider is required for higher output voltages.                                                                                                                                                                      |

Pin settings VIPER16

Table 3. Pin description (continued)

| Pin   | N.    | Name  | Function                                                                                                                                                                                                                                                                                                                                                                |
|-------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIP-7 | SO16  | Name  | Function                                                                                                                                                                                                                                                                                                                                                                |
| 5     | 8     | COMP  | Output of the internal trans conductance error amplifier. The compensation network have to be placed between this pin and GND to achieve stability and good dynamic performance of the voltage control loop. The pin is used also to directly control the PWM with an optocoupler. The linear voltage range extends from $V_{COMPL}$ to $V_{COMPH}$ ( <i>Table 8</i> ). |
| 7,8   | 13-16 | DRAIN | High voltage drain pin. The built-in high voltage switched start-up bias current is drawn from this pin too. Pins connected to the metal frame to facilitate heat dissipation.                                                                                                                                                                                          |

VIPER16 Electrical data

# 4 Electrical data

# 4.1 Maximum ratings

**Table 4. Absolute maximum ratings** 

| Compleal             | Pin     | Parameter                                                         | Va   | lue             | 11:4 |
|----------------------|---------|-------------------------------------------------------------------|------|-----------------|------|
| Symbol               | (DIP-7) | Parameter                                                         | Min  | Max             | Unit |
| V <sub>DRAIN</sub>   | 7, 8    | Drain-to-source (ground) voltage                                  |      | 800             | V    |
| E <sub>AV</sub>      | 7, 8    | Repetitive avalanche energy (limited by T <sub>J</sub> = 150 °C)  |      | 2               | mJ   |
| I <sub>AR</sub>      | 7, 8    | Repetitive avalanche current (limited by T <sub>J</sub> = 150 °C) |      | 1               | Α    |
| I <sub>DRAIN</sub>   | 7, 8    | Pulse drain current (limited by T <sub>J</sub> = 150 °C)          |      | 2.5             | Α    |
| V <sub>COMP</sub>    | 5       | Input pin voltage                                                 | -0.3 | 3.5             | ٧    |
| V <sub>FB</sub>      | 4       | Input pin voltage                                                 | -0.3 | 4.8             | V    |
| V <sub>LIM</sub>     | 3       | Input pin voltage                                                 | -0.3 | 2.4             | V    |
| V <sub>DD</sub>      | 2       | Supply voltage                                                    | -0.3 | Self<br>limited | V    |
| I <sub>DD</sub>      | 2       | Input current                                                     |      | 20              | mA   |
| В                    |         | Power dissipation at T <sub>A</sub> < 40 °C (DIP-7)               |      | 1               | W    |
| P <sub>TOT</sub>     |         | Power dissipation at T <sub>A</sub> < 60 °C (SO16N)               |      | 1               | W    |
| T <sub>J</sub>       |         | Operating junction temperature range                              | -40  | 150             | °C   |
| T <sub>STG</sub>     |         | Storage temperature                                               | -55  | 150             | °C   |
| ESD <sub>(HBM)</sub> | 1 to 8  | Human body model                                                  |      | 4               | kV   |
| ESD <sub>(CDM)</sub> | 1 to 8  | Charge device model                                               |      | 1.5             | kV   |

### 4.2 Thermal data

Table 5. Thermal data

| Symbol            | Parameter                                                                   | Max value<br>SO16N | Max value<br>DIP-7 | Unit |
|-------------------|-----------------------------------------------------------------------------|--------------------|--------------------|------|
| R <sub>thJP</sub> | Thermal resistance junction pin (Dissipated power = 1 W)                    | 35                 | 40                 | °C/W |
| R <sub>thJA</sub> | Thermal resistance junction ambient (Dissipated power = 1 W)                | 90                 | 110                | °C/W |
| R <sub>thJA</sub> | Thermal resistance junction ambient <sup>(1)</sup> (Dissipated power = 1 W) | 80                 | 90                 | °C/W |

<sup>1.</sup> When mounted on a standard single side FR4 board with 100 mm² (0.155 sq in) of Cu (35 μm thick)

Electrical data VIPER16

### 4.3 Electrical characteristics

( $T_J$  = -25 to 125 °C,  $V_{DD}$  = 14 V <sup>(a)</sup>; unless otherwise specified)

Table 6. Power section

| Symbol              | Parameter                                     | Test condition                                                             | Min | Тур | Max | Unit |
|---------------------|-----------------------------------------------|----------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>BVDSS</sub>  | Break-down voltage                            | $I_{DRAIN} = 1 \text{ mA},$ $V_{COMP} = \text{GND}, T_{J} = 25 \text{ °C}$ | 800 |     |     | V    |
| B                   | Drain-source on state resistance              | I <sub>DRAIN</sub> = 0.2 A, T <sub>J</sub> = 25 °C                         |     | 20  | 24  | Ω    |
| R <sub>DS(on)</sub> |                                               | I <sub>DRAIN</sub> = 0.2 A, T <sub>J</sub> = 125 °C                        |     | 40  | 48  | Ω    |
| C <sub>OSS</sub>    | Effective (energy related) output capacitance | V <sub>DRAIN</sub> = 0 to 640 V                                            |     | 10  |     | pF   |
| 1                   | OFF state drain current                       | $V_{DRAIN} = 640 \text{ V}$<br>$V_{FB} = GND$                              |     |     | 60  | μА   |
| loff                |                                               | V <sub>DRAIN</sub> = 800 V<br>V <sub>FB</sub> = GND                        |     |     | 75  | μА   |

Table 7. Supply section

| Symbol                   | Parameter                                                | Test condition                                                             | Min  | Тур  | Max  | Unit |
|--------------------------|----------------------------------------------------------|----------------------------------------------------------------------------|------|------|------|------|
| Voltage                  |                                                          |                                                                            |      |      |      |      |
| V <sub>DRAIN_START</sub> | Drain-source start voltage                               |                                                                            | 40   | 50   | 60   | V    |
| I <sub>DDch1</sub>       | Start up charging current                                | V <sub>DRAIN</sub> = 100 V to 640 V,<br>V <sub>DD</sub> = 4 V              | -0.6 |      | -1.8 | mA   |
| I <sub>DDch2</sub>       | Charging current during operation                        | V <sub>DRAIN</sub> = 100 V to 640 V,<br>V <sub>DD</sub> = 9 V falling edge | -7   |      | -14  | mA   |
| V <sub>DD</sub>          | Operating voltage range                                  |                                                                            | 11.5 |      | 23.5 | V    |
| V <sub>DDclamp</sub>     | V <sub>DD</sub> clamp voltage                            | I <sub>DD</sub> = 15 mA                                                    | 23.5 |      |      | V    |
| V <sub>DDon</sub>        | V <sub>DD</sub> start up threshold                       |                                                                            | 12   | 13   | 14   | V    |
| V <sub>DDCSon</sub>      | VDD on internal high voltage current generator threshold |                                                                            | 9.5  | 10.5 | 11.5 | V    |
| $V_{DDoff}$              | V <sub>DD</sub> under voltage shutdown threshold         |                                                                            | 7    | 8    | 9    | V    |

a. Adjust  $V_{DD}$  above  $V_{DDon}$  start-up threshold before setting to 14 V

8/30

DocID15232 Rev 7

VIPER16 Electrical data

Table 7. Supply section (continued)

| Symbol             | Parameter                                          | Test condition                                           | Min | Тур | Max  | Unit |
|--------------------|----------------------------------------------------|----------------------------------------------------------|-----|-----|------|------|
| Current            |                                                    |                                                          |     |     |      |      |
| I <sub>DD0</sub>   | Operating supply current, not switching            | F <sub>OSC</sub> = 0 kHz, V <sub>COMP</sub> = GND        |     |     | 0.6  | mA   |
|                    |                                                    | V <sub>DRAIN</sub> = 120 V,<br>F <sub>SW</sub> = 60 kHz  |     |     | 1.3  | mA   |
| I <sub>DD1</sub>   | Operating supply current, switching                | V <sub>DRAIN</sub> = 120 V,<br>F <sub>SW</sub> = 115 kHz |     |     | 1.5  | mA   |
| I <sub>DDoff</sub> | Operating supply current with $V_{DD} < V_{DDoff}$ | V <sub>DD</sub> < V <sub>DDoff</sub>                     |     |     | 0.35 | mA   |
| I <sub>DDol</sub>  | Open loop failure current threshold                | $V_{DD} = V_{DDclamp}$ $V_{COMP} = 3.3 \text{ V},$       | 4   |     |      | mA   |

#### **Table 8. Controller section**

| Symbol                  | Parameter                                | Test condition                                                                        | Min  | Тур | Max  | Unit |  |  |  |
|-------------------------|------------------------------------------|---------------------------------------------------------------------------------------|------|-----|------|------|--|--|--|
| Error amplifi           | er                                       |                                                                                       |      |     |      |      |  |  |  |
| V <sub>REF_FB</sub>     | FB reference voltage                     |                                                                                       | 3.2  | 3.3 | 3.4  | V    |  |  |  |
| I <sub>FB_PULL UP</sub> | Current pull up                          |                                                                                       |      | -1  |      | μΑ   |  |  |  |
| G <sub>M</sub>          | Trans conductance                        |                                                                                       |      | 2   |      | mA/V |  |  |  |
| Current setti           | ng (LIM) pin                             |                                                                                       |      |     |      |      |  |  |  |
| V <sub>LIM_LOW</sub>    | Low level clamp voltage                  | I <sub>LIM</sub> = -100 μA                                                            |      | 0.5 |      | V    |  |  |  |
| Compensation            | on (COMP) pin                            |                                                                                       |      |     |      |      |  |  |  |
| V <sub>COMPH</sub>      | Upper saturation limit                   | T <sub>J</sub> = 25 °C                                                                |      | 3   |      | ٧    |  |  |  |
| V <sub>COMPL</sub>      | Burst mode threshold                     | T <sub>J</sub> = 25 °C                                                                | 1    | 1.1 | 1.2  | ٧    |  |  |  |
| V <sub>COMPL_HYS</sub>  | Burst mode hysteresis                    | T <sub>J</sub> = 25 °C                                                                |      | 40  |      | mV   |  |  |  |
| H <sub>COMP</sub>       | ΔV <sub>COMP</sub> / ΔI <sub>DRAIN</sub> |                                                                                       | 4    |     | 9    | V/A  |  |  |  |
| R <sub>COMP(DYN)</sub>  | Dynamic resistance                       | V <sub>FB</sub> = GND                                                                 |      | 15  |      | kΩ   |  |  |  |
| la aves                 | Source / sink current                    | V <sub>FB</sub> > 100 mV                                                              |      | 150 |      | μΑ   |  |  |  |
| I <sub>COMP</sub>       | Max source current                       | $V_{COMP} = GND, V_{FB} = GND$                                                        |      | 220 |      | μΑ   |  |  |  |
| Current limit           | ation                                    |                                                                                       |      |     |      |      |  |  |  |
| I <sub>Dlim</sub>       | Drain current limitation                 | $I_{LIM} = -10 \mu\text{A}, \ V_{COMP} = 3.3 \text{V}, \ T_{J} = 25 ^{\circ}\text{C}$ | 0.38 | 0.4 | 0.42 | Α    |  |  |  |
| t <sub>SS</sub>         | Soft-start time                          |                                                                                       |      | 8.5 |      | ms   |  |  |  |
| T <sub>ON_MIN</sub>     | Minimum turn ON time                     |                                                                                       | 220  |     | 450  | ns   |  |  |  |
| I <sub>Dlim_bm</sub>    | Burst mode current limitation            | $V_{COMP} = V_{COMPL}$                                                                |      | 85  |      | mA   |  |  |  |
| Overload                | Overload                                 |                                                                                       |      |     |      |      |  |  |  |
| t <sub>OVL</sub>        | Overload time                            |                                                                                       |      | 50  |      | ms   |  |  |  |
| t <sub>RESTART</sub>    | Restart time after fault                 |                                                                                       |      | 1   |      | S    |  |  |  |

Electrical data VIPER16

Table 8. Controller section (continued)

| Symbol             | Parameter                                   | Test condition             | Min | Тур | Max | Unit |
|--------------------|---------------------------------------------|----------------------------|-----|-----|-----|------|
| Oscillator section |                                             |                            |     |     |     |      |
| F <sub>OSC</sub>   | Switching frequency                         | VIPer16L                   | 54  | 60  | 66  | kHz  |
|                    |                                             | VIPer16H                   | 103 | 115 | 127 | kHz  |
| F <sub>D</sub>     | Modulation depth                            | F <sub>OSC</sub> = 60 kHz  |     | ±4  |     | kHz  |
|                    |                                             | F <sub>OSC</sub> = 115 kHz |     | ±8  |     | kHz  |
| F <sub>M</sub>     | Modulation frequency                        |                            |     | 230 |     | Hz   |
| D <sub>MAX</sub>   | Maximum duty cycle                          |                            | 70  |     | 80  | %    |
| Thermal shutdown   |                                             |                            |     |     |     |      |
| T <sub>SD</sub>    | Thermal shutdown temperature <sup>(1)</sup> |                            | 150 | 160 |     | °C   |
| T <sub>HYST</sub>  | Thermal shutdown hysteresis <sup>(1)</sup>  |                            |     | 30  |     | °C   |

<sup>1.</sup> Specification assured by design, characterization and statistical correlation.

# 5 Typical electrical characteristics

Figure 4. IDlim vs T<sub>J</sub>

1.04 | IDIIm/ IDIIm@25°C | 1.02 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | 1.0

Figure 5. F<sub>OSC</sub> vs T<sub>J</sub>



Figure 6. V<sub>DRAIN\_START</sub> vs T<sub>J</sub>



Figure 7. H<sub>COMP</sub> vs T<sub>J</sub>



Figure 8.  $G_{\rm M}$  vs  $T_{\rm J}$ 



Figure 9. V<sub>REF\_FB</sub> vs T<sub>J</sub>





Figure 10. I<sub>COMP</sub> vs T<sub>J</sub>

Γ<sub>J</sub> Figure 11. Operating supply current (no switching) vs Τ<sub>J</sub>





Figure 12. Operating supply current (switching) vs T<sub>1</sub>

Figure 13. IDIim vs  $R_{LIM}$ 





Figure 14. Power MOSFET on-resistance vs  $T_J$  Figure 15. Power MOSFET break down voltage vs  $T_J$ 





577

12/30 DocID15232 Rev 7



Figure 16. Thermal shutdown



Typical circuit VIPER16

# 6 Typical circuit

Figure 17. Buck converter



Figure 18. Buck boost converter



577

VIPER16 Typical circuit



Figure 19. Flyback converter (primary regulation)





Power section VIPER16

#### 7 Power section

The power section is implemented with an n-channel power MOSFET with a breakdown voltage of 800 V min. and a typical  $R_{DS(on)}$  of 20  $\Omega$ . It includes a SenseFET structure to allow a virtually lossless current sensing and the thermal sensor.

The gate driver of the power MOSFET is designed to supply a controlled gate current during both turn-ON and turn-OFF in order to minimize common mode EMI. During UVLO conditions, an internal pull-down circuit holds the gate low in order to ensure that the power MOSFET cannot be turned ON accidentally.

# 8 High voltage current generator

The high voltage current generator is supplied by the DRAIN pin. At the first start up of the converter it is enabled when the voltage across the input bulk capacitor reaches the  $V_{DRAIN\_START}$  threshold, sourcing a  $I_{DDch1}$  current (see *Table 7 on page 8*); as the  $V_{DD}$  voltage reaches the  $V_{DDon}$  threshold, the power section starts switching and the high voltage current generator is turned OFF. The VIPer16 is powered by the energy stored in the  $V_{DD}$  capacitor.

In steady state condition, if the self biasing function is used, the high voltage current generator is activated between  $V_{DDCSon}$  and  $V_{DDon}$  (see *Table 7 on page 8*), delivering  $I_{DDch2}$ , see *Table 7 on page 8* to the  $V_{DD}$  capacitor during the MOSFET off time (see *Figure 21 on page 16*).

The device can also be supplied through the auxiliary winding; in this case the high voltage current source is disabled during steady-state operation, provided that VDD is above  $V_{\text{DDCSon}}$ .

At converter power-down, the  $V_{DD}$  voltage drops and the converter activity stops as it falls below  $V_{DDoff}$  threshold (see *Table 7 on page 8*).



Figure 21. Power on and power off

VIPER16 Oscillator

#### 9 Oscillator

The switching frequency is internally fixed at 60 kHz (part number VIPER16LN or LD) or 115 kHz (part number VIPER16HN or HD).

In both cases the switching frequency is modulated by approximately  $\pm 4$  kHz (60 kHz version) or  $\pm 8$  kHz (115 kHz version) at 230 Hz (typical) rate, so that the resulting spread-spectrum action distributes the energy of each harmonic of the switching frequency over a number of sideband harmonics having the same energy on the whole but smaller amplitudes.

## 10 Soft start-up

During the converters' start-up phase, the soft-start function progressively increases the cycle-by-cycle drain current limit, up to the default value  $I_{Dlim}$ . By this way the drain current is further limited and the output voltage is progressively increased reducing the stress on the secondary diode. The soft-start time is internally fixed to  $t_{SS}$ , see typical value on *Table 8 on page 9*, and the function is activated for any attempt of converter start-up and after a fault event.

This function helps prevent transformers' saturation during start-up and short-circuit.

## 11 Adjustable current limit set point

The VIPer16 includes a current mode PWM controller: cycle by cycle the drain current is sensed through the integrated resistor R<sub>SENSE</sub> and the voltage is applied to the non inverting input of the PWM comparator, see *Figure 2 on page 4*. As soon as the sensed voltage is equal to the voltage derived from the COMP pin, the power MOSFET is switched OFF.

In parallel with the PWM operations, the comparator OCP, see *Figure 2 on page 4*, checks the level of the drain current and switch OFF the power MOSFET in case the current is higher than the threshold  $I_{Dlim}$ , see *Table 8 on page 9*.

The level of the drain current limit,  $I_{Dlim}$ , can be reduced depending from the sunk current from the pin LIM. The resistor  $R_{LIM}$ , between LIM and GND pins, fixes the current sunk and than the level of the current limit,  $I_{Dlim}$ , see *Figure 13 on page 12*.

When the LIM pin is left open or if the  $R_{LIM}$  has an high value (i.e. > 80 k $\Omega$ ) the current limit is fixed to its default value,  $I_{Dlim}$ , as reported on *Table 8 on page 9*.

### 12 FB pin and COMP pin

The device can be used both in non-isolated and in isolated topology. In case of non-isolated topology, the feedback signal from the output voltage is applied directly to the FB pin as inverting input of the internal error amplifier having the reference voltage,  $V_{REF\_FB}$ , see the *Table 8 on page 9*.

The output of the error amplifier sources and sinks the current, I<sub>COMP</sub> respectively to and from the compensation network connected on the COMP pin. This signal is then compared, in the PWM comparator, with the signal coming from the SenseFET; the power MOSFET is switched off when the two values are the same on cycle by cycle basis. See the *Figure 2 on page 4* and the *Figure 22 on page 18*.

When the power supply output voltage is equal to the error amplifier reference voltage,  $V_{REF\_FB}$ , a single resistor has to be connected from the output to the FB pin. For higher output voltages the external resistor divider is needed. If the voltage on FB pin is accidentally left floating, an internal pull-up protects the controller.

The output of the error amplifier is externally accessible through the COMP pin and it's used for the loop compensation: usually an RC network.

As reported on *Figure 22 on page 18*, in case of isolated power supply, the internal error amplifier has to be disabled (FB pin shorted to GND). In this case an internal resistor is connected between an internal reference voltage and the COMP pin, see the *Figure 22 on page 18*. The current loop has to be closed on the COMP pin through the opto-transistor in parallel with the compensation network. The  $V_{COMP}$  dynamics ranges is between  $V_{COMPL}$  and  $V_{COMPH}$  as reported on *Figure 23 on page 19*.

When the voltage  $V_{COMP}$  drops below the voltage threshold  $V_{COMPL}$ , the converter enters burst mode, see *Section 13 on page 19*.

When the voltage  $V_{COMP}$  rises above the  $V_{COMPH}$  threshold, the peak drain current will reach its limit, as well as the deliverable output power.



Figure 22. Feedback circuit

57

VIPER16 Burst mode



Figure 23. COMP pin voltage versus I<sub>DRAIN</sub>

#### 13 Burst mode

When the voltage  $V_{COMP}$  drops below the threshold,  $V_{COMPL}$ , the power MOSFET is kept in OFF state and the consumption is reduced to  $I_{DD0}$  current, as reported on *Table 7 on page 8*. As reaction at the energy delivery stop, the  $V_{COMP}$  voltage increases and as soon as it exceeds the threshold  $V_{COMPL} + V_{COMPL}$ , the converter starts switching again with consumption level equal to  $I_{DD1}$  current. This  $\overline{O}N$ -OFF operation mode, referred to as "burst mode" and reported on *Figure 24 on page 19*, reduces the average frequency, which can go down even to a few hundreds hertz, thus minimizing all frequency-related losses and making it easier to comply with energy saving regulations. During the burst mode, the drain current limit is reduced to the value  $I_{Dlim\_bm}$  (reported on *Table 8 on page 9*) in order to avoid the audible noise issue.



Figure 24. Load-dependent operating modes: timing diagrams

#### Automatic auto restart after overload or short-circuit 14

The overload protection is implemented in automatic way using the integrated up-down counter. Every cycle, it is incremented or decremented depending if the current logic detects the limit condition or not. The limit condition is the peak drain current,  $I_{Dlim}$ , reported on Table 8 on page 9 or the one set by the user through the R<sub>I IM</sub> resistor, as reported in Figure 13 on page 12. After the reset of the counter, if the peak drain current is continuously equal to the level IDIim, the counter will be incremented till the fixed time, tovil, after that will be disabled the power MOSFET switch ON. It will be activated again, through the soft start, after the t<sub>RESTART</sub> time, see the Figure 25 and Figure 26 on page 20 and the mentioned time values on Table 8 on page 9.

In case of overload or short-circuit event, the power MOSFET switching will be stopped after a time that depends from the counter and that can be as maximum equal to  $t_{OVI}$ . The protection will occur in the same way until the overload condition is removed, see Figure 25 and Figure 26 on page 20. This protection ensures restart attempts of the converter with low repetition rate, so that it works safely with extremely low power throughput and avoiding the IC overheating in case of repeated overload events. If the overload is removed before the protection tripping, the counter will be decremented cycle by cycle down to zero and the IC will not be stopped.



Figure 25. Timing diagram: OLP sequence (IC externally biased)

Figure 26. Timing diagram: OLP sequence (IC internally biased) SHORT CIRCUIT SHORT CIRCUIT OCCURS HERE REMOVED HERE time time \* The time  $t_1$  can be lower than or equal to the time  $t_{OV}$ 

AM13271v1

20/30 DocID15232 Rev 7

### 15 Open loop failure protection

In case the power supply is built in fly-back topology and the VIPer16 is supplied by an auxiliary winding, as shown in *Figure 27 on page 21* and *Figure 28 on page 22*, the converter is protected against feedback loop failure or accidental disconnections of the winding.

The following description is applicable for the schematics of *Figure 27 on page 21* and *Figure 28 on page 22*, respectively the non-isolated fly-back and the isolated fly-back.

If  $R_H$  is opened or  $R_L$  is shorted, the VIPer16 works at its drain current limitation. The output voltage,  $V_{OUT}$ , will increase and so the auxiliary voltage,  $V_{AUX}$ , which is coupled with the output through the secondary-to-auxiliary turns ratio.

As the auxiliary voltage increases up to the internal  $V_{DD}$  active clamp,  $V_{DDclamp}$  (the value is reported on *Table 8 on page 9*) and the clamp current injected on VDD pin exceeds the latch threshold,  $I_{DDol}$  (the value is reported on *Table 8 on page 9*), a fault signal is internally generated.

In order to distinguish an actual malfunction from a bad auxiliary winding design, both the above conditions (drain current equal to the drain current limitation and current higher than  $I_{DDol}$  through VDD clamp) have to be verified to reveal the fault.

If  $R_L$  is opened or  $R_H$  is shorted, the output voltage,  $V_{OUT}$ , will be clamped to the reference voltage  $V_{REF\_FB}$  (in case of non isolated fly-back) or to the external TL voltage reference (in case of isolated fly-back).



Figure 27. FB pin connection for non-isolated fly-back



Figure 28. FB pin connection for isolated fly-back



### 16 Layout guidelines and design recommendations

A proper printed circuit board layout is essential for correct operation of any switch-mode converter and this is true for the VIPer16 as well. Also some trick can be used to make the design rugged versus external influences.

Careful component placing, correct traces routing, appropriate traces widths and compliance with isolation distances are the major issues.

The main reasons to have a proper PCB routing are:

- Provide a noise free path for the signal ground and for the internal references, ensuring good immunity against external noises and switching noises
- Minimize the pulsed loops (both primary and secondary) to reduce the electromagnetic interferences, both radiated and conducted and passing more easily the EMC regulations.

The below list can be used as guideline when designing a SMPS using VIPer16.

- Signal ground routing should be routed separately from power ground and, in general, from any pulsed high current loop;
- Connect all the signal ground traces to the power ground, using a single "star point", placed close to the IC GND pin;
- With flyback topologies, when the auxiliary winding is used, it is suggested to connect the VDD capacitor on the auxiliary return and then to the main GND using a single track;
- The compensation network should be connected as close as possible to the COMP pin, maintaining the trace for the GND as short as possible;
- A small bypass capacitor (a few hundreds pF up to 0.1 μF) to GND might be useful
  to get a clean bias voltage for the signal part of the IC and protect the IC itself
  during EFT/ESD tests. A low ESL ceramic capacitor should be used, placed as
  close as possible to the VDD pin;
- When using SO16 package it is recommended to connect the pin 4 to GND pin, using a signal track, in order to improve the noise immunity. This is highly recommended in case of high nosily environment;
- An optional capacitor can be connected on the LIM pin in order to improve the IC noise immunity. It is strongly recommended to don't exceed 470nF.
- The IC thermal dissipation takes place through the drain pins. An adequate heat sink copper area has to be designed under the drain pins to improve the thermal dissipation;
- It is not recommended to place large copper areas on the GND pins.
- Minimize the area of the pulsed loops (primary, RCD and secondary loops), in order to reduce its parasitic self- inductance and the radiated electromagnetic field: this will greatly reduce the electromagnetic interferences produced by the power supply during the switching.



VIPER16

VIPER16

COMP

LIM N.A. GND

OPTIONAL

Figure 29. Suggested routing for converter: flyback case





# 17 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.



Figure 31. DIP-7 package dimensions