Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ### Automotive fully integrated H-bridge motor driver #### **Datasheet - production data** #### **Features** | Туре | R <sub>DS(on)</sub> | I <sub>out</sub> | V <sub>ccmax</sub> | |------------|------------------------|------------------|--------------------| | VNH5019A-E | 18 mΩ typ<br>(per leg) | 30 A | 41 V | - · AEC-Q100 qualified - ECOPACK<sup>®</sup>: lead free and RoHS compliant - Output current: 30 A - 3 V CMOS compatible inputs - Undervoltage and overvoltage shutdown - High-side and low-side thermal shutdown - Cross-conduction protection - Current limitation - Very low standby power consumption - PWM operation up to 20 kHz - Protection against: - Loss of ground and loss of V<sub>CC</sub> - Current sense output proportional to motor current - Charge pump output for reverse polarity protection - Output protected against short to ground and short to V<sub>CC</sub> ### **Description** The VHN5019A-E is a full bridge motor driver intended for a wide range of automotive applications. The device incorporates a dual monolithic high-side drivers and two low-side switches. The high-side driver switch is designed using STMicroelectronics' well known and proven proprietary VIPower<sup>®</sup> M0 technology that allows to efficiently integrate on the same die a true Power MOSFET with an intelligent signal/protection circuit. The three dice are assembled in a MultiPowerSO-30 package on electrically isolated lead-frames. This package, specifically designed for harsh automotive environments offers improved thermal performance thanks to exposed die pads. The input signals $IN_A$ and $IN_B$ can directly interface to the microcontroller to select the motor direction and the brake condition. The DIAG<sub>A</sub>/EN<sub>A</sub> or DIAG<sub>B</sub>/EN<sub>B</sub>, when connected to an external pull-up resistor, enable one leg of the bridge. They also provide a feedback digital diagnostic signal. The CS pin allows to monitor the motor current by delivering a current proportional to its value when CS\_DIS pin is driven low or left open. The PWM, up to 20 KHz, lets us to control the speed of the motor in all possible conditions. In all cases, a low-level state on the PWM pin turns off both the LS<sub>A</sub> and LS<sub>B</sub> switches. When PWM rises to a high-level, LS<sub>A</sub> or LS<sub>B</sub> turn-on again depending on the input pin state. Output current limitation and thermal shutdown protects the concerned high-side in short to ground condition. The short to battery condition is revealed by the overload detector or by thermal shutdown that latches off the relevant low-side. Active $V_{CC}$ pin voltage clamp protects the device against low energy spikes in all configurations for the motor. The CP pin provides the necessary gate drive for an external N-channel PowerMOS used for reverse polarity protection. Contents VNH5019A-E ### **Contents** | 1 | Bloc | k diagr | ram and pin description | 5 | |---|------|-----------|------------------------------------------------------------------------|----| | 2 | Elec | trical sp | pecifications | 9 | | | 2.1 | Absolu | ute maximum ratings | 9 | | | 2.2 | Therm | nal data | 10 | | | 2.3 | Electri | ical characteristics | 11 | | | 2.4 | Wavef | forms and truth table | 14 | | | 2.5 | Revers | se battery protection | 19 | | 3 | Pacl | kage an | nd PCB thermal data | 26 | | | 3.1 | MultiP | PowerSO-30 thermal data | 26 | | | | 3.1.1 | Thermal calculation in clockwise and anti-clockwise operation in state | • | | | | 3.1.2 | mode Thermal calculation in transient mode | | | 4 | Pacl | kage inf | formation | 31 | | | 4.1 | MultiP | PowerSO-30 package information | 31 | | | 4.2 | MultiP | PowerSO-30 suggested land pattern | 33 | | | 4.3 | MultiP | PowerSO-30 packing information | 34 | | 5 | Orde | er codes | s | 35 | | 6 | Revi | ision his | story | 36 | VNH5019A-E List of tables # List of tables | Table 1. | Suggested connections for unused and non connected pins | 6 | |-----------|------------------------------------------------------------------------------------|----| | Table 2. | Pin definitions and functions | | | Table 3. | Block descriptions | | | Table 4. | Absolute maximum rating | 9 | | Table 5. | Thermal data | 10 | | Table 6. | Power section | 11 | | Table 7. | Logic inputs (INA, INB, ENA, ENB,PWM, CS_DIS) | 11 | | Table 8. | Switching (V <sub>CC</sub> = 13 V, R <sub>LOAD</sub> = 0.87 W, Tj = 25 °C) | 12 | | Table 9. | Protection and diagnostic | 12 | | Table 10. | Current sense (8 V < V <sub>CC</sub> < 21 V) | 13 | | Table 11. | Charge pump | 14 | | Table 12. | Truth table in normal operating conditions | 14 | | Table 13. | Truth table in fault conditions (detected on OUTA) | 16 | | Table 14. | Electrical transient requirements (part 1) | 18 | | Table 15. | Electrical transient requirements (part 2) | 18 | | Table 16. | Electrical transient requirements (part 3) | 18 | | Table 17. | Thermal calculation in clockwise and anti-clockwise operation in steady-state mode | | | Table 18. | Thermal parameters | | | Table 19. | MultiPowerSO-30 mechanical data | 32 | | Table 20. | Device summary | 35 | | Table 21. | Document revision history | 36 | List of figures VNH5019A-E # List of figures | Figure 1. | Block diagram | 5 | |---------------|---------------------------------------------------------------------------------|----| | Figure 2. | Configuration diagram (top view) | | | Figure 3. | Current and voltage conventions | | | Figure 4. | Typical application circuit for DC to 20 kHz PWM operation with reverse battery | | | protection (d | option A) | 15 | | Figure 5. | Typical application circuit for DC to 20 kHz PWM operation with reverse battery | | | protection (d | option B) | | | Figure 6. | Behavior in fault condition (how a fault can be cleared) | 17 | | Figure 7. | Definition of the delay time measurement | | | Figure 8. | Definition of the low-side switching times | 20 | | Figure 9. | Definition of the high-side switching times | 20 | | Figure 10. | Definition of dynamic cross conduction current during a PWM operation | 21 | | Figure 11. | Waveforms in full bridge operation (part 1) | 22 | | Figure 12. | Waveforms in full bridge operation (part 2) | 23 | | Figure 13. | Definition of delay response time of sense current | 24 | | Figure 14. | Half-bridge configuration | 24 | | Figure 15. | Multi-motor configuration | 25 | | Figure 16. | MultiPowerSO-30™ PC board | 26 | | Figure 17. | Chipset configuration | 26 | | Figure 18. | Auto and mutual Rthj-amb vs PCB copper area in open box free air condition | 26 | | Figure 19. | Chipset configuration | 27 | | Figure 20. | MultiPowerSO-30 HSD thermal impedance junction ambient single pulse | 28 | | Figure 21. | MultiPowerSO-30 LSD thermal impedance junction ambient single pulse | 28 | | Figure 22. | Thermal fitting model of an H-bridge in MultiPowerSO-30 | 29 | | Figure 23. | MultiPowerSO-30 package outline | 31 | | Figure 24. | MultiPowerSO-30 suggested pad layout | 33 | | Figure 25 | MultiPowerSO-30 tane and reel shipment (suffix "TR") | 34 | ## 1 Block diagram and pin description $\rm V_{\rm CC}$ CHARGE PUMP FAULT DETECTION POWER LIMITATION LS<sub>A</sub>\_OVERTEMPERATURE LS<sub>B</sub>OVERTEMPERATURE $\mathsf{HS}_\mathsf{A}$ OVERTEMPERATURE O<sub>V</sub> + U<sub>V</sub> HS<sub>B</sub>OVERTEMPERATURE CLAMP\_HS<sub>A</sub> CLAMP\_HS<sub>B</sub> DRIVER HS<sub>B</sub> DRIVER LOGIC $HS_B$ $\mathsf{HS}_\mathsf{A}$ CURRENT LIMITATION\_A CURRENT LIMITATION\_B OUTA CLAMP\_LS<sub>A</sub> $\mathsf{CLAMP}_\mathsf{LS}_\mathsf{B}$ DRIVEF LS<sub>A</sub> $\mathsf{LS}_\mathsf{A}$ LS<sub>B</sub> OVERLOAD DETECTOR\_A OVERLOAD DETECTOR\_B GNDA DIAG<sub>A</sub>/EN<sub>A</sub> IN<sub>A</sub> CS CS\_DIS PWM IN<sub>B</sub> DIAG<sub>B</sub>/EN<sub>B</sub> GAPGCFT00495 Figure 1. Block diagram Figure 2. Configuration diagram (top view) Table 1. Suggested connections for unused and non connected pins | Connection / pin | Current sense | N.C. | OUTx | INPUTx, PWM<br>DIAGx/ENx<br>CS_DIS | |----------------------|-----------------------|------|-------------|------------------------------------| | Floating Not allowed | | Х | X | Х | | To ground | Through 1 kΩ resistor | Х | Not allowed | Through 10 kΩ resistor | Table 2. Pin definitions and functions | Pin | Symbol | Function | |-----------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 25, 30 | OUT <sub>A,</sub><br>Heat Slug2 | Source of high-side switch A / drain of low-side switch A, power connection to the motor | | 2,14,17, 22,<br>24,29 | N.C. | Not connected | | 3, 13, 23 | V <sub>CC</sub> ,<br>Heat Slug1 | Drain of high-side switches and connection to the drain of the external PowerMOS used for the reverse battery protection | | 12 | V <sub>BAT</sub> | Battery connection and connection to the source of the external PowerMOS used for the reverse battery protection | | 5 | EN <sub>A</sub> /DIAG <sub>A</sub> | Status of high-side and low-side switches A; open drain output. This pin must be connected to an external pull-up resistor. When externally pulled low, it disables half-bridge A. In case of fault detection (thermal shutdown of a high-side FET or excessive ON-state voltage drop across a low-side FET), this pin is pulled low by the device (see <i>Table 13: Truth table in fault conditions (detected on OUTA)</i> . | 6/38 DocID15701 Rev 10 Table 2. Pin definitions and functions (continued) | Pin | Symbol | Function | |------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | CS_DIS | Active high CMOS compatible pin to disable the current sense pin | | 4 | IN <sub>A</sub> | Clockwise input. CMOS compatible | | 7 | PWM | PWM input. CMOS compatible. | | 8 | CS | Output of current sense. This output delivers a current proportional to the motor current, if CS_DIS is low or left open. The information can be read back as an analog voltage across an external resistor. | | 9 | EN <sub>B</sub> /DIAG <sub>B</sub> | Status of high-side and low-side switches B; Open drain output. This pin must be connected to an external pull up resistor. When externally pulled low, it disables half-bridge B. In case of fault detection (thermal shutdown of a high-side FET or excessive ON-state voltage drop across a low-side FET), this pin is pulled low by the device (see <i>Table 13: Truth table in fault conditions (detected on OUTA)</i> . | | 10 | IN <sub>B</sub> | Counter clockwise input. CMOS compatible | | 11 | СР | Connection to the gate of the external MOS used for the reverse battery protection | | 15, 16, 21 | OUT <sub>B,</sub><br>Heat Slug3 | Source of high-side switch B / drain of low-side switch B, power connection to the motor | | 26, 27, 28 | GND <sub>A</sub> | Source of low-side switch A and power ground <sup>(1)</sup> | | 18, 19, 20 | GND <sub>B</sub> | Source of low-side switch B and power ground <sup>(1)</sup> | <sup>1.</sup> GNDA and GNDB must be externally connected together Table 3. Block descriptions<sup>(1)</sup> | Name | Description | |---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | Logic control | Allows the turn-on and the turn-off of the high-side and the low-side switches according to the <i>Table 12</i> . | | Overvoltage + undervoltage | Shut down the device outside the range [4.5 V to 24 V] for the battery voltage. | | High-side, low-side and clamp voltage | Protect the high-side and the low-side switches from the high-voltage on the battery line in all configuration for the motor. | | High-side and low-side driver | Drive the gate of the concerned switch to allow a proper $R_{DS(on)}$ for the leg of the bridge. | | Linear current limiter | Limits the motor current, by reducing the high-side switch gate-source voltage when short-circuit to ground occurs. | | High-side and low-side overtemperature protection | In case of short-circuit with the increase of the junction temperature, it shuts down the concerned driver to prevent its degradation and to protect the die. | | Low-side overload detector | Detects when low-side current exceeds shutdown current and latches off the concerned low-side. | Table 3. Block descriptions<sup>(1)</sup> (continued) | Name | Description | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | Charge pump | Provides the voltage necessary to drive the gate of the external PowerMOS used for the reverse polarity protection | | Fault detection | Signalizes an abnormal condition of the switch (output shorted to ground or output shorted to battery) by pulling down the concerned ENx/DIAGx pin. | | Power limitation | Limits the power dissipation of the high-side driver inside safe range in case of short to ground condition. | 1. See Figure 1 ### 2 Electrical specifications Figure 3. Current and voltage conventions #### 2.1 Absolute maximum ratings Stressing the device above the rating listed in the "absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE program and other relevant quality document. **Symbol Parameter** Value Unit -16 ٧ Maximum battery voltage<sup>(1)</sup> $V_{BAT}$ +41 ٧ ٧ + 41 $V_{CC}$ Maximum bridge supply voltage Maximum output current (continuous) 30 Α $I_{max}$ -30 Α $I_R$ Reverse output current (continuous) Input current (INA and INB pins) +/- 10 mΑ $I_{IN}$ Enable input current (DIAG<sub>A</sub>/EN<sub>A</sub> and DIAG<sub>B</sub>/EN<sub>B</sub> pins) +/- 10 $I_{EN}$ mΑ PWM input current +/- 10 mΑ $I_{pw}$ CP output current +/- 10 mΑ $I_{CP}$ +/- 10 CS DIS input current mΑ I<sub>CS DIS</sub> Table 4. Absolute maximum rating Table 4. Absolute maximum rating (continued) | Symbol | Parameter | Value | Unit | |------------------|-----------------------------------------------------------------------------|------------------------------------------|--------| | V <sub>CS</sub> | Current sense maximum voltage | V <sub>CC</sub> - 41<br>+V <sub>CC</sub> | V<br>V | | V <sub>ESD</sub> | Electrostatic discharge (human body model: R = 1.5 k $\Omega$ , C = 100 pF) | 2 | kV | | T <sub>c</sub> | Case operating temperature | -40 to 150 | °C | | T <sub>STG</sub> | Storage temperature | -55 to 150 | °C | <sup>1.</sup> This applies with the n-channel MOSFET used for the reverse battery protection. Otherwise $V_{BAT}$ has to be shorted to $V_{CC}$ . #### 2.2 Thermal data Table 5. Thermal data | Symbol | Parameter | Max. value | Unit | |-----------------------|--------------------------------------|---------------|------| | R <sub>thj-case</sub> | Thermal resistance junction-case HSD | 1.7 | °C/W | | | Thermal resistance junction-case LSD | 3.2 | °C/W | | R <sub>thj-amb</sub> | Thermal resistance junction-ambient | See Figure 18 | °C/W | ### 2.3 Electrical characteristics Values specified in this section are for 8 V < V<sub>CC</sub> < 21 V, -40 °C < T $_j$ < 150 °C, unless otherwise specified. Table 6. Power section | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------|----------------| | V <sub>CC</sub> | Operating bridge supply voltage | | 5.5 | | 24 | V | | I <sub>S</sub> Sup | Supply current | OFF-state with all fault cleared and ENx = 0 V (standby):<br>$IN_A = IN_B = PWM = 0$ ; $T_j = 25$ °C; $V_{CC} = 13$ V $IN_A = IN_B = PWM = 0$<br>OFF-state (no standby): | | 10 | 15<br>60 | μΑ<br>μΑ | | | | $IN_A = IN_B = PWM = 0$ ; $ENx = 5 V$<br>ON-state:<br>$IN_A$ or $IN_B = 5 V$ , no $PWM$<br>$IN_A$ or $IN_B = 5 V$ , $PWM = 20 kHz$ | 4 | 4 | 8<br>8 | mA<br>mA<br>mA | | R <sub>ONHS</sub> | Static high-side resistance | I <sub>OUT</sub> = 15 A; T <sub>j</sub> = 25 °C<br>I <sub>OUT</sub> = 15 A; T <sub>j</sub> = -40 °C to 150 °C | | 12.0 | 26.5 | mΩ | | R <sub>ONLS</sub> | Static low-side resistance | I <sub>OUT</sub> = 15 A; T <sub>j</sub> = 25 °C<br>I <sub>OUT</sub> = 15 A; T <sub>j</sub> = -40 °C to 150 °C | | 6.0 | 11.5 | mΩ | | V <sub>f</sub> | High-side<br>free-wheeling diode<br>forward voltage | I <sub>f</sub> = 15 A,<br>T <sub>j</sub> = 150 °C | | 0.6 | 0.8 | V | | I <sub>L(off)</sub> | High-side OFF-state output current (per channel) | $T_j = 25 \text{ °C}; V_{OUTX} = EN_X = 0 \text{ V}; V_{CC} = 13 \text{ V}$ $T_j = 125 \text{ °C}; V_{OUTX} = EN_X = 0 \text{ V}; V_{CC} = 13 \text{ V}$ | | | 3<br>5 | μΑ | Table 7. Logic inputs (IN $_A$ , IN $_B$ , EN $_A$ , EN $_B$ ,PWM, CS\_DIS) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |--------------------|--------------------------|----------------------------------------------------------------------------|------|------|------|------| | V <sub>IL</sub> | Low-level input voltage | Normal operation (DIAG $_{\rm X}$ /EN $_{\rm X}$ pin acts as an input pin) | | | 0.9 | V | | V <sub>IH</sub> | High-level input voltage | Normal operation (DIAG $_{\rm X}$ /EN $_{\rm X}$ pin acts as an input pin) | 2.1 | | | V | | I <sub>INL</sub> | Low-level input current | V <sub>IN</sub> = 0.9 V | 1 | | | μΑ | | I <sub>INH</sub> | High-level input current | V <sub>IN</sub> = 2.1 V | | | 10 | μΑ | | V <sub>IHYST</sub> | Input hysteresis voltage | Normal operation (DIAG $_{\rm X}$ /EN $_{\rm X}$ pin acts as an input pin) | 0.15 | | | V | Table 7. Logic inputs (IN $_{\rm A}$ , IN $_{\rm B}$ , EN $_{\rm A}$ , EN $_{\rm B}$ , PWM, CS\_DIS) (continued) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-------------------|---------------------------------|----------------------------------------------------------------------------------|------|------|------|------| | V | Input clamp voltage | I <sub>IN</sub> = 1 mA | 5.5 | 6.3 | 7.5 | V | | V <sub>ICL</sub> | input clamp voltage | I <sub>IN</sub> = -1 mA | -1.0 | -0.7 | -0.3 | | | V <sub>DIAG</sub> | Enable low-level output voltage | Fault operation (DIAG $_X$ /EN $_X$ pin acts as an output pin); I $_{EN}$ = 1 mA | | | 0.4 | V | Table 8. Switching (V<sub>CC</sub> = 13 V, R<sub>LOAD</sub> = 0.87 $\Omega$ , Tj = 25 °C) | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |---------------------|-----------------------------------------------------|----------------------------------------------------|-----|-----|------|------| | f | PWM frequency | | 0 | | 20 | kHz | | t <sub>d(on)</sub> | HSD rise time | Input rise time < 1μs<br>(see <i>Figure 9</i> ) | | | 250 | μs | | t <sub>d(off)</sub> | HSD fall time | Input rise time < 1μs (see <i>Figure 9</i> ) | | | 250 | μs | | t <sub>r</sub> | LSD rise time | (see Figure 8) | | 1 | 2 | μs | | t <sub>f</sub> | LSD fall time | (see Figure 8) | | 1 | 2 | μs | | t <sub>DEL</sub> | Delay time during change of operating mode | (see Figure 7) | 200 | 400 | 1600 | μs | | t <sub>rr</sub> | High-side free wheeling diode reverse recovery time | (see Figure 10) | | 110 | | ns | | I <sub>RM</sub> | Dynamic cross-conduction current | I <sub>OUT</sub> = 15 A<br>(see <i>Figure 10</i> ) | | 2 | | А | Table 9. Protection and diagnostic | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |-----------------------------------|--------------------------------------------------------------------------------------------|-------------------------|-----|-----|-----|------| | V <sub>USD</sub> | V <sub>CC</sub> undervoltage<br>shutdown | | | 4.5 | 5.5 | V | | V <sub>USDhyst</sub> | V <sub>CC</sub> undervoltage shutdown hysteresis | | | 0.5 | | ٧ | | V <sub>OV</sub> | V <sub>CC</sub> overvoltage shutdown | | 24 | 27 | 30 | ٧ | | I <sub>LIM_H</sub> | High-side current limitation | | 30 | 50 | 70 | Α | | I <sub>SD_LS</sub> | Low-side shutdown current | | 70 | 115 | 160 | Α | | V <sub>CLPHS</sub> <sup>(1)</sup> | High-side clamp voltage $(V_{CC} \text{ to } OUT_A = 0 \text{ or } OUT_B = 0)$ | I <sub>OUT</sub> = 15 A | 43 | 48 | 54 | > | | V <sub>CLPLS</sub> <sup>(1)</sup> | Low-side clamp voltage (OUT <sub>A</sub> = $V_{CC}$ or OUT <sub>B</sub> = $V_{CC}$ to GND) | I <sub>OUT</sub> = 15 A | 27 | 30 | 33 | V | | T <sub>TSD</sub> <sup>(2)</sup> | Thermal shutdown temperature | V <sub>IN</sub> = 2.1 V | 150 | 175 | 200 | °C | 12/38 DocID15701 Rev 10 | Table 9. | <b>Protection</b> | and | diagnostic | (continued) | ١ | |-----------|-------------------|------|-------------|---------------|---| | I abic J. | 1 1016611011 | aliu | ulugilostic | (COIILIIIGEA) | , | | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |----------------------------------|---------------------------------------|-----------------------|-----|-----|-----|------| | T <sub>TSD_LS</sub> | Low-side thermal shutdown temperature | V <sub>IN</sub> = 0 V | 150 | 175 | 200 | °C | | T <sub>TR</sub> <sup>(3)</sup> | Thermal reset temperature | | 135 | | | °C | | T <sub>HYST</sub> <sup>(3)</sup> | Thermal hysteresis | | 7 | 15 | | °C | - 1. The device is able to pass the ESD and ISO pulse requirements as specified in the *Table 15*. - 2. $\,\, T_{TSD}$ is the minimum threshold temperature between HS and LS $\,$ - 3. Valid for both HSD and LSD Table 10. Current sense (8 V < V<sub>CC</sub> < 21 V) | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |---------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------------| | Κ <sub>0</sub> | lout/Isense | I <sub>OUT</sub> = 3 A, V <sub>SENSE</sub> = 0.5 V,<br>T <sub>j</sub> = -40 °C to 150°C | 4670 | 7110 | 10110 | | | dK <sub>0</sub> /K <sub>0</sub> | Analog current sense ratio drift | I <sub>OUT</sub> = 3 A; V <sub>SENSE</sub> = 0.5 V,<br>T <sub>j</sub> = -40 °C to 150 °C | -19 | | 19 | % | | K <sub>1</sub> | lout/Isense | I <sub>OUT</sub> = 8 A, V <sub>SENSE</sub> = 1.3V,<br>T <sub>j</sub> = -40 °C to 150°C | 6060 | 7030 | 8330 | | | dK <sub>1</sub> /K <sub>1</sub> | Analog current sense ratio drift | I <sub>OUT</sub> = 8 A; V <sub>SENSE</sub> = 1.3V,<br>T <sub>j</sub> = -40 °C to 150 °C | -14 | | 14 | % | | К <sub>2</sub> | lout/Isense | $I_{OUT}$ = 15 A, $V_{SENSE}$ = 2.4 V,<br>$T_j$ = -40 °C to 150°C | 6070 | 6990 | 7810 | | | dK <sub>2</sub> /K <sub>2</sub> | Analog current sense ratio drift | I <sub>OUT</sub> = 15 A; V <sub>SENSE</sub> = 2.4 V,<br>T <sub>j</sub> = -40 °C to 150 °C | -12 | | 12 | % | | К <sub>3</sub> | I <sub>OUT</sub> /I <sub>SENSE</sub> | I <sub>OUT</sub> = 25 A, V <sub>SENSE</sub> = 4 V,<br>T <sub>j</sub> = -40 °C to 150°C | 6000 | 6940 | 7650 | | | dK <sub>3</sub> /K <sub>3</sub> | Analog current sense ratio drift | I <sub>OUT</sub> =25 A; V <sub>SENSE</sub> = 4 V,<br>T <sub>j</sub> = -40 °C to 150 °C | -12 | | 12 | % | | V <sub>SENSE</sub> | Max analog sense output voltage | $I_{OUT}$ = 15 A, $R_{SENSE}$ = 1.1 k $\Omega$ | 5 | | | <b>&gt;</b> | | 1 | Analog sense leakage current | $I_{OUT} = 0 \text{ A, } V_{SENSE} = 0 \text{ V, } V_{CSD} = 5 \text{ V,}$<br>$V_{IN} = 0 \text{ V,}$<br>$T_{j} = -40 \text{ to } 150^{\circ}\text{C}$ | 0 | | 5 | | | ISENSEO | Analog sense leakage current | $I_{OUT} = 0 \text{ A, V}_{SENSE} = 0 \text{ V, V}_{CSD} = 0 \text{ V,}$<br>$V_{IN} = 5 \text{ V,}$<br>$T_{j} = -40 \text{ to } 150^{\circ}\text{C}$ | 0 | | 100 | μA<br>100 | | t <sub>DSENSEH</sub> | Delay response time from falling edge of CS_DIS pin | V <sub>IN</sub> = 5 V, V <sub>SENSE</sub> < 4 V, I <sub>OUT</sub> = 8 A,<br>I <sub>SENSE</sub> = 90% of I <sub>SENSEmax</sub><br>(see fig <i>Figure 13</i> ) | | | 50 | μs | | t <sub>DSENSEL</sub> | Delay response time from rising edge of CS_DIS pin | V <sub>IN</sub> = 5 V, V <sub>SENSE</sub> < 4 V, I <sub>OUT</sub> = 8 A,<br>I <sub>SENSE</sub> = 10% of I <sub>SENSEmax</sub><br>(see fig <i>Figure 13</i> ) | | | 20 | μs | Table 11. Charge pump | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |------------------|-----------------------------|------------------------------------------------|---------------------|------|----------------------|------| | V <sub>CP</sub> | Charge pump output | EN <sub>X</sub> = 5 V | V <sub>CC</sub> + 5 | | V <sub>CC</sub> + 10 | V | | V CP | voltage | EN <sub>X</sub> = 5 V, V <sub>CC</sub> = 4.5 V | | 10.5 | | v | | I <sub>BAT</sub> | Charge pump standby current | EN <sub>A</sub> = EN <sub>B</sub> = 0 V | | 200 | | nA | ### 2.4 Waveforms and truth table In normal operating conditions the $\mathsf{DIAG}_X/\mathsf{EN}_X$ pin is considered as an input pin by the device. This pin must be externally pulled-high PWM pin usage: in all cases, a "0" on the PWM pin turns-off both $LS_A$ and $LS_B$ switches. When PWM rises back to "1", $LS_A$ or $LS_B$ turn-on again depending on the input pin state. Table 12. Truth table in normal operating conditions | INA | IN <sub>B</sub> | DIAG <sub>A</sub> /EN <sub>A</sub> | DIAG <sub>B</sub> /EN <sub>B</sub> | OUTA | OUTB | CS (V <sub>CSD</sub> = 0 V) | Operating mode | |-----|-----------------|------------------------------------|------------------------------------|------|------|------------------------------------------|--------------------------| | 1 | 1 | 1 | 1 | Н | Н | High imp. | Brake to V <sub>CC</sub> | | 1 | 0 | 1 | 1 | Н | L | I <sub>SENSE</sub> = I <sub>OUT</sub> /K | Clockwise (CW) | | 0 | 1 | 1 | 1 | L | Н | I <sub>SENSE</sub> = I <sub>OUT</sub> /K | Counterclockwise (CCW) | | 0 | 0 | 1 | 1 | L | L | High imp. | Brake to GND | $V_{\mathsf{BAT}}$ Reg 5V + 5V <u>ω</u> T**¥** T□ G 3.3K 3.3K Vcc DIAG<sub>B</sub>/EN<sub>B</sub> Vват 1K СP 1K DIAGA/ENA 1K HSA PWM μС OUTB OUTA $\mathsf{IN}_\mathsf{B}$ INA 1K LSA LSB CS 10K С 33nF 1.5K GND<sub>A</sub> GNDB Note: The external N-channel Power MOSFET used for the reverse battery protection should have the following characteristics: - BVdss > 20 V (for a reverse battery of -16 V); - R<sub>DS(on)</sub> < 1/3 of H-bridge total R<sub>DS(on)</sub> - Standard Logic Gate Driving Figure 4. Typical application circuit for DC to 20 kHz PWM operation with reverse battery protection (option A) **57**/ Vcc Reg 5V +5V СР Vcc **V**BAT 3.3K 3.3K DIAG<sub>B</sub>/EN<sub>B</sub> 1K DIAGA/FNA 1K μС OUTB INA 1K $\mathsf{IN}_\mathsf{B}$ LSA 1K LSB 10K CS С 33nF 1.5K $\overline{\mathsf{GND}}_\mathsf{A}$ **GND**<sub>B</sub> 100K / Note: The value of the blocking capacitor (C) depends on the application conditions and defines voltage and current ripple onto supply line at PWM Figure 5. Typical application circuit for DC to 20 kHz PWM operation with reverse battery protection (option B) operation. Stored energy of the motor inductance may flyback into the blocking capacitor, if the bridge driver goes into 3-state. This causes a hazardous overvoltage if the capacitor is not big enough. As basic orientation, 500 µF per 10 A load current is recommended. | INA | IN <sub>B</sub> | DIAG <sub>A</sub> /EN <sub>A</sub> | DIAG <sub>B</sub> /EN <sub>B</sub> | OUTA | OUTB | CS (V <sub>CSD</sub> =0V) | |-----|-----------------|------------------------------------|------------------------------------|----------|-----------|---------------------------| | 1 | 1 | | | | Н | High | | ' | 0 | | 1 | | L | impedance | | 0 | 1 | 0 | | OPEN | Н | I <sub>OUTB</sub> /K | | | 0 | | | | L | High | | Х | Х | | 0 | | OPEN | impedance | | | | Fault Inf | ormation | Protecti | on Action | | Table 13. Truth table in fault conditions (detected on OUT<sub>A</sub>) Note: In normal operating conditions the $DIAG_X/EN_X$ pin is considered an input pin by the device. This pin must be externally pulled high. In case of a fault condition the $DIAG_X/EN_X$ pin is considered an output pin by the device. 16/38 DocID15701 Rev 10 The fault conditions are: - overtemperature on one or both high-sides (for example, if a short to ground occurs as it could be the case described in line 1 and 2 in the *Table 14*); - Short to battery condition on the output (saturation detection on the low-side Power MOSFET). Possible origins of fault conditions may be: - OUT<sub>A</sub> is shorted to ground. It follows that, high-side A is in overtemperature state. - OUT<sub>A</sub> is shorted to V<sub>CC</sub>. It follow that, low-side Power MOSFET is in saturation state. When a fault condition is detected, the user can know which power element is in fault by monitoring the $IN_A$ , $IN_B$ , $DIAG_A/EN_A$ and $DIAG_B/EN_B$ pins. In any case, when a fault is detected, the faulty leg of the bridge is latched off. To turn-on the respective output (OUT<sub>X</sub>) again, the input signal must rise from low-level to high-level. Figure 6. Behavior in fault condition (how a fault can be cleared) Note: In case of the fault condition is not removed, the procedure for unlatching and sending the device in Stby mode is: - Clear the fault in the device (toggle: INA if ENA=0 or INB if ENB=0) - Pull low all inputs, PWM and Diag/EN pins within tDEL. If the Diag/En pins are already low, PWM=0, the fault can be cleared simply toggling the input. The device enters in stby mode as soon as the fault is cleared. Table 14. Electrical transient requirements (part 1) | ISO T/R | | | Test | level | | |----------------------|---------|---------|---------|---------|---------------------| | 7637/1<br>Test pulse | ı | II | III | IV | Delay and impedance | | 1 | -25 V | -50 V | -75 V | -100 V | 2 ms, 10 Ω | | 2 | +25 V | +50 V | +75 V | +100 V | 0.2 ms, 10 $\Omega$ | | 3a | -25 V | -50 V | -100 V | -150 V | 0.1 μs, 50 Ω | | 3b | +25 V | +50 V | +75 V | +100 V | 0.1 μs, 50 Ω | | 4 | -4 V | -5 V | -6 V | -7 V | 100 ms, 0.01 Ω | | 5 | +26.5 V | +46.5 V | +66.5 V | +86.5 V | 400 ms, 2 Ω | Table 15. Electrical transient requirements (part 2) | ISO T/R | | Test I | evels | | |----------------------|---|--------|-------|----| | 7637/1<br>Test pulse | I | II | III | IV | | 1 | С | С | С | С | | 2 | С | С | С | С | | 3a | С | С | С | С | | 3b | С | С | С | С | | 4 | С | С | С | С | | 5 | С | Е | Е | E | Table 16. Electrical transient requirements (part 3) | Class | Contents | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | All functions of the device are performed as designed after exposure to disturbance. | | E | One or more functions of the device are not performed as designed after exposure to disturbance and cannot be returned to proper operation without replacing the device. | 18/38 DocID15701 Rev 10 ### 2.5 Reverse battery protection Against reverse battery condition the charge pump feature allows to use an external N-channel MOSFET connected as shown in the typical application circuit (see *Figure 4*). As alternative option, a N-channel MOSFET connected to GND pin can be used (see typical application circuit in figure *Figure 5*). With this configuration we recommend to short $V_{BAT}$ pin to $V_{CC}$ . The device sustains no more than -30 A in reverse battery conditions because of the two body diodes of the power MOSFETs. Additionally, in reverse battery condition the I/Os of VNH5019A-E is pulled-down to the $V_{CC}$ line (approximately -1.5 V). Series resistor must be inserted to limit the current sunk from the microcontroller I/Os. If $I_{Rmax}$ is the maximum target reverse current through microcontroller I/Os, series resistor is: $$R = \frac{V_{IOs} - V_{CC}}{I_{Rmax}}$$ Figure 7. Definition of the delay time measurement Figure 8. Definition of the low-side switching times Figure 10. Definition of dynamic cross conduction current during a PWM operation NORMAL OPERATION (DIAG $_A$ /EN $_A$ =1, DIAG $_B$ /EN $_B$ =1) LOAD CONNECTED BETWEEN OUTA, OUTB DIAG<sub>A</sub>/EN<sub>A</sub> DIAG<sub>B</sub>/EN<sub>B</sub> $\mathsf{IN}_\mathsf{A}$ $\mathsf{IN}_\mathsf{B}$ **PWM** $OUT_A$ OUTB I<sub>OUTA</sub>-><sub>OUTB</sub> CS (\*) ⇔ t<sub>DEL</sub> CS\_DIS (\*) CS BEHAVIOUR DURING PWM MODE DEPENDS ON PWM FREQUENCY AND DUTY CYCLE NORMAL OPERATION (DIAG\_A/EN\_a=1, DIAG\_B/EN\_B=0 and DIAG\_A/EN\_A=0, DIAG\_B/EN\_B=1) LOAD CONNECTED BETWEEN OUT\_A, OUT\_B DIAG<sub>A</sub>/EN<sub>A</sub> DIAG<sub>B</sub>/EN<sub>B</sub> $\mathsf{IN}_\mathsf{A}$ $\mathsf{IN}_\mathsf{B}$ PWM $OUT_A$ $OUT_B$ I<sub>OUTA</sub>-><sub>OUTB</sub> CS CS\_DIS CURRENT LIMITATION/THERMAL SHUTDOWN or $\mathrm{OUT}_\mathrm{A}$ SHORTED TO GROUND $IN_A$ $IN_B$ $I_{\text{OUTA}}$ ->OUTB T<sub>TSD\_HSA</sub> $T_{\underline{i}} = T_{TSD}$ $T_{TR\_HSA}$ < T<sub>TSD</sub> $\mathsf{T}_j > \mathsf{T}_\mathsf{TR}$ $T_{jHSA}$ $\mathsf{DIAG}_\mathsf{A}/\mathsf{EN}_\mathsf{A}$ $\mathsf{DIAG}_\mathsf{B}/\mathsf{EN}_\mathsf{B}$ CS CS\_DIS normal operation normal operation OUT<sub>A</sub> shorted to ground Figure 11. Waveforms in full bridge operation (part 1) Figure 12. Waveforms in full bridge operation (part 2) INPUT CS\_DIS LOAD CURRENT CURRENT SENSE today Figure 13. Definition of delay response time of sense current The VNH5019A-E can be used as a high power half-bridge driver achieving an on-resistance per leg of 9.5 m $\Omega$ . The figure below shows the suggested configuration: Figure 14. Half-bridge configuration The VNH5019A-E can easily be designed in multi-motor driving applications such as seat positioning systems where only one motor must be driven at a time. The $DIAG_X/EN_X$ pins allow the unused half-bridges to be put into high-impedance. The diagram that follows shows the suggested configuration: 47/ Figure 15. Multi-motor configuration