

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# P-Channel Enhancement-Mode Vertical DMOS FETs

#### **Features**

- Free from secondary breakdown
- Low power drive requirement
- Ease of paralleling
- Low C<sub>ISS</sub> and fast switching speeds
- **Excellent thermal stability**
- Integral source-drain diode
- High input impedance and high gain

## **Applications**

- Motor controls
- Converters
- **Amplifiers**
- Switches
- Power supply circuits
- Drivers (relays, hammers, solenoids, lamps, memories, displays, bipolar transistors, etc.)

### **General Description**

This enhancement-mode (normally-off) transistor utilizes a vertical DMOS structure and Supertex's well-proven, silicon-gate manufacturing process. This combination produces a device with the power handling capabilities of bipolar transistors and the high input impedance and positive temperature coefficient inherent in MOS devices. Characteristic of all MOS structures, this device is free from thermal runaway and thermally-induced secondary breakdown.

Supertex's vertical DMOS FETs are ideally suited to a wide range of switching and amplifying applications where very low threshold voltage, high breakdown voltage, high input impedance, low input capacitance, and fast switching speeds are desired.

### **Ordering Information**

| Part Number    | Package Option | Packing   |
|----------------|----------------|-----------|
| VP0808L-G      | TO-92          | 1000/Bag  |
| VP0808L-G P002 |                |           |
| VP0808L-G P003 |                |           |
| VP0808L-G P005 | TO-92          | 2000/Reel |
| VP0808L-G P013 |                |           |
| VP0808L-G P014 |                |           |

<sup>-</sup>G denotes a lead (Pb)-free / RoHS compliant package.

## Absolute Maximum Ratings

| Parameter                         | Value             |
|-----------------------------------|-------------------|
| Drain-to-source voltage           | BV <sub>DSS</sub> |
| Drain-to-gate voltage             | $BV_{DGS}$        |
| Gate-to-source voltage            | ±30V              |
| Operating and storage temperature | -55°C to +150°C   |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground.

## **Typical Thermal Resistance**

| Package | $oldsymbol{	heta}_{j_{oldsymbol{a}}}$ |
|---------|---------------------------------------|
| TO-92   | 132°C/W                               |

### **Product Summary**

| BV <sub>DSS</sub> /BV <sub>DGS</sub> | R <sub>DS(ON)</sub><br>(max) | l <sub>D(ON)</sub><br>(min) |
|--------------------------------------|------------------------------|-----------------------------|
| -80V                                 | 5.0Ω                         | -1.1A                       |

## **Pin Configuration**



# **Product Marking**



Package may or may not include the following marks: Si or



Contact factory for Wafer / Die availablity.

Devices in Wafer / Die form are lead (Pb)-free / RoHS compliant.

### **Thermal Characteristics**

| Package | l <sub>□</sub><br>(continuous) <sup>†</sup> | I <sub>D</sub><br>(pulsed) | Power Dissipation<br>@T <sub>c</sub> = 25°C | l <sub>DR</sub> † | I <sub>DRM</sub> |
|---------|---------------------------------------------|----------------------------|---------------------------------------------|-------------------|------------------|
| TO-92   | -280mA                                      | -3.0A                      | 1.0W                                        | -280mA            | -3.0A            |

#### Notes:

## **Electrical Characteristics** (T<sub>4</sub> = 25°C unless otherwise specified)

| Sym                 | Parameter                                  | Min  | Тур  | Max  | Units | Conditions                                                     |  |
|---------------------|--------------------------------------------|------|------|------|-------|----------------------------------------------------------------|--|
| BV <sub>DSS</sub>   | Drain-to-source breakdown voltage          | -80  | -    | -    | V     | $V_{GS} = 0V, I_{D} = -10\mu A$                                |  |
| $V_{\rm GS(th)}$    | Gate threshold voltage                     | -1.0 | -    | -4.5 | V     | $V_{GS} = V_{DS}$ , $I_D = -1.0 \text{mA}$                     |  |
| I <sub>GSS</sub>    | Gate body leakage current                  | -    | -    | -100 | nA    | $V_{GS} = \pm 20V, V_{DS} = 0V$                                |  |
|                     |                                            | -    | -    | -10  |       | $V_{GS} = 0V, V_{DS} = Max Rating$                             |  |
| I <sub>DSS</sub>    | Zero gate voltage drain current            | -    | -    | -500 | μA    | $V_{DS}$ = 0.8 Max Rating,<br>$V_{GS}$ = 0V, $T_{A}$ = 125°C   |  |
| I <sub>D(ON)</sub>  | On-state drain current                     | -1.1 | -    | -    | Α     | V <sub>GS</sub> = -10V, V <sub>DS</sub> = -15V                 |  |
| R <sub>DS(ON)</sub> | Static drain-to-source on-state resistance | -    | -    | 5.0  | Ω     | $V_{GS} = -10V, I_{D} = -1.0A$                                 |  |
| G <sub>FS</sub>     | Forward transconductance                   | 200  | -    | -    | mmho  | $V_{DS} = -10V, I_{D} = -500 \text{mA}$                        |  |
| C <sub>ISS</sub>    | Input capacitance                          | -    | -    | 150  |       | V <sub>00</sub> = 0V.                                          |  |
| C <sub>oss</sub>    | Common source output capacitance           | -    | -    | 60   | pF    | $\begin{vmatrix} V_{GS} = 0V, \\ V_{DS} = -25V, \end{vmatrix}$ |  |
| C <sub>RSS</sub>    | Reverse transfer capacitance               | -    | -    | 25   |       | f = 1.0MHz                                                     |  |
| t <sub>d(ON)</sub>  | Turn-on time                               | -    | -    | 15   |       |                                                                |  |
| t <sub>r</sub>      | Rise time                                  | -    | -    | 40   | ne    | $V_{DD} = -25V,$                                               |  |
| t <sub>d(OFF)</sub> | Turn-off time                              | -    | -    | 30   | ns    | $I_D = -500 \text{mA},$<br>$R_{GEN} = 25\Omega$                |  |
| t,                  | Fall time                                  | -    | -    | 30   |       | GEN                                                            |  |
| V <sub>SD</sub>     | Diode forward voltage drop                 | -    | -1.2 | -    | V     | $V_{GS} = 0V, I_{SD} = -900 \text{mA}$                         |  |

#### Notes:

- 1. All D.C. parameters 100% tested at 25°C unless otherwise stated. (Pulse test: 300µs pulse, 2% duty cycle.)
- 2. All A.C. parameters sample tested.

# **Switching Waveforms and Test Circuit**



 $<sup>\</sup>uparrow$   $I_D$  (continuous) is limited by max rated  $T_i$ .

# 3-Lead TO-92 Package Outline (L)





**Front View** 

**Side View** 



**Bottom View** 

| Symb                | ool | Α    | b                 | С                 | D    | Е    | E1   | е    | e1   | L     |
|---------------------|-----|------|-------------------|-------------------|------|------|------|------|------|-------|
|                     | MIN | .170 | .014 <sup>†</sup> | .014 <sup>†</sup> | .175 | .125 | .080 | .095 | .045 | .500  |
| Dimensions (inches) | NOM | -    | -                 | -                 | -    | -    | -    | -    | -    | -     |
|                     | MAX | .210 | .022 <sup>†</sup> | .022 <sup>†</sup> | .205 | .165 | .105 | .105 | .055 | .610* |

JEDEC Registration TO-92.

Drawings not to scale.

Supertex Doc.#: DSPD-3TO92N3, Version E041009.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="http://www.supertex.com/packaging.html">http://www.supertex.com/packaging.html</a>.)

**Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." **Supertex inc.** does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the **Supertex inc.** (website: http://www.supertex.com)

©2013 **Supertex inc.** All rights reserved. Unauthorized use or reproduction is prohibited.



<sup>\*</sup> This dimension is not specified in the JEDEC drawing.

<sup>†</sup> This dimension differs from the JEDEC drawing.