Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ## Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China 3V 512M-BIT (2 x 256M-BIT) SERIAL MCP FLASH MEMORY With Multi I/O SPI & Concurrent Operations ## **Table of Contents** | 1. | GENI | ERAL DE | ESCRIPTIONS | 6 | |----|------|---------|----------------------------------------------------------------------------------|----| | 2. | FEAT | URES | | 6 | | 3. | PAC | KAGE TY | PES AND PIN CONFIGURATIONS | 7 | | | 3.1 | Pad C | onfiguration WSON 8x6-mm | 7 | | | 3.2 | Pad D | escription WSON 8x6-mm | 7 | | | 3.3 | Pin Co | onfiguration SOIC 300-mil | 8 | | | 3.4 | Pin De | escription SOIC 300-mil | 8 | | | 3.5 | | onfiguration TFBGA 8x6-mm (5x5 or 6x4 Ball Array) | | | | 3.6 | | escription TFBGA 8x6-mm | | | 4. | DEVI | | FIGURATION & PIN DESCRIPTIONS | | | | 4.1 | | MCP (SpiStack®) Device Configuration | | | | 4.2 | • | Select (/CS) | | | | 4.3 | | Input & Output (DI, DO and IO0, IO1, IO2, IO3) | | | | 4.4 | | Clock (CLK) | | | | 4.5 | | (/RESET) | | | 5. | | , | W25Q256JV) BLOCK DIAGRAM | | | 6. | FUNC | CTIONAL | _ DESCRIPTIONS | 12 | | | 6.1 | Device | e Operations | | | | | 6.1.1 | Stacked Die Operations | | | | | 6.1.2 | Standard SPI Instructions | | | | | 6.1.3 | Dual & Quad SPI Instructions | | | | | 6.1.4 | 3-Byte / 4-Byte Address Modes | | | | 0.0 | 6.1.5 | Software Reset & Hardware /RESET pin | | | _ | 6.2 | | Protection | | | 7. | | | CONFIGURATION REGISTERS | | | | 7.1 | | Registers | | | | | 7.1.1 | Program/Erase/Write In Progress (BUSY) - Status Only | | | | | 7.1.2 | Write Enable Latch (WEL) - Status Only | | | | | 7.1.3 | Block Protect Bits (BP3, BP2, BP1, BP0) - Volatile/Non-Volatile Writable | | | | | 7.1.4 | Top/Bottom Block Protect (TB) - Volatile/Non-Volatile Writable | | | | | 7.1.5 | Complement Protect (CMP) - Volatile/Non-Volatile Writable | | | | | 7.1.6 | Status Register Lock (SRL) - Volatile/Non-Volatile OTP Writable | 16 | | | | 7.1.7 | Erase/Program Suspend Status (SUS) - Status Only | 17 | | | | 7.1.8 | Security Register Lock Bits (LB3, LB2, LB1) - Volatile/Non-Volatile OTP Writable | 17 | | | | 7.1.9 | Current Address Mode (ADS) - Status Only | 17 | | | | 7.1.10 | Power-Up Address Mode (ADP) - Non-Volatile Writable | 17 | | | | 7.1.11 | Write Protect Selection (WPS) - Volatile/Non-Volatile Writable | 17 | | | | 7.1.12 | Output Driver Strength (DRV1, DRV0) - Volatile/Non-Volatile Writable | 18 | | | | 7.1.13 | Reserved Bits - Non Functional | 18 | | | | 7.1.14 | Single Die W25Q256JV Status Register Memory Protection (WPS = 0, CMP = 0) | 19 | | | | 7.1.15 | Single Die W25Q256JV Status Register Memory Protection (WPS = 0, CMP = 1) | 20 | ## W25M512JV | | | 7.1.16 | Single Die W25Q256JV Individual Block Memory Protection (WPS=1) | 21 | |----|-------|------------------|----------------------------------------------------------------------------------|----| | | 7.2 | Extend | ded Address Register - Volatile Writable Only | 22 | | 8. | INSTI | RUCTIO | NS | 23 | | | 8.1 | | e ID and Instruction Set Tables | | | | | 8.1.1 | Manufacturer and Device Identification | | | | | 8.1.2 | Instruction Set Table 1 (Standard Single SPI, 3-Byte Address Mode ADS=0)(1) | | | | | 8.1.3 | Instruction Set Table 2 (Dual/Quad SPI Instructions, 3-Byte Address Mode ADS=0) | | | | | 8.1.4 | Instruction Set Table 3 (Standard Single SPI, 4-Byte Address Mode ADS=1)(1) | | | | | 8.1.5 | Instruction Set Table 4 (Dual/Quad SPI Instructions, 4-Byte Address Mode ADS=1) | 27 | | | 8.2 | Instruc | ction Descriptions | 29 | | | | 8.2.1 | Software Die Select (C2h) | 29 | | | | 8.2.2 | Write Enable (06h) | 30 | | | | 8.2.3 | Write Enable for Volatile Status Register (50h) | 30 | | | | 8.2.4 | Write Disable (04h) | 31 | | | | 8.2.5 | Read Status Register-1 (05h), Status Register-2 (35h) & Status Register-3 (15h) | 31 | | | | 8.2.6 | Write Status Register-1 (01h), Status Register-2 (31h) & Status Register-3 (11h) | 32 | | | | 8.2.7 | Read Extended Address Register (C8h) | 34 | | | | 8.2.8 | Write Extended Address Register (C5h) | 35 | | | | 8.2.9 | Enter 4-Byte Address Mode (B7h) | 36 | | | | 8.2.10 | Exit 4-Byte Address Mode (E9h) | 36 | | | | 8.2.11 | Read Data (03h) | 37 | | | | 8.2.12 | Read Data with 4-Byte Address (13h) | 38 | | | | 8.2.13 | Fast Read (0Bh) | | | | | 8.2.14 | , , | | | | | 8.2.16 | Fast Read Dual Output (3Bh) | | | | | 8.2.17 | Fast Read Dual Output with 4-Byte Address (3Ch) | | | | | 8.2.18 | Fast Read Quad Output (6Bh) | | | | | 8.2.19 | Fast Read Quad Output with 4-Byte Address (6Ch) | | | | | 8.2.20 | Fast Read Dual I/O (BBh) | | | | | 8.2.21 | Fast Read Dual I/O with 4-Byte Address (BCh) | | | | | 8.2.22 | Fast Read Quad I/O (EBh) | | | | | 8.2.23 | Fast Read Quad I/O with 4-Byte Address (ECh) | | | | | 8.2.25 | , | | | | | 8.2.26<br>8.2.27 | Page Program (02h) Page Program with 4-Byte Address (12h) | | | | | 8.2.28 | Quad Input Page Program (32h) | | | | | 8.2.29 | | | | | | 8.2.30 | | | | | | 8.2.31 | Sector Erase with 4-Byte Address (21h) | | | | | 8.2.32 | | | | | | 8.2.33 | ` ' | | | | | 8.2.34 | | | | | | 8.2.35 | | | | | | 8.2.36 | | | | | | 8.2.37 | | | # W25M512JV | | | a vviiiuuiiu aa | | |-----|-----------|------------------------------------------------------|----| | | 8.2.3 | Read Device ID (ABh) | 62 | | | 8.2.3 | 39 Read Manufacturer / Device ID (90h) | 63 | | | 8.2.4 | 40 Read Manufacturer / Device ID Dual I/O (92h) | 64 | | | 8.2.4 | 11 Read Manufacturer / Device ID Quad I/O (94h) | 65 | | | 8.2.4 | 12 Read Unique ID Number (4Bh) | 66 | | | 8.2.4 | 43 Read JEDEC ID (9Fh) | 67 | | | 8.2.4 | 14 Read SFDP Register (5Ah) | 68 | | | 8.2.4 | , , | | | | 8.2.4 | | | | | 8.2.4 | , , , | | | | 8.2.4 | (/ | | | | 8.2.4 | , | | | | 8.2.5 | , | | | | 8.2.5 | | | | | 8.2.5 | , | | | _ | 8.2.5 | ( ) | | | 9. | | AL CHARACTERISTICS | | | | | olute Maximum Ratings <sup>(1)</sup> | | | | 9.2 Ope | rating Ranges | 77 | | | 9.3 Pow | ver-up Power-down Timing and Requirements | 78 | | | | Electrical Characteristics <sup>(1)</sup> | | | | | Measurement Conditions | | | | 9.6 AC | Electrical Characteristics (4,5) | 81 | | | 9.7 Seri | al Output Timing | 83 | | | 9.8 Seri | al Input Timing | 83 | | 10. | PACKAGE | SPECIFICATIONS | 84 | | | 10.1 8-Pa | ad WSON 8x6-mm (Package Code E) | 84 | | | 10.2 16-F | Pin SOIC 300-mil (Package Code F) | 85 | | | 10.3 24-E | Ball TFBGA 8x6-mm (Package Code B, 5x5-1 Ball Array) | 86 | | | 10.4 24-E | Ball TFBGA 8x6-mm (Package Code C, 6x4 Ball Array) | 87 | | 11. | ORDERING | INFORMATION | 88 | | | 11.1 Vali | d Part Numbers and Top Side Marking | 89 | | 12 | REVISION | · | 90 | | Figure 1a. W25M512JV Pad Assignments, 8-pad WSON 8x6-mm (Package Code E) | 7 | |-------------------------------------------------------------------------------|--------------| | Figure 1b. W25M512JV Pin Assignments, 16-pin SOIC 300-mil (Package Code F) | | | Figure 1c. W25M512JV Ball Assignments, 24-ball TFBGA 8x6-mm (Package Code B 8 | <b>ኔ</b> C)9 | | Figure 2a. W25M512JV Device Configuration | | | Figure 2b. Single Die W25Q256JV Serial Flash Memory Block Diagram | 11 | | Figure 2c. W25M512JV Serial Flash Memory Operation Diagram | 12 | | Figure 3a. Status Register-1 | 15 | | Figure 3b. Status Register-2 | 17 | | Figure 3c. Status Register-3 | 18 | | Figure 3d. Individual Block/Sector Locks (Single Die W25Q256JV) | 21 | | Figure 3e. Extended Address Register (Single Die W25Q256JV) | | | Figure 4. Software Die Select Instruction | 29 | | Figure 5. Write Enable Instruction | 30 | | Figure 6. Write Enable for Volatile Status Register Instruction | 30 | | Figure 7. Write Disable Instruction | 31 | | Figure 8. Read Status Register Instruction | 31 | | Figure 9a. Write Status Register-1/2/3 Instruction | 32 | | Figure 9b. Write Status Register-1/2 Instruction | 33 | | Figure 10. Read Extended Address Register Instruction | 34 | | Figure 11. Write Extended Address Register Instruction | 35 | | Figure 12. Enter 4-Byte Address Mode instruction | 36 | | Figure 13. Exit 4-Byte Address Mode instruction | 36 | | Figure 14. Read Data Instruction | 37 | | Figure 15. Read Data with 4-Byte Address Instruction | 38 | | Figure 16. Fast Read Instruction | 39 | | Figure 17. Fast Read with 4-Byte Address Instruction | 40 | | Figure 19. Fast Read Dual Output Instruction | 41 | | Figure 20. Fast Read Dual Output with 4-Byte Address Instruction | 42 | | Figure 21. Fast Read Quad Output Instruction | 43 | | Figure 22. Fast Read Quad Output with 4-Byte Address Instruction | | | Figure 23. Fast Read Dual I/O Instruction | 45 | | Figure 24. Fast Read Dual I/O w/ 4-Byte Address Instruction | 46 | | Figure 26. Fast Read Quad I/O Instruction | 47 | | Figure 27. Fast Read Quad I/O w/ 4-Byte Address Instruction | 48 | | Figure 29. Set Burst with Wrap Instruction | 49 | | Figure 30. Page Program Instruction | 50 | | Figure 31. Page Program with 4-Byte Address Instruction | 51 | | Figure 32. Quad Input Page Program Instruction | 52 | | Figure 33. Quad Input Page Program with 4-Byte Address Instruction | 53 | | Figure 34. Sector Erase Instruction | 54 | | Figure 35. Sector Erase with 4-Byte Address Instruction | 55 | | Figure 36, 32KB Block Frase Instruction | 56 | ## W25M512JV | | sa windond sa sa sa | | |----------------|--------------------------------------------------|----| | Figure 37. 64I | KB Block Erase Instruction | 57 | | Figure 38. 64I | KB Block Erase with 4-Byte Address Instruction | 58 | | Figure 39. Sin | ngle Die Chip Erase Instruction | 59 | | Figure 40. Era | ase/Program Suspend Instruction | 30 | | Figure 41. Era | ase/Program Resume Instruction | 31 | | Figure 42. Re | ad Device ID Instruction | 32 | | Figure 43. Re | ad Manufacturer / Device ID Instruction | 33 | | Figure 44. Re | ad Manufacturer / Device ID Dual I/O Instruction | 64 | | Figure 45. Re | ad Manufacturer / Device ID Quad I/O Instruction | 35 | | Figure 46. Re | ad Unique ID Number Instruction | 36 | | Figure 47. Re | ad JEDEC ID Instruction | 37 | | Figure 48. Re | ad SFDP Register Instruction | 36 | | Figure 49. Era | ase Security Registers Instruction | 36 | | Figure 50. Pro | ogram Security Registers Instruction | 70 | | Figure 51. Re | ad Security Registers Instruction | 71 | | Figure 52. Ind | lividual Block/Sector Lock Instruction | 72 | | Figure 53. Ind | lividual Block Unlock Instruction | 73 | | Figure 54. Re | ad Block Lock Instruction | 74 | | Figure 55. Glo | bal Block Lock Instruction | 75 | | Figure 56. Glo | bal Block Unlock Instruction | 75 | | Figure 57. En | able Reset and Reset Instruction Sequence | 76 | | Figure 58a. P | ower-up Timing and Voltage Levels | 78 | | Figure 58b. P | ower-up, Power-Down Requirement | 78 | | Figure 59. AC | Measurement I/O Waveform | 30 | #### 1. GENERAL DESCRIPTIONS The W25M512JV (2 x 256M-bit) Serial MCP (Multi Chip Package) Flash memory is based on the popular W25Q *SpiFlash®* series by stacking two individual W25Q256JV die into a standard 8-pin package. It offers the highest memory density for the low pin-count package, as well as Concurrent Operations in Serial Flash memory for the first time. The W25M *SpiStack®* series is ideal for small form factor system designs, and applications that demand high Program/Erase data throughput. The **SpiStack**® product series introduces a new "Software Die Select (C2h)" instruction, and a factory assigned "Die ID#" for each stacked die. Each W25Q256JV die can be accessed independently even though the interface is shared. The **SpiStack**® feature only allows a single die to be Active and have control of the SPI interface at any given time to avoid bus contention. The W25M512JV maintains all the *SpiFlash®* features and functions, with the support for standard SPI (Serial Peripheral Interface), Dual I/O SPI, and Quad I/O SPI read operations through the shared SPI interface: Serial Clock, Chip Select, Serial Data I/O<sub>0</sub> (DI), I/O<sub>1</sub> (DO), I/O<sub>2</sub>, and I/O<sub>3</sub>. Each W25Q256JV memory array is organized into 131,072 programmable pages of 256-Byte each. Up to 256 bytes can be programmed at a time. Pages can be erased in groups of 16 (4KB sector erase), groups of 128 (32KB block erase), groups of 256 (64KB block erase) or the entire chip (chip erase). The small 4KB sectors allow for greater flexibility in applications that require data and parameter storage. #### 2. FEATURES #### • New Family of SpiFlash® Memories - -W25M512JV: 2 x 256M-bit (2 x 32M-Byte) - Standard SPI: CLK, /CS, DI, DO - Dual SPI: CLK, /CS, IO<sub>0</sub>, IO<sub>1</sub> - Quad SPI: CLK, /CS, IO<sub>0</sub>, IO<sub>1</sub>, IO<sub>2</sub>, IO<sub>3</sub> - 3 or 4-Byte Addressing Mode - Software Die Select (C2h) - Software & Hardware Reset<sup>(1)</sup> #### • High Performance Serial Flash - 104MHz Standard/Dual/Quad SPI clocks - 208/416MHz equivalent Dual/Quad SPI - 50MB/s continuous data transfer rate - Min. 100K Program-Erase cycles per sector - More than 20-year data retention #### • Flexible "Concurrent Operations" - Independent single die access - Allows "Read while Program/Erase" - Allows "Multi Die Program/Erase" - Improves Program/Erase throughput - Reduces Suspend/Resume activities ## • Low Power, Wide Temperature Range - Single 2.7 to 3.6V power supply - 4mA active current, <20µA standby current - -40°C to +85°C operating range #### • Flexible Architecture with 4KB sectors - Uniform Sector/Block Erase (4K/32K/64K-Byte) - Program 1 to 256 byte per programmable page - Program/Erase Suspend & Resume #### Advanced Security Features - Power Supply Lock-Down and OTP protection - Top/Bottom, Complement array protection - Individual Block/Sector array protection - 64-bit Unique ID for individual die - Discoverable Parameters (SFDP) Register - 3 x 256-Byte Security Registers with OTP locks - Volatile & Non-volatile Status Register Bits #### Space Efficient Packaging - 8-pad WSON 8x6-mm - 16-pin SOIC 300-mil (with /RESET pin) - 24-ball TFBGA 8x6-mm (with /RESET pin) - Contact Winbond for other options Note: 1. Hardware /RESET pin is only available on 16-pin SOIC 300-mil and TFBGA packages. ## 3. PACKAGE TYPES AND PIN CONFIGURATIONS W25M512JV is offered in an 8-pad WSON 8x6-mm (package code E), a 16-pin SOIC 300-mil (package code F) and two 24-ball 8x6-mm TFBGA (package code B & C) packages as shown in Figure 1a-c respectively. Package diagrams and dimensions are illustrated at the end of this datasheet. ### 3.1 Pad Configuration WSON 8x6-mm Figure 1a. W25M512JV Pad Assignments, 8-pad WSON 8x6-mm (Package Code E) ## 3.2 Pad Description WSON 8x6-mm | PAD NO. | PAD NAME | I/O | FUNCTION | |---------|----------------------------|-----|--------------------------------------| | 1 | /CS | I | Chip Select Input | | 2 | DO (IO1) | I/O | Data Output (Data Input Output 1)(1) | | 3 | IO2 | I/O | Data Input Output 2 <sup>(2)</sup> | | 4 | GND | | Ground | | 5 | DI (IO0) | I/O | Data Input (Data Input Output 0)(1) | | 6 | 6 CLK I Serial Clock Input | | Serial Clock Input | | 7 | IO3 | I/O | Data Input Output 3 <sup>(2)</sup> | | 8 | VCC | | Power Supply | - 1. IO0 and IO1 are used for Standard and Dual SPI instructions. - 2. IO0 IO3 are used for Quad SPI instructions. ## 3.3 Pin Configuration SOIC 300-mil Figure 1b. W25M512JV Pin Assignments, 16-pin SOIC 300-mil (Package Code F) ## 3.4 Pin Description SOIC 300-mil | PIN NO. | PIN NAME | I/O | FUNCTION | | | |---------|----------|-----|--------------------------------------|--|--| | 1 | IO3 | I/O | Data Input Output 3 <sup>(2)</sup> | | | | 2 | VCC | | Power Supply | | | | 3 | /RESET | I | Reset Input <sup>(3)</sup> | | | | 4 | N/C | | No Connect | | | | 5 | N/C | | No Connect | | | | 6 | N/C | | No Connect | | | | 7 | /CS | I | Chip Select Input | | | | 8 | DO (IO1) | I/O | Data Output (Data Input Output 1)(1) | | | | 9 | IO2 | I/O | Data Input Output 2 <sup>(2)</sup> | | | | 10 | GND | | Ground | | | | 11 | N/C | | No Connect | | | | 12 | N/C | | No Connect | | | | 13 | N/C | | No Connect | | | | 14 | N/C | | No Connect | | | | 15 | DI (IO0) | I/O | Data Input (Data Input Output 0)(1) | | | | 16 | CLK | I | Serial Clock Input | | | - 1. IO0 and IO1 are used for Standard and Dual SPI instructions. - 2. IO0 IO3 are used for Quad SPI instructions. - 3. The /RESET pin is a dedicated hardware reset pin regardless of device settings or operation states. If the hardware reset function is not used, this pin can be left floating or connected to VCC in the system. ## 3.5 Ball Configuration TFBGA 8x6-mm (5x5 or 6x4 Ball Array) Figure 1c. W25M512JV Ball Assignments, 24-ball TFBGA 8x6-mm (Package Code B & C) ## 3.6 Ball Description TFBGA 8x6-mm | BALL NO. | PIN NAME | I/O | FUNCTION | | |----------|-----------------|-------------------------------------------|--------------------------------------|--| | A4 | /RESET | I | Reset Input <sup>(3)</sup> | | | B2 | CLK | I | Serial Clock Input | | | В3 | GND | | Ground | | | B4 | B4 VCC | | Power Supply | | | C2 | /CS | I Chip Select Input | | | | C4 | IO2 | D2 I/O Data Input Output 2 <sup>(2)</sup> | | | | D2 | D2 DO (IO1) | | Data Output (Data Input Output 1)(1) | | | D3 | D3 DI (IO0) I/O | | Data Input (Data Input Output 0)(1) | | | D4 | IO3 | I/O | Data Input Output 3 <sup>(2)</sup> | | | Multiple | NC | | No Connect | | - 1. IO0 and IO1 are used for Standard and Dual SPI instructions. - 2. IO0 IO3 are used for Quad SPI instructions. - 3. The /RESET pin is a dedicated hardware reset pin regardless of device settings or operation states. If the hardware reset function is not used, this pin can be left floating or connected to VCC in the system. #### 4. DEVICE CONFIGURATION & PIN DESCRIPTIONS ## 4.1 Serial MCP (SpiStack®) Device Configuration Figure 2a. W25M512JV Device Configuration All signal pins are shared by the stacked dies within the package. Each die is assigned a "Die ID#" in the factory. Only a single die is active at any given time, and have the control of the SPI bus to communicate with the external SPI controller. However, all the dies will accept two instructions regardless their Active or Idle status: 1) "Software Die Select (C2h)" instruction; it is used to set any single die to be active according to the 8-bit Die ID following the instruction. 2) "Software Reset (66h + 99h)" instruction; it is used to reset all the stacked dies to their power-up state. ### 4.2 Chip Select (/CS) The SPI Chip Select (/CS) pin enables and disables device operation. When /CS is high the device is deselected and the Serial Data Output (DO, or IO0, IO1, IO2, IO3) pins are at high impedance. When deselected, the devices power consumption will be at standby levels unless an internal erase, program or write status register cycle is in progress. When /CS is brought low the device will be selected, power consumption will increase to active levels and instructions can be written to and data read from the device. After power-up, /CS must transition from high to low before a new instruction will be accepted. The /CS input must track the VCC supply level at power-up and power-down (see "Write Protection" and Figure 58b). If needed, a pull-up resistor on the /CS pin can be used to accomplish this. ### 4.3 Serial Input & Output (DI, DO and IO0, IO1, IO2, IO3) The W25M512JV supports Standard SPI, Dual SPI and Quad SPI operation in each individual stacked die. All 8-bit instructions are shifted into the device through DI (IO0) pin, address and data are shifted in and out of the device through either DI & DO pins for Standard SPI instructions, IO0 & IO1 pins for Dual SPI instructions, or IO0-IO3 pins for Quad SPI instructions. #### 4.4 Serial Clock (CLK) The SPI Serial Clock Input (CLK) pin provides the timing for serial input and output operations. #### 4.5 Reset (/RESET) A dedicated hardware /RESET pin is available on SOIC-16 and TFBGA packages. When it's driven low for a minimum period of $\sim 1 \mu S$ , all stacked dies will terminate any external or internal operations and return to their power-on state. ## 5. SINGLE DIE (W25Q256JV) BLOCK DIAGRAM Figure 2b. Single Die W25Q256JV Serial Flash Memory Block Diagram #### 6. FUNCTIONAL DESCRIPTIONS #### 6.1 Device Operations Figure 2c. W25M512JV Serial Flash Memory Operation Diagram #### 6.1.1 Stacked Die Operations Once the device is power on, Die #0 will be active and have control of the SPI bus. "Software Die Select (C2h)" instruction followed by the 8-bit Die ID can be used to select the active die. The active die is available to accept any instruction issued by the controller and perform specific operations. The inactive/idle die does not accept any other instructions except the "Software Die Select (C2h)" and "Software Reset (66h + 99h)". However, the inactive/idle die can still perform internal Program/Erase operation which was initiated when the die was active. Therefore, "Read (on Active die) while Program/Erase (on Idle die)" and "Multi-die Program/Erase (both Active & Idle dies)" concurrent operations are feasible in the **SpiStack**® series. "Software Die Select (C2h)" instruction will only change the active/idle status of the stacked dies, and it will not interrupt any on-going Program/Erase operations. #### 6.1.2 Standard SPI Instructions The W25M512JV is accessed through an SPI compatible bus consisting of four signals: Serial Clock (CLK), Chip Select (/CS), Serial Data Input (DI) and Serial Data Output (DO). Standard SPI instructions use the DI input pin to serially write instructions, addresses or data to the device on the rising edge of CLK. The DO output pin is used to read data or status from the device on the falling edge of CLK. SPI bus operation Mode 0 (0,0) and 3 (1,1) are supported. The primary difference between Mode 0 and Mode 3 concerns the normal state of the CLK signal when the SPI bus master is in standby and data is not being transferred to the Serial Flash. For Mode 0, the CLK signal is normally low on the falling and rising edges of /CS. For Mode 3, the CLK signal is normally high on the falling and rising edges of /CS. #### 6.1.3 Dual & Quad SPI Instructions The W25M512JV supports Dual SPI operation when using instructions such as "Fast Read Dual Output (3Bh)" and "Fast Read Dual I/O (BBh)". These instructions allow data to be transferred to or from the device at two to three times the rate of ordinary Serial Flash devices. When using Dual SPI instructions, the DI and DO pins become bidirectional I/O pins: IO0 and IO1. The W25M512JV also supports Quad SPI operation when using instructions such as "Fast Read Quad Output (6Bh)", and "Fast Read Quad I/O (EBh)". These instructions allow data to be transferred to or from the device four to six times the rate of ordinary Serial Flash. When using Quad SPI instructions, the DI and DO pins become bidirectional IO0 and IO1, with the additional I/O pins: IO2, IO3. #### 6.1.4 3-Byte / 4-Byte Address Modes The W25M512JV provides two Address Modes that can be used to specify any byte of data in the memory array. The 3-Byte Address Mode is backward compatible to older generations of serial flash memory that only support up to 128M-bit data. To address the 256M-bit or more data in 3-Byte Address Mode, Extended Address Register must be used in addition to the 3-Byte addresses. 4-Byte Address Mode is designed to support Serial Flash Memory devices from 256M-bit to 32G-bit. The Extended Address Register is not necessary when the 4-Byte Address Mode is enabled. Upon power up, the W25M512JV can operate in either 3-Byte Address Mode or 4-Byte Address Mode, depending on the Non-Volatile Status Register Bit ADP (S17) setting. If ADP=0, the device will operate in 3-Byte Address Mode; if ADP=1, the device will operate in 4-Byte Address Mode. The factory default value for ADP is 0, ADP bit cannot be used to switch the address mode during normal operation. To switch between 3-Byte or 4-Byte Address Modes, "Enter 4-Byte Mode (B7h)" or "Exit 4-Byte Mode (E9h)" instructions must be used. The current address mode is indicated by the Status Register Bit ADS (S16). W25M512JV also supports a set of basic SPI instructions which requires dedicated 4-Byte address regardless the device Address Mode setting. Please refer to Instruction Set Tables for details. #### 6.1.5 Software Reset & Hardware /RESET pin The W25M512JV can be reset to the initial power-on state by a software Reset sequence. This sequence must include two consecutive instructions: Enable Reset (66h) & Reset (99h). If the instruction sequence is successfully accepted, the device will take approximately 30 $\mu$ S (trst) to reset. No instruction will be accepted during the reset period. For the SOIC-16 and TFBGA packages, W25M512JV provides a dedicated hardware /RESET pin. Drive the /RESET pin low for a minimum period of ~1 $\mu$ S (treest\*) will interrupt any on-going external/internal operations and reset the device to its initial power-on state. Hardware /RESET pin has higher priority than other SPI input signals (/CS, CLK, IOs). - 1. While a faster /RESET pulse (as short as a few hundred nanoseconds) will often reset the device, a minimum $1\mu S$ pulse is recommended to ensure reliable operation. - 2. There is an internal pull-up resistor for the dedicated /RESET pin on the SOIC-16 & TFBGA packages. If the reset function is not used, this pin can be left floating or connected to the VCC in the system. #### 6.2 Write Protection Applications that use non-volatile memory must take into consideration the possibility of noise and other adverse system conditions that may compromise data integrity. To address this concern, each stacked die within W25M512JV provides several means to protect the data from inadvertent writes independently. - Device resets when VCC is below threshold - Time delay write disable after Power-up - Write enable/disable instructions and automatic write disable after erase or program - Software write protection using Status Registers - Lock Down write protection for Status Register until the next power-up - Additional Individual Block/Sector Locks for array protection - One Time Program (OTP) write protection for Array\* and Security Registers using Status Register \* Note: This feature is available upon special order. Please contact Winbond for details. Upon power-up or at power-down, each stacked die will maintain a reset condition while VCC is below the threshold value of VWI, (See Power-up Timing and Voltage Levels and Figure 58a). While reset, all operations are disabled and no instructions are recognized. During power-up and after the VCC voltage exceeds VWI, all program and erase related instructions are further disabled for a time delay of tPUW. This includes the Write Enable, Page Program, Sector Erase, Block Erase, Chip Erase and the Write Status Register instructions. Note that the chip select pin (/CS) must track the VCC supply level at power-up until the VCC-min level and tVSL time delay is reached, and it must also track the VCC supply level at power-down to prevent adverse instruction sequence. If needed, a pull-up resistor on /CS pin can be used to accomplish this. After power-up the device is automatically placed in a write-disabled state with the Status Register Write Enable Latch (WEL) set to a 0. A Write Enable instruction must be issued before a Page Program, Sector Erase, Block Erase, Chip Erase or Write Status Register instruction will be accepted. After completing a program, erase or write instruction the Write Enable Latch (WEL) is automatically cleared to a write-disabled state of 0. Software controlled write protection is facilitated using the Write Status Register instruction and setting the Status Register Lock (SRL) and Block Protect (CMP, TB, BP[3:0]) bits. These settings allow a portion or the entire memory array to be configured as read only. See Status Register section for further information. Each stacked die also provides another Write Protect method using the Individual Block Locks. Each 64KB block (except the top and bottom blocks, total of 510 blocks) and each 4KB sector within the top/bottom blocks (total of 32 sectors) are equipped with an Individual Block Lock bit. When the lock bit is 0, the corresponding sector or block can be erased or programmed; when the lock bit is set to 1, Erase or Program instructions issued to the corresponding sector or block will be ignored. When the device is powered on, all Individual Block Lock bits will be 1, so the entire memory array is protected from Erase/Program. An "Individual Block Unlock (39h)" instruction must be issued to unlock any specific sector or block. The WPS bit in Status Register-3 is used to decide which Write Protect scheme should be used. When WPS=0 (factory default), the device will only utilize CMP, TB, BP[3:0] bits to protect specific areas of the array; when WPS=1, the device will utilize the Individual Block Locks for write protection. - 14 - #### 7. STATUS AND CONFIGURATION REGISTERS Three Status and Configuration Registers are provided for each stacked W25Q256JV die. The Read Status Register-1/2/3 instructions can be used to provide status on the availability of the flash memory array, whether the device is write enabled or disabled, the state of write protection, Security Register lock status, Erase/Program Suspend status, output driver strength, power-up and current Address Mode. The Write Status Register instruction can be used to configure the device write protection features, Security Register OTP locks, output driver strength and power-up Address Mode. Write access to the Status Registers is controlled by the state of the volatile/non-volatile Status Register Lock bit (SRL), and the Write Enable instruction. ### 7.1 Status Registers Figure 3a. Status Register-1 #### 7.1.1 Program/Erase/Write In Progress (BUSY) - Status Only BUSY is a read only bit in the status register (S0) that is set to a 1 state when the device is executing a Page Program, Quad Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Register or Erase/Program Security Register instruction. During this time the device will ignore further instructions except for the Read Status Register and Erase/Program Suspend instruction (see tw, tPP, tSE, tBE, and tCE in AC Characteristics). When the program, erase or write status/security register instruction has completed, the BUSY bit will be cleared to a 0 state indicating the device is ready for further instructions. Read Status Register instruction can always be used to poll the BUSY status during internal operations to determine if the operation has finished. #### 7.1.2 Write Enable Latch (WEL) - Status Only Write Enable Latch (WEL) is a read only bit in the status register (S1) that is set to 1 after executing a Write Enable Instruction. The WEL status bit is cleared to 0 when the device is write disabled. A write disable state occurs upon power-up or after any of the following instructions: Write Disable, Page Program, Quad Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Register, Erase Security Register and Program Security Register. ### 7.1.3 Block Protect Bits (BP3, BP2, BP1, BP0) - Volatile/Non-Volatile Writable The Block Protect Bits (BP3, BP2, BP1, BP0) are read/write bits in the status register (S5, S4, S3, and S2) that provide Write Protection control and status to the memory array. Block Protect bits can be set using the Write Status Register Instruction (see tw in AC characteristics). All, none or a portion of the memory array can be protected from Program and Erase instructions (see Status Register Memory Protection table). The factory default setting for the Block Protection Bits is 0, none of the array protected. #### 7.1.4 Top/Bottom Block Protect (TB) - Volatile/Non-Volatile Writable The Top/Bottom bit (TB) controls if the Block Protect Bits (BP3, BP2, BP1, BP0) protect from the Top (TB=0) or the Bottom (TB=1) of the array as shown in the Status Register Memory Protection table. The factory default setting is TB=0. The TB bit can be set with the Write Status Register Instruction depending on the state of the SRL and WEL bits. #### 7.1.5 Complement Protect (CMP) - Volatile/Non-Volatile Writable The Complement Protect bit (CMP) is a read/write bit in the status register (S14). It is used in conjunction with TB, BP3, BP2, BP1 and BP0 bits to provide more flexibility for the array protection. Once CMP is set to 1, previous array protection set by TB, BP3, BP2, BP1 and BP0 will be reversed. For instance, when CMP=0, a top 64KB block can be protected while the rest of the array is not; when CMP=1, the top 64KB block will become unprotected while the rest of the array become read-only. Please refer to the Status Register Memory Protection table for details. The default setting is CMP=0. ## 7.1.6 Status Register Lock (SRL) - Volatile/Non-Volatile OTP Writable The Status Register Lock bit (SRL) is a volatile/non-volatile read/write bit in the status register (S8). The SRL bit controls the method of write protection to the Status Registers: temporary Power Lock-Down or permanently One Time Program OTP. | SRL | Status Register Lock | Description | | | |-----|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|--| | 0 | Non-Lock | Status Registers are unlocked. | | | | 1 | Power Lock-Down<br>(Temporary/Volatile) | Status Registers are locked and cannot be written to until the next power-down, power-up cycle to reset SRL=0. | | | | | One Time Program <sup>(1)</sup><br>(Permanently/Non-Volatile) | A special instruction flow can be used to permanently OTP lock the Status Registers. | | | #### Note: 1. Please contact Winbond for details regarding the special instruction sequence. Figure 3b. Status Register-2 #### 7.1.7 Erase/Program Suspend Status (SUS) - Status Only The Suspend Status bit is a read only bit in the status register (S15) that is set to 1 after executing an Erase/Program Suspend (75h) instruction. The SUS status bit is cleared to 0 by Erase/Program Resume (7Ah) instruction as well as a power-down, power-up cycle. #### 7.1.8 Security Register Lock Bits (LB3, LB2, LB1) - Volatile/Non-Volatile OTP Writable The Security Register Lock Bits (LB3, LB2, LB1) are non-volatile One Time Program (OTP) bits in Status Register (S13, S12, S11) that provide the write protect control and status to the Security Registers. The default state of LB3-1 is 0, Security Registers are unlocked. LB3-1 can be set to 1 individually using the Write Status Register instruction. LB3-1 are One Time Programmable (OTP), once it's set to 1, the corresponding 256-Byte Security Register will become read-only permanently. #### 7.1.9 Current Address Mode (ADS) - Status Only The Current Address Mode bit is a read only bit in the Status Register-3 that indicates which address mode the device is currently operating in. When ADS=0, the device is in the 3-Byte Address Mode, when ADS=1, the device is in the 4-Byte Address Mode. #### 7.1.10 Power-Up Address Mode (ADP) - Non-Volatile Writable The ADP bit is a non-volatile bit that determines the initial address mode when the device is powered on or reset. This bit is only used during the power on or device reset initialization period, and it is only writable by the non-volatile Write Status sequence (06h + 11h). When ADP=0 (factory default), the device will power up into 3-Byte Address Mode, the Extended Address Register must be used to access memory regions beyond 128Mb. When ADP=1, the device will power up into 4-Byte Address Mode directly. ### 7.1.11 Write Protect Selection (WPS) - Volatile/Non-Volatile Writable The WPS bit is used to select which Write Protect scheme should be used. When WPS=0 (factory default), the device will use the combination of CMP, TB, BP[3:0] bits to protect a specific area of the memory array. When WPS=1, the device will utilize the Individual Block Locks to protect any individual sector or blocks. The default value for all Individual Block Lock bits is 1 upon device power on or after reset. #### S23 S22 S21 S20 S19 S18 S17 **S16** (R) DRV<sub>1</sub> DRV<sub>0</sub> (R) (R) **WPS** ADP ADS Reserved Output Driver Strenath (Volatile/Non-Volatile Writable) Reserved -Write Protect Selection (Volatile/Non-Volatile Writable) Power Up Address Mode (Non-Volatile Writable) Figure 3c. Status Register-3 ## 7.1.12 Output Driver Strength (DRV1, DRV0) - Volatile/Non-Volatile Writable **Esses** winbond **es** The DRV1 & DRV0 bits are used to determine the output driver strength for the Read operations. | DRV1, DRV0 | Driver Strength | | | |------------|-----------------------|--|--| | 0, 0 | 100% | | | | 0, 1 | 75% | | | | 1, 0 | 50% | | | | 1, 1 | 25% (default setting) | | | #### 7.1.13 Reserved Bits - Non Functional Current Address Mode (Status-Only) There are a few reserved Status Register bits that may be read out as a "0" or "1". It is recommended to ignore the values of those bits. During a "Write Status Register" instruction, the Reserved Bits can be written as "0" or "1", but there will not be any effects. ## 7.1.14 Single Die W25Q256JV Status Register Memory Protection (WPS = 0, CMP = 0) | STATUS REGISTER <sup>(1)</sup> | | | | | W25M512JV (256M-BIT / 32M-BYTE) MEMORY PROTECTION <sup>(2)</sup> | | | | |--------------------------------|-----|-----|-----|-----|------------------------------------------------------------------|------------------------|-------------------|-------------------| | ТВ | BP3 | BP2 | BP1 | BP0 | PROTECTED<br>BLOCK(S) | PROTECTED<br>ADDRESSES | PROTECTED DENSITY | PROTECTED PORTION | | Х | 0 | 0 | 0 | 0 | NONE | NONE | NONE | NONE | | 0 | 0 | 0 | 0 | 1 | 511 | 01FF0000h - 01FFFFFFh | 64KB | Upper 1/512 | | 0 | 0 | 0 | 1 | 0 | 510 thru 511 | 01FE0000h - 01FFFFFFh | 128KB | Upper 1/256 | | 0 | 0 | 0 | 1 | 1 | 508 thru 511 | 01FC0000h - 01FFFFFFh | 256KB | Upper 1/128 | | 0 | 0 | 1 | 0 | 0 | 504 thru 511 | 01F80000h - 01FFFFFFh | 512KB | Upper 1/64 | | 0 | 0 | 1 | 0 | 1 | 496 thru 511 | 01F00000h - 01FFFFFFh | 1MB | Upper 1/32 | | 0 | 0 | 1 | 1 | 0 | 480 thru 511 | 01E00000h - 01FFFFFh | 2MB | Upper 1/16 | | 0 | 0 | 1 | 1 | 1 | 448 thru 511 | 01C00000h - 01FFFFFh | 4MB | Upper 1/8 | | 0 | 1 | 0 | 0 | 0 | 384 thru 511 | 01800000h - 01FFFFFh | 8MB | Upper 1/4 | | 0 | 1 | 0 | 0 | 1 | 256 thru 511 | 01000000h - 01FFFFFh | 16MB | Upper 1/2 | | 1 | 0 | 0 | 0 | 1 | 0 | 00000000h - 0000FFFFh | 64KB | Lower 1/512 | | 1 | 0 | 0 | 1 | 0 | 0 thru 1 | 00000000h - 0001FFFFh | 128KB | Lower 1/256 | | 1 | 0 | 0 | 1 | 1 | 0 thru 3 | 00000000h - 0003FFFFh | 256KB | Lower 1/128 | | 1 | 0 | 1 | 0 | 0 | 0 thru 7 | 00000000h - 0007FFFFh | 512KB | Lower 1/64 | | 1 | 0 | 1 | 0 | 1 | 0 thru 15 | 00000000h - 000FFFFh | 1MB | Lower 1/32 | | 1 | 0 | 1 | 1 | 0 | 0 thru 31 | 00000000h - 001FFFFFh | 2MB | Lower 1/16 | | 1 | 0 | 1 | 1 | 1 | 0 thru 63 | 00000000h - 003FFFFFh | 4MB | Lower 1/8 | | 1 | 1 | 0 | 0 | 0 | 0 thru 127 | 00000000h - 007FFFFh | 8MB | Lower 1/4 | | 1 | 1 | 0 | 0 | 1 | 0 thru 255 | 00000000h - 00FFFFFh | 16MB | Lower 1/2 | | Х | 1 | 1 | 0 | Х | 0 thru 511 | 00000000h - 01FFFFFh | 32MB | ALL | | Х | 1 | Х | 1 | Х | 0 thru 511 | 00000000h - 01FFFFFh | 32MB | ALL | - 1. X = don't care - 2. If any Erase or Program instruction specifies a memory region that contains protected data portion, this instruction will be ignored. ## 7.1.15 Single Die W25Q256JV Status Register Memory Protection (WPS = 0, CMP = 1) | STATUS REGISTER <sup>(1)</sup> | | | | | W25M512JV (256M-BIT / 32M-BYTE) MEMORY PROTECTION <sup>(2)</sup> | | | | | |--------------------------------|-----|-----|-----|-----|------------------------------------------------------------------|------------------------|-------------------|-------------------|--| | ТВ | BP3 | BP2 | BP1 | BP0 | PROTECTED<br>BLOCK(S) | PROTECTED<br>ADDRESSES | PROTECTED DENSITY | PROTECTED PORTION | | | Х | 0 | 0 | 0 | 0 | ALL | 00000000h - 01FFFFFh | ALL | ALL | | | 0 | 0 | 0 | 0 | 1 | 0 thru 510 | 00000000h - 01FEFFFFh | 32,704KB | Lower 511/512 | | | 0 | 0 | 0 | 1 | 0 | 0 thru 509 | 00000000h - 01FDFFFFh | 32,640KB | Lower 255/256 | | | 0 | 0 | 0 | 1 | 1 | 0 thru 507 | 00000000h - 01FBFFFFh | 32,512KB | Lower 127/128 | | | 0 | 0 | 1 | 0 | 0 | 0 thru 503 | 00000000h - 01F7FFFh | 32,256KB | Lower 63/64 | | | 0 | 0 | 1 | 0 | 1 | 0 thru 495 | 00000000h - 01EFFFFh | 31MB | Lower 31/32 | | | 0 | 0 | 1 | 1 | 0 | 0 thru 479 | 00000000h - 01DFFFFFh | 30MB | Lower 15/16 | | | 0 | 0 | 1 | 1 | 1 | 0 thru 447 | 00000000h - 01BFFFFFh | 28MB | Lower 7/8 | | | 0 | 1 | 0 | 0 | 0 | 0 thru 383 | 00000000h - 017FFFFh | 24MB | Lower 3/4 | | | 0 | 1 | 0 | 0 | 1 | 0 thru 255 | 00000000h - 00FFFFFh | 16MB | Lower 1/2 | | | 1 | 0 | 0 | 0 | 1 | 1 thru 511 | 00010000h - 01FFFFFh | 32,704KB | Upper 511/512 | | | 1 | 0 | 0 | 1 | 0 | 2 thru 511 | 00020000h - 01FFFFFh | 32,640KB | Upper 255/256 | | | 1 | 0 | 0 | 1 | 1 | 4 thru 511 | 00040000h - 01FFFFFh | 32,512KB | Upper 127/128 | | | 1 | 0 | 1 | 0 | 0 | 8 thru 511 | 00080000h - 01FFFFFh | 32,256KB | Upper 63/64 | | | 1 | 0 | 1 | 0 | 1 | 16 thru 511 | 00100000h - 01FFFFFFh | 31MB | Upper 31/32 | | | 1 | 0 | 1 | 1 | 0 | 32 thru 511 | 00200000h - 01FFFFFh | 30MB | Upper 15/16 | | | 1 | 0 | 1 | 1 | 1 | 64 thru 511 | 00400000h - 01FFFFFh | 28MB | Upper 7/8 | | | 1 | 1 | 0 | 0 | 0 | 128 thru 511 | 00800000h - 01FFFFFh | 24MB | Upper 3/4 | | | 1 | 1 | 0 | 0 | 1 | 256 thru 511 | 01000000h - 01FFFFFh | 16MB | Upper 1/2 | | | Х | 1 | 1 | 0 | Х | NONE | NONE | NONE | NONE | | | Х | 1 | Х | 1 | Х | NONE | NONE | NONE | NONE | | - 1. X = don't care - 2. If any Erase or Program instruction specifies a memory region that contains protected data portion, this instruction will be ignored. ## 7.1.16 Single Die W25Q256JV Individual Block Memory Protection (WPS=1) Figure 3d. Individual Block/Sector Locks (Single Die W25Q256JV) - 1. Individual Block/Sector protection is only valid when WPS=1. - 2. All individual block/sector lock bits are set to 1 by default after power up, all memory array is protected. ## 7.2 Extended Address Register - Volatile Writable Only In addition to the Status Registers, each W25Q256JV device provides a volatile Extended Address Register which consists of the 4<sup>th</sup> byte of memory address. The Extended Address Register is used only when the device is operating in the 3-Byte Address Mode (ADS=0). The lower 128Mb memory array (00000000h – 00FFFFFFh) is selected when A24=0, all instructions with 3-Byte addresses will be executed within that region. When A24=1, the upper 128Mb memory array (01000000h – 01FFFFFFh) will be selected. If the device powers up with ADP bit set to 1, or an "Enter 4-Byte Address Mode (B7h)" instruction is issued, the device will require 4-Byte address input for all address related instructions, and the Extended Address Register setting will be ignored. However, any instruction with 4-byte address input will replace the Extended Address Register Bits (A31-A24) with new settings. Upon power up or after the execution of a Software/Hardware Reset, the Extended Address Register values will be cleared to 0. Figure 3e. Extended Address Register (Single Die W25Q256JV) #### 8. INSTRUCTIONS The Standard/Dual/Quad SPI instruction set of each individual stacked die in W25M512JV consists of 59 basic instructions that are fully controlled through the SPI bus. Instructions are initiated with the falling edge of Chip Select (/CS). The first byte of data clocked into the DI input provides the instruction code. Data on the DI input is sampled on the rising edge of clock with most significant bit (MSB) first. | SPI I/O Protocols | 3-Byte Address Mode (ADS=0) | 4-Byte Address Mode (ADS=1) | | |------------------------|-----------------------------|-----------------------------|--| | Standard/Dual/Quad SPI | Instruction Set Table 1 & 2 | Instruction Set Table 3 & 4 | | Instructions vary in length from a single byte to several bytes and may be followed by address bytes, data bytes, dummy bytes (don't care), and in some cases, a combination. In the following instruction tables, depending on the number I/O pins for either command, address or data Input/Output, instructions are grouped by the (x-x-x) SPI protocol notation. | SPI I/O Protocols | Command Byte Input | Address Byte Input | Data Byte Input/Output | |-------------------|--------------------|------------------------|--------------------------| | (1-1-1) | X1 (DI) / 8 clocks | X1 (DI) / 8 clocks | X1 (DI or DO) / 8 clocks | | (1-1-2) | X1 (DI) / 8 clocks | X1 (DI) / 8 clocks | X2 (DI, DO) / 4 clocks | | (1-1-4) | X1 (DI) / 8 clocks | X1 (DI) / 8 clocks | X4 (IO 0~3) / 2 clocks | | (1-2-2) | X1 (DI) / 8 clocks | X2 (DI, DO) / 4 clocks | X2 (DI, DO) / 4 clocks | | (1-4-4) | X1 (DI) / 8 clocks | X4 (IO 0~3) / 2 clocks | X4 (IO 0~3) / 2 clocks | Instructions are completed with the rising edge of edge /CS. Clock relative timing diagrams for each instruction are included in Figures 4 through 57. All read instructions can be completed after any clocked bit. However, all instructions that Write, Program or Erase must complete on a byte boundary (/CS driven high after a full 8-bits have been clocked), otherwise the instruction will be ignored. This feature further protects the device from inadvertent writes. Additionally, while the memory is being programmed or erased, or when the Status Register is being written, all instructions except for Read Status Register will be ignored until the program or erase cycle has completed. "Software Die Select" and "Software Reset" will always be accepted to switch the Active/Idle status of any stacked die, regardless the operating status of the die. #### 8.1 Device ID and Instruction Set Tables #### 8.1.1 Manufacturer and Device Identification | MANUFACTURER ID | (MF7 - MF0) | | |------------------------------------|--------------------|--------------| | Winbond Serial Flash | EFh | | | Device ID | (ID7 - ID0) | (ID15 - ID0) | | Instruction | ABh, 90h, 92h, 94h | 9Fh | | Single Die W25Q256JV<br>2x stacked | 18h | 7119h | ## 8.1.2 Instruction Set Table 1 (Standard Single SPI, 3-Byte Address Mode ADS=0)(1) | Data Input Output | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte 6 | Byte 7 | |------------------------------------------|---------|------------------------|-----------------|---------|------------------------|----------------------|----------------------| | | | I/O Pı | otocol (1 – 1 – | 1) | | <u>I</u> | | | Software Die Select | C2h | Die ID# | , | , | | | | | Write Enable | 06h | | | | | | | | Volatile Status Register Write Enable | 50h | | | | | | | | Write Disable | 04h | | | | | | | | Read Device ID | ABh | Dummy | Dummy | Dummy | ID7-ID0 <sup>(2)</sup> | | | | Read Manufacturer/Device ID | 90h | Dummy | Dummy | 00h | MF7-MF0 | ID7-ID0 | | | Read JEDEC ID | 9Fh | MF7-MF0 | ID15-ID8 | ID7-ID0 | | | • | | Read Unique ID | 4Bh | Dummy | Dummy | Dummy | Dummy | UID63-0 | | | Read Data | 03h | A23-A16 | A15-A8 | A7-A0 | D7-D0 | | | | Read Data with 4-Byte Address | 13h | A31-A24 | A23-A16 | A15-A8 | A7-A0 | D7-D0 | | | Fast Read | 0Bh | A23-A16 | A15-A8 | A7-A0 | Dummy | D7-D0 | | | Fast Read with 4-Byte Address | 0Ch | A31-A24 | A23-A16 | A15-A8 | A7-A0 | Dummy | D7-D0 | | Page Program | 02h | A23-A16 | A15-A8 | A7-A0 | D7-D0 | D7-D0 <sup>(3)</sup> | | | Page Program with 4-Byte Address | 12h | A31-A24 | A23-A16 | A15-A8 | A7-A0 | D7-D0 | D7-D0 <sup>(3)</sup> | | 4KB Sector Erase | 20h | A23-A16 | A15-A8 | A7-A0 | | | | | 4KB Sector Erase with 4-Byte Address | 21h | A31-A24 | A23-A16 | A15-A8 | A7-A0 | | | | 32KB Block Erase | 52h | A23-A16 | A15-A8 | A7-A0 | | • | | | 64KB Block Erase | D8h | A23-A16 | A15-A8 | A7-A0 | | | | | 64KB Block Erase with 4-Byte Address | DCh | A31-A24 | A23-A16 | A15-A8 | A7-A0 | | | | Chip Erase | C7h/60h | | | | | | | | Read Status Register-1 | 05h | S7-S0 <sup>(2)</sup> | | | | | | | Write Status Register-1 <sup>(4)</sup> | 01h | S7-S0 <sup>(4)</sup> | | | | | | | Read Status Register-2 | 35h | S15-S8 <sup>(2)</sup> | | | | | | | Write Status Register-2 | 31h | S15-S8 | | | | | | | Read Status Register-3 | 15h | S23-S16 <sup>(2)</sup> | | | | | | | Write Status Register-3 | 11h | S23-S16 | | | | | | | Read Extended Address Register | C8h | EA7-EA0 <sup>(2)</sup> | | | | | | | Write Extended Address Register | C5h | EA7-EA0 | | | | | | | Read SFDP Register | 5Ah | A23-A16 | A15-A8 | A7-A0 | Dummy | D7-D0 | | | Erase Security Register <sup>(5)</sup> | 44h | A23-A16 | A15-A8 | A7-A0 | | | | | Program Security Register <sup>(5)</sup> | 42h | A23-A16 | A15-A8 | A7-A0 | D7-D0 | D7-D0 <sup>(3)</sup> | | | Read Security Register <sup>(5)</sup> | 48h | A23-A16 | A15-A8 | A7-A0 | Dummy | D7-D0 | | | Global Block Lock | 7Eh | | | | | | | | Global Block Unlock | 98h | | | | | | | | Read Block Lock | 3Dh | A23-A16 | A15-A8 | A7-A0 | L7-L0 | | | | Individual Block Lock | 36h | A23-A16 | A15-A8 | A7-A0 | | | | | Individual Block Unlock | 39h | A23-A16 | A15-A8 | A7-A0 | | | | | Erase / Program Suspend | 75h | | | | | | | | Erase / Program Resume | 7Ah | | | | | | | | Enter 4-Byte Address Mode | B7h | | | | | | | | Exit 4-Byte Address Mode | E9h | | | | | | | | Enable Reset | 66h | | | | | | | | Reset Device | 99h | | | | | | |