Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! # Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China 3V 128M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI # W25Q128BV # **Table of Contents** | 1. | GEN | ERAL DESCRIPTION | 5 | | | | |----|-------------------------|-------------------------------------------------------------------|----|--|--|--| | 2. | FEAT | TURES | 5 | | | | | 3. | PACI | KAGE TYPES AND PIN CONFIGURATIONS | 6 | | | | | | 3.1 | Pad Configuration WSON 8x6-mm | 6 | | | | | | 3.2 | Pad Description WSON 8x6-mm | 6 | | | | | | 3.3 | Pin Configuration SOIC 300-mil | 7 | | | | | | 3.4 | Pin Description SOIC 300-mil | | | | | | | 3.5 | Ball Configuration TFBGA 8x6-mm (5x5 or 6x4 Ball Array) | | | | | | | 3.6 | Ball Description TFBGA 8x6-mm | | | | | | 4. | | DESCRIPTIONS | | | | | | | 4.1 | Chip Select (/CS) | | | | | | | 4.2 | Serial Data Input, Output and IOs (DI, DO and IO0, IO1, IO2, IO3) | | | | | | | 4.3 | Write Protect (/WP) | | | | | | | 4.4 | HOLD (/HOLD) | | | | | | | 4.5 | Serial Clock (CLK) | | | | | | 5. | | CK DIAGRAM | | | | | | 6. | FUNCTIONAL DESCRIPTIONS | | | | | | | | 6.1 | SPI OPERATIONS | | | | | | | | 6.1.1 Standard SPI Instructions | | | | | | | | 6.1.2 Dual SPI Instructions | 11 | | | | | | | 6.1.3 Quad SPI Instructions | 11 | | | | | | | 6.1.4 Hold Function | 11 | | | | | | 6.2 | WRITE PROTECTION | 12 | | | | | | | 6.2.1 Write Protect Features | 12 | | | | | 7. | STAT | TUS REGISTERS AND INSTRUCTIONS | 13 | | | | | | 7.1 | STATUS REGISTERS | 13 | | | | | | | 7.1.1 BUSY Status (BUSY) | 13 | | | | | | | 7.1.2 Write Enable Latch Status (WEL) | 13 | | | | | | | 7.1.3 Block Protect Bits (BP2, BP1, BP0) | 13 | | | | | | | 7.1.4 Top/Bottom Block Protect Bit (TB) | 13 | | | | | | | 7.1.5 Sector/Block Protect Bit (SEC) | 13 | | | | | | | 7.1.6 Complement Protect Bit (CMP) | | | | | | | | 7.1.7 Status Register Protect Bits (SRP1, SRP0) | | | | | | | | 7.1.8 Erase/Program Suspend Status (SUS) | 14 | | | | | | | 7.1.9 Security Register Lock Bits (LB3, LB2, LB1) | 14 | | | | | | | 7.1.10 Quad Enable Bit (QE) | 15 | | | | # W25Q128BV # **Esses winbond sesses** | | 7.1.11 | Status Register Memory Protection (CMP = 0) | 16 | |-----|--------|----------------------------------------------------------------------|----| | | 7.1.12 | Status Register Memory Protection (CMP = 1) | 17 | | 7.2 | INSTF | RUCTIONS | 18 | | | 7.2.1 | Manufacturer and Device Identification | 18 | | | 7.2.2 | Instruction Set Table 1 (Erase, Program Instructions) <sup>(1)</sup> | 19 | | | 7.2.3 | Instruction Set Table 2 (Read Instructions) | 20 | | | 7.2.4 | Instruction Set Table 3 (ID, Security Instructions) | 21 | | | 7.2.5 | Write Enable (06h) | 22 | | | 7.2.6 | Write Enable for Volatile Status Register (50h) | 22 | | | 7.2.7 | Write Disable (04h) | 23 | | | 7.2.8 | Read Status Register-1 (05h) and Read Status Register-2 (35h) | 24 | | | 7.2.9 | Write Status Register (01h) | 24 | | | 7.2.10 | Read Data (03h) | 26 | | | 7.2.11 | Fast Read (0Bh) | 27 | | | 7.2.12 | Fast Read Dual Output (3Bh) | 28 | | | 7.2.13 | Fast Read Quad Output (6Bh) | 29 | | | 7.2.14 | Fast Read Dual I/O (BBh) | 30 | | | 7.2.15 | Fast Read Quad I/O (EBh) | 32 | | | 7.2.16 | Word Read Quad I/O (E7h) | 34 | | | 7.2.17 | Octal Word Read Quad I/O (E3h) | 36 | | | 7.2.18 | Set Burst with Wrap (77h) | 38 | | | 7.2.19 | Continuous Read Mode Bits (M7-0) | 39 | | | 7.2.20 | Continuous Read Mode Reset (FFh or FFFFh) | 39 | | | 7.2.21 | Page Program (02h) | 40 | | | 7.2.22 | Quad Input Page Program (32h) | 41 | | | 7.2.23 | Sector Erase (20h) | 42 | | | 7.2.24 | 32KB Block Erase (52h) | 43 | | | 7.2.25 | 64KB Block Erase (D8h) | 44 | | | 7.2.26 | Chip Erase (C7h / 60h) | 45 | | | 7.2.27 | Erase / Program Suspend (75h) | 46 | | | 7.2.28 | Erase / Program Resume (7Ah) | 47 | | | 7.2.29 | Power-down (B9h) | 48 | | | 7.2.30 | Release Power-down / Device ID (ABh) | 49 | | | 7.2.31 | Read Manufacturer / Device ID (90h) | 51 | | | 7.2.32 | Read Manufacturer / Device ID Dual I/O (92h) | 52 | | | 7.2.33 | Read Manufacturer / Device ID Quad I/O (94h) | 53 | | | 7.2.34 | Read Unique ID Number (4Bh) | 54 | | | 7.2.35 | Read JEDEC ID (9Fh) | 55 | | | 7.2.36 | Read SFDP Register (5Ah) | 56 | | | 7.2.37 | Erase Security Registers (44h) | 57 | | | 7.2.38 | Program Security Registers (42h) | 58 | # W25Q128BV | | | - windond - | | |-----|------|------------------------------------------------------------|----------------| | | | 7.2.39 Read Security Registers (48h) | 59 | | 8. | ELEC | CTRICAL CHARACTERISTICS | 60 | | | 8.1 | Absolute Maximum Ratings (1)(2) | 60 | | | 8.2 | Operating Ranges | | | | 8.3 | Power-up Timing and Write Inhibit Threshold <sup>(1)</sup> | 6 <sup>-</sup> | | | 8.4 | DC Electrical Characteristics | 62 | | | 8.5 | AC Measurement Conditions | 63 | | | 8.6 | AC Electrical Characteristics | 64 | | | 8.7 | AC Electrical Characteristics (cont'd) | 65 | | | 8.8 | Serial Output Timing | 66 | | | 8.9 | Serial Input Timing | 66 | | | 8.10 | HOLD Timing | 66 | | | 8.11 | WP Timing | 66 | | 9. | PACK | KAGE SPECIFICATION | 67 | | | 9.1 | 8-Pad WSON 8x6-mm (Package Code E) | 67 | | | 9.2 | 16-Pin SOIC 300-mil (Package Code F) | 68 | | | 9.3 | 24-Ball TFBGA 8x6-mm (Package Code B, 5x5-1 Ball Array) | 69 | | | 9.4 | 24-Ball TFBGA 8x6-mm (Package Code C, 6x4 Ball Array) | 70 | | 10. | ORDE | ERING INFORMATION | 7 | | | 10.1 | Valid Part Numbers and Top Side Marking | 72 | | 11. | REVI | SION HISTORY | 73 | | | | | | # 1. GENERAL DESCRIPTION The W25Q128BV (128M-bit) Serial Flash memory provides a storage solution for systems with limited space, pins and power. The 25Q series offers flexibility and performance well beyond ordinary Serial Flash devices. They are ideal for code shadowing to RAM, executing code directly from Dual/Quad SPI (XIP) and storing voice, text and data. The device operates on a single 2.7V to 3.6V power supply with current consumption as low as 4mA active and 1µA for power-down. The W25Q128BV array is organized into 65,536 programmable pages of 256-bytes each. Up to 256 bytes can be programmed at a time. Pages can be erased in groups of 16 (4KB sector erase), groups of 128 (32KB block erase), groups of 256 (64KB block erase) or the entire chip (chip erase). The W25Q128BV has 4,096 erasable sectors and 256 erasable blocks respectively. The small 4KB sectors allow for greater flexibility in applications that require data and parameter storage. (See Figure 2.) The W25Q128BV supports the standard Serial Peripheral Interface (SPI), and a high performance Dual/Quad output as well as Dual/Quad I/O SPI: Serial Clock, Chip Select, Serial Data I/O0 (DI), I/O1 (DO), I/O2 (/WP), and I/O3 (/HOLD). SPI clock frequencies of up to 104MHz are supported allowing equivalent clock rates of 208MHz (104MHz x 2) for Dual Output and 280MHz (70MHz x 4) for Quad SPI when using the Fast Read Quad SPI instructions. These transfer rates can outperform standard Asynchronous 8 and 16-bit Parallel Flash memories. The Continuous Read Mode allows for efficient memory access with as few as 8-clocks of instruction-overhead to read a 24-bit address, allowing true XIP (execute in place) operation. A Hold pin, Write Protect pin and programmable write protection, with top, bottom or complement array control, provide further control flexibility. Additionally, the device supports JEDEC standard manufacturer and device identification with a 64-bit Unique Serial Number. # 2. FEATURES #### · Family of SpiFlash Memories - W25Q128BV: 128M-bit/16M-byte - 256-byte per programmable page - Standard SPI: CLK, /CS, DI, DO, /WP, /Hold - Dual SPI: CLK, /CS, IO<sub>0</sub>, IO<sub>1</sub>, /WP, /Hold - Quad SPI: CLK, /CS, IO<sub>0</sub>, IO<sub>1</sub>, IO<sub>2</sub>, IO<sub>3</sub> #### Highest Performance Serial Flash - 104/70MHz Dual Output/Quad SPI clocks - -208/280 MHz equivalent Dual /Quad SPI - 35MB/S continuous data transfer rate - Up to 5X that of ordinary Serial Flash - More than 100,000 erase/program cycles<sup>(1)</sup> - More than 20-year data retention #### • Efficient "Continuous Read Mode" - Low Instruction overhead - Continuous Read with 8/16/32/64-Byte Wrap - As few as 8 clocks to address memory - Allows true XIP (execute in place) operation - Outperforms X16 Parallel Flash ### • Low Power, Wide Temperature Range - Single 2.7 to 3.6V supply - 4mA active current, <1μA Power-down current - -40°C to +85°C operating range #### • Flexible Architecture with 4KB sectors - Uniform Sector/Block Erase (4K/32K/64K-Byte) - Program one to 256 bytes - Erase/Program Suspend & Resume #### • Advanced Security Features - Software and Hardware Write-Protect - Top/Bottom, 4KB complement array protection - Lock-Down and OTP array protection - 64-Bit Unique Serial Number for each device - Discoverable Parameters (SFDP) Register - 3X256-Byte Security Registers with OTP locks - Volatile & Non-volatile Status Register Bits #### Space Efficient Packaging - 8-pad WSON 8x6-mm - 16-pin SOIC 300-mil - 24-ball TFBGA 5X5-mm & 8X6-mm - Contact Winbond for KGD and other options # 3. PACKAGE TYPES AND PIN CONFIGURATIONS W25Q128BV is offered in an 8-pad WSON 8x6-mm (package code E), a 16-pin SOIC 300-mil (package code F) and two 24-ball 8x6-mm TFBGAs (package code B, C) as shown in Figure 1a-c respectively. Package diagrams and dimensions are illustrated at the end of this datasheet. # 3.1 Pad Configuration WSON 8x6-mm Figure 1a. W25Q128BV Pad Assignments, 8-pad WSON 8x6-mm (Package Code E) # 3.2 Pad Description WSON 8x6-mm | PAD NO. | PAD NAME | I/O | FUNCTION | |---------|-------------|-----|----------------------------------------------| | 1 | /CS | l | Chip Select Input | | 2 | DO (IO1) | I/O | Data Output (Data Input Output 1)*1 | | 3 | /WP (IO2) | I/O | Write Protect Input ( Data Input Output 2)*2 | | 4 | GND | | Ground | | 5 | DI (IO0) | I/O | Data Input (Data Input Output 0)*1 | | 6 | CLK | I | Serial Clock Input | | 7 | /HOLD (IO3) | I/O | Hold Input (Data Input Output 3)*2 | | 8 | VCC | | Power Supply | <sup>\*1:</sup> IO0 and IO1 are used for Standard and Dual SPI instructions <sup>\*2:</sup> IO0 - IO3 are used for Quad SPI instructions # Pin Configuration SOIC 300-mil Figure 1b. W25Q128BV Pin Assignments, 16-pin SOIC 300-mil (Package Code F) #### Pin Description SOIC 300-mil 3.4 | PIN NO. | PIN NAME | I/O | FUNCTION | |---------|-------------|-----|---------------------------------------------| | 1 | /HOLD (IO3) | I/O | Hold Input (Data Input Output 3)*2 | | 2 | VCC | | Power Supply | | 3 | N/C | | No Connect | | 4 | N/C | | No Connect | | 5 | N/C | | No Connect | | 6 | N/C | | No Connect | | 7 | /CS | I | Chip Select Input | | 8 | DO (IO1) | I/O | Data Output (Data Input Output 1)*1 | | 9 | /WP (IO2) | I/O | Write Protect Input (Data Input Output 2)*2 | | 10 | GND | | Ground | | 11 | N/C | | No Connect | | 12 | N/C | | No Connect | | 13 | N/C | | No Connect | | 14 | N/C | | No Connect | | 15 | DI (IO0) | I/O | Data Input (Data Input Output 0)*1 | | 16 | CLK | I | Serial Clock Input | <sup>\*1:</sup> IO0 and IO1 are used for Standard and Dual SPI instructions. <sup>\*2:</sup> IO0 - IO3 are used for Quad SPI instructions, /WP or /HOLD functions are only available for Standard/Dual SPI. # 3.5 Ball Configuration TFBGA 8x6-mm (5x5 or 6x4 Ball Array) Figure 1c. W25Q128BV Ball Assignments, 24-ball TFBGA 8x6-mm (Package Code B, C) # 3.6 Ball Description TFBGA 8x6-mm | BALL NO. | PIN NAME | I/O | FUNCTION | |----------|-------------|-----|---------------------------------------------| | B2 | CLK | I | Serial Clock Input | | B3 | GND | | Ground | | B4 | VCC | | Power Supply | | C2 | /CS | I | Chip Select Input | | C4 | /WP (IO2) | I/O | Write Protect Input (Data Input Output 2)*2 | | D2 | DO (IO1) | I/O | Data Output (Data Input Output 1)*1 | | D3 | DI (IO0) | I/O | Data Input (Data Input Output 0)*1 | | D4 | /HOLD (IO3) | I/O | Hold Input (Data Input Output 3)*2 | | Multiple | NC | | No Connect | <sup>\*1:</sup> IO0 and IO1 are used for Standard and Dual SPI instructions. <sup>\*2:</sup> IO0 – IO3 are used for Quad SPI instructions, /WP or /HOLD functions are only available for Standard/Dual SPI. #### 4. PIN DESCRIPTIONS #### 4.1 Chip Select (/CS) The SPI Chip Select (/CS) pin enables and disables device operation. When /CS is high the device is deselected and the Serial Data Output (DO, or IO0, IO1, IO2, IO3) pins are at high impedance. When deselected, the devices power consumption will be at standby levels unless an internal erase, program or write status register cycle is in progress. When /CS is brought low the device will be selected, power consumption will increase to active levels and instructions can be written to and data read from the device. After power-up, /CS must transition from high to low before a new instruction will be accepted. The /CS input must track the VCC supply level at power-up (see "Write Protection" and Figure 38). If needed a pull-up resister on /CS can be used to accomplish this. # 4.2 Serial Data Input, Output and IOs (DI, DO and IO0, IO1, IO2, IO3) The W25Q128BV supports standard SPI, Dual SPI and Quad SPI operation. Standard SPI instructions use the unidirectional DI (input) pin to serially write instructions, addresses or data to the device on the rising edge of the Serial Clock (CLK) input pin. Standard SPI also uses the unidirectional DO (output) to read data or status from the device on the falling edge of CLK. Dual and Quad SPI instructions use the bidirectional IO pins to serially write instructions, addresses or data to the device on the rising edge of CLK and read data or status from the device on the falling edge of CLK. Quad SPI instructions require the non-volatile Quad Enable bit (QE) in Status Register-2 to be set. When QE=1, the /WP pin becomes IO2 and /HOLD pin becomes IO3. # 4.3 Write Protect (/WP) The Write Protect (/WP) pin can be used to prevent the Status Register from being written. Used in conjunction with the Status Register's Block Protect (CMP, SEC, TB, BP2, BP1 and BP0) bits and Status Register Protect (SRP) bits, a portion as small as a 4KB sector or the entire memory array can be hardware protected. The /WP pin is active low. When the QE bit of Status Register-2 is set for Quad I/O, the /WP pin function is not available since this pin is used for IO2. See Figure 1a-c for the pin configuration of Quad I/O operation. #### 4.4 HOLD (/HOLD) The /HOLD pin allows the device to be paused while it is actively selected. When /HOLD is brought low, while /CS is low, the DO pin will be at high impedance and signals on the DI and CLK pins will be ignored (don't care). When /HOLD is brought high, device operation can resume. The /HOLD function can be useful when multiple devices are sharing the same SPI signals. The /HOLD pin is active low. When the QE bit of Status Register-2 is set for Quad I/O, the /HOLD pin function is not available since this pin is used for IO3. See Figure 1a-c for the pin configuration of Quad I/O operation. # 4.5 Serial Clock (CLK) The SPI Serial Clock Input (CLK) pin provides the timing for serial input and output operations. ("See SPI Operations") # 5. BLOCK DIAGRAM Figure 2. W25Q128BV Serial Flash Memory Block Diagram # 6. FUNCTIONAL DESCRIPTIONS #### 6.1 SPI OPERATIONS #### 6.1.1 Standard SPI Instructions The W25Q128BV is accessed through an SPI compatible bus consisting of four signals: Serial Clock (CLK), Chip Select (/CS), Serial Data Input (DI) and Serial Data Output (DO). Standard SPI instructions use the DI input pin to serially write instructions, addresses or data to the device on the rising edge of CLK. The DO output pin is used to read data or status from the device on the falling edge of CLK. SPI bus operation Mode 0 (0, 0) and 3 (1, 1) are supported. The primary difference between Mode 0 and Mode 3 concerns the normal state of the CLK signal when the SPI bus master is in standby and data is not being transferred to the Serial Flash. For Mode 0, the CLK signal is normally low on the falling and rising edges of /CS. For Mode 3, the CLK signal is normally high on the falling and rising edges of /CS. #### 6.1.2 Dual SPI Instructions The W25Q128BV supports Dual SPI operation when using the "Fast Read Dual Output (3Bh)" and "Fast Read Dual I/O (BBh)" instructions. These instructions allow data to be transferred to or from the device at two to three times the rate of ordinary Serial Flash devices. The Dual SPI Read instructions are ideal for quickly downloading code to RAM upon power-up (code-shadowing) or for executing non-speed-critical code directly from the SPI bus (XIP). When using Dual SPI instructions, the DI and DO pins become bidirectional I/O pins: IO0 and IO1. #### 6.1.3 Quad SPI Instructions The W25Q128BV supports Quad SPI operation when using the "Fast Read Quad Output (6Bh)", "Fast Read Quad I/O (EBh)", "Word Read Quad I/O (E7h)" and "Octal Word Read Quad I/O (E3h)" instructions. These instructions allow data to be transferred to or from the device six to eight times the rate of ordinary Serial Flash. The Quad Read instructions offer a significant improvement in continuous and random access transfer rates allowing fast code-shadowing to RAM or execution directly from the SPI bus (XIP). When using Quad SPI instructions the DI and DO pins become bidirectional IO0 and IO1, and the /WP and /HOLD pins become IO2 and IO3 respectively. Quad SPI instructions require the non-volatile Quad Enable bit (QE) in Status Register-2 to be set. #### 6.1.4 Hold Function For Standard SPI and Dual SPI operations, the /HOLD signal allows the W25Q128BV operation to be paused while it is actively selected (when /CS is low). The /HOLD function may be useful in cases where the SPI data and clock signals are shared with other devices. For example, consider if the page buffer was only partially written when a priority interrupt requires use of the SPI bus. In this case the /HOLD function can save the state of the instruction and the data in the buffer so programming can resume where it left off once the bus is available again. The /HOLD function is only available for standard SPI and Dual SPI operation, not during Quad SPI. To initiate a /HOLD condition, the device must be selected with /CS low. A /HOLD condition will activate on the falling edge of the /HOLD signal if the CLK signal is already low. If the CLK is not already low the /HOLD condition will activate after the next falling edge of CLK. The /HOLD condition will terminate on the rising edge of the /HOLD signal if the CLK signal is already low. If the CLK is not already low the /HOLD condition will terminate after the next falling edge of CLK. During a /HOLD condition, the Serial Data Output (DO) is high impedance, and Serial Data Input (DI) and Serial Clock (CLK) are ignored. The Chip Select (/CS) signal should be kept active low for the full duration of the /HOLD operation to avoid resetting the internal logic state of the device. #### 6.2 WRITE PROTECTION Applications that use non-volatile memory must take into consideration the possibility of noise and other adverse system conditions that may compromise data integrity. To address this concern, the W25Q128BV provides several means to protect the data from inadvertent writes. #### 6.2.1 Write Protect Features - Device resets when VCC is below threshold - Time delay write disable after Power-up - Write enable/disable instructions and automatic write disable after erase or program - Software and Hardware (/WP pin) write protection using Status Register - Write Protection using Power-down instruction - Lock Down write protection until next power-up - One Time Program (OTP) write protection Upon power-up or at power-down, the W25Q128BV will maintain a reset condition while VCC is below the threshold value of Vwi, (See Power-up Timing and Voltage Levels and Figure 38). While reset, all operations are disabled and no instructions are recognized. During power-up and after the VCC voltage exceeds Vwi, all program and erase related instructions are further disabled for a time delay of tpuw. This includes the Write Enable, Page Program, Sector Erase, Block Erase, Chip Erase and the Write Status Register instructions. Note that the chip select pin (/CS) must track the VCC supply level at power-up until the VCC-min level and tvsl time delay is reached. If needed a pull-up resister on /CS can be used to accomplish this. After power-up the device is automatically placed in a write-disabled state with the Status Register Write Enable Latch (WEL) set to a 0. A Write Enable instruction must be issued before a Page Program, Sector Erase, Block Erase, Chip Erase or Write Status Register instruction will be accepted. After completing a program, erase or write instruction the Write Enable Latch (WEL) is automatically cleared to a write-disabled state of 0. Software controlled write protection is facilitated using the Write Status Register instruction and setting the Status Register Protect (SRP0, SRP1) and Block Protect (CMP, SEC, TB, BP2, BP1 and BP0) bits. These settings allow a portion as small as 4KB sector or the entire memory array to be configured as read only. Used in conjunction with the Write Protect (/WP) pin, changes to the Status Register can be enabled or disabled under hardware control. See Status Register section for further information. Additionally, the Power-down instruction offers an extra level of write protection as all instructions are ignored except for the Release Power-down instruction. <sup>\*</sup> Note: This feature is available upon special order. Please contact Winbond for details. # 7. STATUS REGISTERS AND INSTRUCTIONS The Read Status Register-1 and Status Register-2 instructions can be used to provide status on the availability of the Flash memory array, if the device is write enabled or disabled, the state of write protection, Quad SPI setting, Security Register lock status and Erase/Program Suspend status. The Write Status Register instruction can be used to configure the device write protection features. Quad SPI setting and Security Register OTP lock. Write access to the Status Register is controlled by the state of the nonvolatile Status Register Protect bits (SRP0, SRP1), the Write Enable instruction, and during Standard/Dual SPI operations, the /WP pin. #### 7.1 STATUS REGISTERS # 7.1.1 BUSY Status (BUSY) BUSY is a read only bit in the status register (S0) that is set to a 1 state when the device is executing a Page Program, Quad Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Register or Erase/Program Security Register instruction. During this time the device will ignore further instructions except for the Read Status Register and Erase/Program Suspend instruction (see tw, tPP, tsE, tBE, and tce in AC Characteristics). When the program, erase or write status/security register instruction has completed, the BUSY bit will be cleared to a 0 state indicating the device is ready for further instructions. # 7.1.2 Write Enable Latch Status (WEL) Write Enable Latch (WEL) is a read only bit in the status register (S1) that is set to 1 after executing a Write Enable Instruction. The WEL status bit is cleared to 0 when the device is write disabled. A write disable state occurs upon power-up or after any of the following instructions: Write Disable, Page Program, Quad Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Register, Erase Security Register and Program Security Register. #### 7.1.3 Block Protect Bits (BP2, BP1, BP0) The Block Protect Bits (BP2, BP1, BP0) are non-volatile read/write bits in the status register (S4, S3, and S2) that provide Write Protection control and status. Block Protect bits can be set using the Write Status Register Instruction (see tw in AC characteristics). All, none or a portion of the memory array can be protected from Program and Erase instructions (see Status Register Memory Protection table). The factory default setting for the Block Protection Bits is 0, none of the array protected. ### 7.1.4 Top/Bottom Block Protect Bit (TB) The non-volatile Top/Bottom bit (TB) controls if the Block Protect Bits (BP2, BP1, BP0) protect from the Top (TB=0) or the Bottom (TB=1) of the array as shown in the Status Register Memory Protection table. The factory default setting is TB=0. The TB bit can be set with the Write Status Register Instruction depending on the state of the SRP0, SRP1 and WEL bits. # 7.1.5 Sector/Block Protect Bit (SEC) The non-volatile Sector/Block Protect bit (SEC) controls if the Block Protect Bits (BP2, BP1, BP0) protect either 4KB Sectors (SEC=1) or 64KB Blocks (SEC=0) in the Top (TB=0) or the Bottom (TB=1) of the array as shown in the Status Register Memory Protection table. The default setting is SEC=0. > - 13 -Revision H # 7.1.6 Complement Protect Bit (CMP) The Complement Protect bit (CMP) is a non-volatile read/write bit in the status register (S14). It is used in conjunction with SEC, TB, BP2, BP1 and BP0 bits to provide more flexibility for the array protection. Once CMP is set to 1, previous array protection set by SEC, TB, BP2, BP1 and BP0 will be reversed. For instance, when CMP=0, a top 4KB sector can be protected while the rest of the array is not; when CMP=1, the top 4KB sector will become unprotected while the rest of the array become read-only. Please refer to the Status Register Memory Protection table for details. The default setting is CMP=0. # 7.1.7 Status Register Protect Bits (SRP1, SRP0) The Status Register Protect bits (SRP1 and SRP0) are non-volatile read/write bits in the status register (S8 and S7). The SRP bits control the method of write protection: software protection, hardware protection, power supply lock-down or one time programmable (OTP) protection. | SRP1 | SRP0 | /WP | Status<br>Register | Description | |------|------|-----|------------------------------------|--------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Х | Software<br>Protection | /WP pin has no control. The Status register can be written to after a Write Enable instruction, WEL=1. [Factory Default] | | 0 | 1 | 0 | Hardware<br>Protected | When /WP pin is low the Status Register locked and can not be written to. | | 0 | 1 | 1 | Hardware<br>Unprotected | When /WP pin is high the Status register is unlocked and can be written to after a Write Enable instruction, WEL=1. | | 1 | 0 | Х | Power Supply<br>Lock-Down | Status Register is protected and can not be written to again until the next power-down, power-up cycle. (1) | | 1 | 1 | Х | One Time<br>Program <sup>(2)</sup> | Status Register is permanently protected and can not be written to. | #### Note: - 1. When SRP1, SRP0 = (1, 0), a power-down, power-up cycle will change SRP1, SRP0 to (0, 0) state. - 2. This feature is available upon special order. Please contact Winbond for details. #### 7.1.8 Erase/Program Suspend Status (SUS) The Suspend Status bit is a read only bit in the status register (S15) that is set to 1 after executing an Erase/Program Suspend (75h) instruction. The SUS status bit is cleared to 0 by Erase/Program Resume (7Ah) instruction as well as a power-down, power-up cycle. # 7.1.9 Security Register Lock Bits (LB3, LB2, LB1) The Security Register Lock Bits (LB3, LB2, LB1) are non-volatile One Time Program (OTP) bits in Status Register (S13, S12, S11) that provide the write protect control and status to the Security Registers. The default state of LB[3:1] is 0, Security Registers are unlocked. LB[3:1] can be set to 1 individually using the Write Status Register instruction. LB[3:1] are One Time Programmable (OTP), once it's set to 1, the corresponding 256-Byte Security Register will become read-only permanently. # 7.1.10 Quad Enable Bit (QE) The Quad Enable (QE) bit is a non-volatile read/write bit in the status register (S9) that allows Quad SPI operation. When the QE bit is set to a 0 state (factory default), the /WP pin and /HOLD pin are enabled. When the QE bit is set to a 1, the Quad IO2 and IO3 pins are enabled, and /WP and /HOLD functions are disabled. WARNING: If the /WP or /HOLD pins are tied directly to the power supply or ground during standard SPI or Dual SPI operation, the QE bit should never be set to a 1. Figure 3a. Status Register-1 Figure 3b. Status Register-2 # 7.1.11 Status Register Memory Protection (CMP = 0) | 5 | TATU | S REGI | STER <sup>(1</sup> | ) | W25Q128BV (128M-BIT) MEMORY PROTECTION <sup>(3)</sup> | | | | | | |-----|------|--------|--------------------|-----|-------------------------------------------------------|------------------------|-------------------|----------------------------------|--|--| | SEC | ТВ | BP2 | BP1 | BP0 | PROTECTED<br>BLOCK(S) | PROTECTED<br>ADDRESSES | PROTECTED DENSITY | PROTECTED PORTION <sup>(2)</sup> | | | | Х | Χ | 0 | 0 | 0 | NONE | NONE | NONE | NONE | | | | 0 | 0 | 0 | 0 | 1 | 252 thru 255 | FC0000h – FFFFFFh | 256KB | Upper 1/64 | | | | 0 | 0 | 0 | 1 | 0 | 248 thru 255 | F80000h – FFFFFFh | 512KB | Upper 1/32 | | | | 0 | 0 | 0 | 1 | 1 | 240 thru 255 | F00000h – FFFFFh | 1MB | Upper 1/16 | | | | 0 | 0 | 1 | 0 | 0 | 224 thru 255 | E00000h – FFFFFh | 2MB | Upper 1/8 | | | | 0 | 0 | 1 | 0 | 1 | 192 thru 255 | C00000h – FFFFFh | 4MB | Upper 1/4 | | | | 0 | 0 | 1 | 1 | 0 | 128 thru 255 | 800000h – FFFFFFh | 8MB | Upper 1/2 | | | | 0 | 1 | 0 | 0 | 1 | 0 thru 3 | 000000h – 03FFFFh | 256KB | Lower 1/64 | | | | 0 | 1 | 0 | 1 | 0 | 0 thru 7 | 000000h – 07FFFFh | 512KB | Lower 1/32 | | | | 0 | 1 | 0 | 1 | 1 | 0 thru 15 | 000000h – 0FFFFh | 1MB | Lower 1/16 | | | | 0 | 1 | 1 | 0 | 0 | 0 thru 31 | 000000h – 1FFFFFh | 2MB | Lower 1/8 | | | | 0 | 1 | 1 | 0 | 1 | 0 thru 63 | 000000h – 3FFFFFh | 4MB | Lower 1/4 | | | | 0 | 1 | 1 | 1 | 0 | 0 thru 127 | 000000h – 7FFFFh | 8MB | Lower 1/2 | | | | Х | Χ | 1 | 1 | 1 | 0 thru 255 | 000000h – FFFFFFh | 16MB | ALL | | | | 1 | 0 | 0 | 0 | 1 | 255 | FFF000h – FFFFFFh | 4KB | U - 1/4096 | | | | 1 | 0 | 0 | 1 | 0 | 255 | FFE000h – FFFFFFh | 8KB | U - 1/2048 | | | | 1 | 0 | 0 | 1 | 1 | 255 | FFC000h – FFFFFFh | 16KB | U - 1/1024 | | | | 1 | 0 | 1 | 0 | Х | 255 | FF8000h – FFFFFFh | 32KB | U - 1/512 | | | | 1 | 1 | 0 | 0 | 1 | 0 | 000000h – 000FFFh | 4KB | L - 1/4096 | | | | 1 | 1 | 0 | 1 | 0 | 0 | 000000h – 001FFFh | 8KB | L - 1/2048 | | | | 1 | 1 | 0 | 1 | 1 | 0 | 000000h – 003FFFh | 16KB | L - 1/1024 | | | | 1 | 1 | 1 | 0 | Х | 0 | 000000h – 007FFFh | 32KB | L - 1/512 | | | #### Notes: - 1. X = don't care 2. L = Lower; U = Upper 3. If any Erase or Program command specifies a memory region that contains protected data portion, this command will be ignored. # 7.1.12 Status Register Memory Protection (CMP = 1) | S | TATU | S REGI | STER <sup>(1</sup> | ) | W25Q128BV (128M-BIT) MEMORY PROTECTION <sup>(3)</sup> | | | | | | |-----|------|--------|--------------------|-----|-------------------------------------------------------|------------------------|-------------------|----------------------------------|--|--| | SEC | ТВ | BP2 | BP1 | ВР0 | PROTECTED<br>BLOCK(S) | PROTECTED<br>ADDRESSES | PROTECTED DENSITY | PROTECTED PORTION <sup>(2)</sup> | | | | Х | Х | 0 | 0 | 0 | 0 thru 255 | 000000h - FFFFFFh | 16MB | ALL | | | | 0 | 0 | 0 | 0 | 1 | 0 thru 251 | 000000h - FBFFFFh | 16,128KB | Lower 63/64 | | | | 0 | 0 | 0 | 1 | 0 | 0 thru 247 | 000000h – F7FFFFh | 15,872KB | Lower 31/32 | | | | 0 | 0 | 0 | 1 | 1 | 0 thru 239 | 000000h - EFFFFFh | 15MB | Lower 15/16 | | | | 0 | 0 | 1 | 0 | 0 | 0 thru 223 | 000000h - DFFFFFh | 14MB | Lower 7/8 | | | | 0 | 0 | 1 | 0 | 1 | 0 thru 191 | 000000h - BFFFFFh | 12MB | Lower 3/4 | | | | 0 | 0 | 1 | 1 | 0 | 0 thru 127 | 000000h - 7FFFFFh | 8MB | Lower 1/2 | | | | 0 | 1 | 0 | 0 | 1 | 4 thru 255 | 040000h - FFFFFFh | 16,128KB | Upper 63/64 | | | | 0 | 1 | 0 | 1 | 0 | 8 thru 255 | 080000h - FFFFFFh | 15,872KB | Upper 31/32 | | | | 0 | 1 | 0 | 1 | 1 | 16 thru 255 | 100000h - FFFFFFh | 15MB | Upper 15/16 | | | | 0 | 1 | 1 | 0 | 0 | 32 thru 255 | 200000h - FFFFFFh | 14MB | Upper 7/8 | | | | 0 | 1 | 1 | 0 | 1 | 64 thru 255 | 400000h - FFFFFFh | 12MB | Upper 3/4 | | | | 0 | 1 | 1 | 1 | 0 | 128 thru 255 | 800000h - FFFFFFh | 8MB | Upper 1/2 | | | | Х | Х | 1 | 1 | 1 | NONE | NONE | NONE | NONE | | | | 1 | 0 | 0 | 0 | 1 | 0 thru 255 | 000000h – FFEFFFh | 16,380KB | L - 4095/4096 | | | | 1 | 0 | 0 | 1 | 0 | 0 thru 255 | 000000h – FFDFFFh | 16,376KB | L - 2047/2048 | | | | 1 | 0 | 0 | 1 | 1 | 0 thru 255 | 000000h – FFBFFFh | 16,368KB | L - 1023/1024 | | | | 1 | 0 | 1 | 0 | Х | 0 thru 255 | 000000h – FF7FFFh | 16,352KB | L - 511/512 | | | | 1 | 1 | 0 | 0 | 1 | 0 thru 255 | 001000h – FFFFFFh | 16,380KB | U - 4095/4096 | | | | 1 | 1 | 0 | 1 | 0 | 0 thru 255 | 002000h – FFFFFFh | 16,376KB | U - 2047/2048 | | | | 1 | 1 | 0 | 1 | 1 | 0 thru 255 | 004000h – FFFFFFh | 16,368KB | U -1023/1024 | | | | 1 | 1 | 1 | 0 | Х | 0 thru 255 | 008000h – FFFFFFh | 16,352KB | U - 511/512 | | | #### Notes: <sup>1.</sup> X = don't care <sup>2.</sup> L = Lower; U = Upper <sup>3.</sup> If any Erase or Program command specifies a memory region that contains protected data portion, this command will be ignored. #### 7.2 INSTRUCTIONS The instruction set of the W25Q128BV consists of thirty five basic instructions that are fully controlled through the SPI bus (see Instruction Set table1-3). Instructions are initiated with the falling edge of Chip Select (/CS). The first byte of data clocked into the DI input provides the instruction code. Data on the DI input is sampled on the rising edge of clock with most significant bit (MSB) first. Instructions vary in length from a single byte to several bytes and may be followed by address bytes, data bytes, dummy bytes (don't care), and in some cases, a combination. Instructions are completed with the rising edge of edge /CS. Clock relative timing diagrams for each instruction are included in Figures 4 through 37. All read instructions can be completed after any clocked bit. However, all instructions that Write, Program or Erase must complete on a byte boundary (/CS driven high after a full 8-bits have been clocked) otherwise the instruction will be ignored. This feature further protects the device from inadvertent writes. Additionally, while the memory is being programmed or erased, or when the Status Register is being written, all instructions except for Read Status Register will be ignored until the program or erase cycle has completed. #### 7.2.1 Manufacturer and Device Identification | MANUFACTURER ID | (MF7-MF0) | | |----------------------|--------------------|------------| | Winbond Serial Flash | EFh | | | | | | | Device ID | (ID7-ID0) | (ID15-ID0) | | Instruction | ABh, 90h, 92h, 94h | 9Fh | | W25Q128BV | 17h | 4018h | # 7.2.2 Instruction Set Table 1 (Erase, Program Instructions)<sup>(1)</sup> | INSTRUCTION NAME | BYTE 1<br>(CODE) | BYTE 2 | ВҮТЕ 3 | BYTE 4 | BYTE 5 | BYTE 6 | |----------------------------------------------|------------------|--------------|--------|--------|-----------------------|--------| | Write Enable | 06h | | | | | | | Write Enable for<br>Volatile Status Register | 50h | | | | | | | Write Disable | 04h | | | | | | | Read Status Register-1 | 05h | (S7-S0) (2) | | | | | | Read Status Register-2 | 35h | (S15–S8) (2) | | | | | | Write Status Register | 01h | S7-S0 | S15-S8 | | | | | Page Program | 02h | A23-A16 | A15–A8 | A7-A0 | D7-D0 | | | Quad Page Program | 32h | A23-A16 | A15–A8 | A7-A0 | D7–D0, <sup>(3)</sup> | | | Sector Erase (4KB) | 20h | A23-A16 | A15–A8 | A7-A0 | | | | Block Erase (32KB) | 52h | A23-A16 | A15–A8 | A7-A0 | | | | Block Erase (64KB) | D8h | A23-A16 | A15–A8 | A7-A0 | | | | Chip Erase | C7h/60h | | | | | | | Erase / Program Suspend | 75h | | | | | | | Erase / Program Resume | 7Ah | | | | | | | Power-down | B9h | | | | | | | Continuous Read Mode<br>Reset <sup>(4)</sup> | FFh | FFh | | | | | #### Notes: - 1. Data bytes are shifted with Most Significant Bit first. Byte fields with data in parenthesis "()" indicate data being read from the device on the DO pin. - 2. The Status Register contents will repeat continuously until /CS terminates the instruction. - 3. Quad Page Program Input Data: IO0 = D4, D0, ..... IO1 = D5, D1, ..... IO2 = D6, D2, ..... IO3 = D7, D3, ..... 4. This instruction is recommended when using the Dual or Quad "Continuous Read Mode" feature. See section 7.2.19 & 7.2.20 for more information. # 7.2.3 Instruction Set Table 2 (Read Instructions) | INSTRUCTION NAME | BYTE 1<br>(CODE) | BYTE 2 | BYTE 3 | BYTE 4 | BYTE 5 | BYTE 6 | |-----------------------------------------|------------------|------------------------------|----------------------------------|-------------------------|---------|-------------------------| | Read Data | 03h | A23-A16 | A15-A8 | A7-A0 | (D7-D0) | | | Fast Read | 0Bh | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0) | | Fast Read Dual Output | 3Bh | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0,) <sup>(1)</sup> | | Fast Read Quad Output | 6Bh | A23-A16 | A15-A8 | A7-A0 | dummy | (D7-D0,) <sup>(3)</sup> | | Fast Read Dual I/O | BBh | A23-A8 <sup>(2)</sup> | A7-A0, M7-M0 <sup>(2)</sup> | (D7-D0,) <sup>(1)</sup> | | | | Fast Read Quad I/O | EBh | A23-A0, M7-M0 <sup>(4)</sup> | (x,x,x,x, D7-D0,) <sup>(5)</sup> | (D7-D0,) <sup>(3)</sup> | | | | Word Read Quad I/O <sup>(7)</sup> | E7h | A23-A0, M7-M0 <sup>(4)</sup> | (x,x, D7-D0,) <sup>(6)</sup> | (D7-D0,) <sup>(3)</sup> | | | | Octal Word Read Quad I/O <sup>(8)</sup> | E3h | A23-A0, M7-M0 <sup>(4)</sup> | (D7-D0,) <sup>(3)</sup> | | | | | Set Burst with Wrap | 77h | xxxxxx, W6-W4 <sup>(4)</sup> | | | | | #### Notes: 1. Dual Output data IO0 = (D6, D4, D2, D0) IO1 = (D7, D5, D3, D1) 2. Dual Input Address IO0 = A22, A20, A18, A16, A14, A12, A10, A8 A6, A4, A2, A0, M6, M4, M2, M0 IO1 = A23, A21, A19, A17, A15, A13, A11, A9 A7, A5, A3, A1, M7, M5, M3, M1 Set Burst with Wrap Input 100 = x, x, x, x, x, x, W4, x IO1 = x, x, x, x, x, x, W5, x 102 = x, x, x, x, x, x, W6, x 103 = x, x, x, x, x, x, x, x 3. Quad Output Data IO0 = (D4, D0, ....) IO1 = (D5, D1, ....) IO2 = (D6, D2, ....) IO3 = (D7, D3, ....) 4. Quad Input Address IO0 = A20, A16, A12, A8, A4, A0, M4, M0 IO1 = A21, A17, A13, A9, A5, A1, M5, M1 IO2 = A22, A18, A14, A10, A6, A2, M6, M2 IO3 = A23, A19, A15, A11, A7, A3, M7, M3 5. Fast Read Quad I/O Data IO0 = (x, x, x, x, D4, D0, ....) IO1 = (x, x, x, x, D5, D1, ....) IO2 = (x, x, x, x, D6, D2, ....) IO3 = (x, x, x, x, D7, D3, ....) 6. Word Read Quad I/O Data IO0 = (x, x, D4, D0, ....) IO1 = (x, x, D5, D1, ....) IO2 = (x, x, D6, D2, ....) IO3 = (x, x, D7, D3, ....) - 7. The lowest address bit must be 0. (A0 = 0) - 8. The lowest 4 address bits must be 0. (A0, A1, A2, A3 = 0) # 7.2.4 Instruction Set Table 3 (ID, Security Instructions) | INSTRUCTION NAME | BYTE 1<br>(CODE) | BYTE 2 | BYTE 3 | BYTE 4 | BYTE 5 | BYTE 6 | |----------------------------------------------|------------------|---------------------------|---------------------------|-----------------------|--------------------------|------------| | Release Power down/<br>Device ID | ABh | dummy | dummy | dummy | (ID7-ID0) <sup>(1)</sup> | | | Manufacturer/<br>Device ID <sup>(2)</sup> | 90h | dummy | dummy | 00h | (MF7-MF0) | (ID7-ID0) | | Manufacturer/Device ID by Dual I/O | 92h | A23-A8 | A7-A0, M[7:0] | (MF[7:0], ID[7:0]) | | | | Manufacture/Device ID by Quad I/O | 94h | A23-A0, M[7:0] | xxxx, (MF[7:0], ID[7:0]) | (MF[7:0], ID[7:0],) | | | | JEDEC ID | 9Fh | (MF7-MF0)<br>Manufacturer | (ID15-ID8)<br>Memory Type | (ID7-ID0)<br>Capacity | | | | Read Unique ID | 4Bh | dummy | dummy | dummy | dummy | (ID63-ID0) | | Read SFDP Register | 5Ah | 00h | 00h | A7–A0 | dummy | (D7-0) | | Erase<br>Security Registers <sup>(3)</sup> | 44h | A23-A16 | A15–A8 | A7–A0 | | | | Program<br>Security Registers <sup>(3)</sup> | 42h | A23-A16 | A15–A8 | A7–A0 | D7-D0 | D7-D0 | | Read<br>Security Registers <sup>(3)</sup> | 48h | A23-A16 | A15–A8 | A7–A0 | dummy | (D7-0) | #### Notes: - 1. The Device ID will repeat continuously until /CS terminates the instruction. - 2. See Manufacturer and Device Identification table for Device ID information. - 3. Security Register Address: Security Register 1: A23-16=00h; A15-8=10h; A7-0=byte address Security Register 2: A23-16=00h; A15-8=20h; A7-0=byte address Security Register 3: A23-16=00h; A15-8=30h; A7-0=byte address # 7.2.5 Write Enable (06h) The Write Enable instruction (Figure 4) sets the Write Enable Latch (WEL) bit in the Status Register to a 1. The WEL bit must be set prior to every Page Program, Quad Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Register and Erase/Program Security Registers instruction. The Write Enable instruction is entered by driving /CS low, shifting the instruction code "06h" into the Data Input (DI) pin on the rising edge of CLK, and then driving /CS high. Figure 4. Write Enable Instruction Sequence Diagram #### 7.2.6 Write Enable for Volatile Status Register (50h) The non-volatile Status Register bits described in section 7.1 can also be written to as volatile bits. This gives more flexibility to change the system configuration and memory protection schemes quickly without waiting for the typical non-volatile bit write cycles or affecting the endurance of the Status Register non-volatile bits. To write the volatile values into the Status Register bits, the Write Enable for Volatile Status Register (50h) instruction must be issued prior to a Write Status Register (01h) instruction. Write Enable for Volatile Status Register instruction (Figure 5) will not set the Write Enable Latch (WEL) bit, it is only valid for the Write Status Register instruction to change the volatile Status Register bit values. Figure 5. Write Enable for Volatile Status Register Instruction Sequence Diagram # 7.2.7 Write Disable (04h) The Write Disable instruction (Figure 6) resets the Write Enable Latch (WEL) bit in the Status Register to a 0. The Write Disable instruction is entered by driving /CS low, shifting the instruction code "04h" into the DI pin and then driving /CS high. Note that the WEL bit is automatically reset after Power-up and upon completion of the Write Status Register, Erase/Program Security Registers, Page Program, Quad Page Program, Sector Erase, Block Erase and Chip Erase instructions. Write Disable instruction can also be used to invalidate the Write Enable for Volatile Status Register instruction. Figure 6. Write Disable Instruction Sequence Diagram - 23 - # 7.2.8 Read Status Register-1 (05h) and Read Status Register-2 (35h) The Read Status Register instructions allow the 8-bit Status Registers to be read. The instruction is entered by driving /CS low and shifting the instruction code "05h" for Status Register-1 or "35h" for Status Register-2 into the DI pin on the rising edge of CLK. The status register bits are then shifted out on the DO pin at the falling edge of CLK with most significant bit (MSB) first as shown in Figure 7. The Status Register bits are shown in Figure 3a and 3b and include the BUSY, WEL, BP2-BP0, TB, SEC, SRP0, SRP1, QE, LB[3:1], CMP and SUS bits (see Status Register section earlier in this datasheet). The Read Status Register instruction may be used at any time, even while a Program, Erase or Write Status Register cycle is in progress. This allows the BUSY status bit to be checked to determine when the cycle is complete and if the device can accept another instruction. The Status Register can be read continuously, as shown in Figure 7. The instruction is completed by driving /CS high. Figure 7. Read Status Register Instruction Sequence Diagram #### 7.2.9 Write Status Register (01h) The Write Status Register instruction allows the Status Register to be written. Only non-volatile Status Register bits SRP0, SEC, TB, BP2, BP1, BP0 (bits 7 thru 2 of Status Register-1) and CMP, LB3, LB2, LB1, QE, SRP1 (bits 14 thru 8 of Status Register-2) can be written to. All other Status Register bit locations are read-only and will not be affected by the Write Status Register instruction. LB[3:1] are non-volatile OTP bits, once it is set to 1, it can not be cleared to 0. The Status Register bits are shown in Figure 3 and described in 7.1. To write non-volatile Status Register bits, a standard Write Enable (06h) instruction must previously have been executed for the device to accept the Write Status Register Instruction (Status Register bit WEL must equal 1). Once write enabled, the instruction is entered by driving /CS low, sending the instruction code "01h", and then writing the status register data byte as illustrated in Figure 8. To write volatile Status Register bits, a Write Enable for Volatile Status Register (50h) instruction must have been executed prior to the Write Status Register instruction (Status Register bit WEL remains 0). However, SRP1 and LB3, LB2, LB1 can not be changed from "1" to "0" because of the OTP protection for these bits. Upon power off, the volatile Status Register bit values will be lost, and the non-volatile Status Register bit values will be restored when power on again. To complete the Write Status Register instruction, the /CS pin must be driven high after the eighth or sixteenth bit of data that is clocked in. If this is not done the Write Status Register instruction will not be executed. If /CS is driven high after the eighth clock (compatible with the 25X series) the CMP and QE bits will be cleared to 0. During non-volatile Status Register write operation (06h combined with 01h), after /CS is driven high, the self-timed Write Status Register cycle will commence for a time duration of tw (See AC Characteristics). While the Write Status Register cycle is in progress, the Read Status Register instruction may still be accessed to check the status of the BUSY bit. The BUSY bit is a 1 during the Write Status Register cycle and a 0 when the cycle is finished and ready to accept other instructions again. After the Write Status Register cycle has finished, the Write Enable Latch (WEL) bit in the Status Register will be cleared to 0. During volatile Status Register write operation (50h combined with 01h), after /CS is driven high, the Status Register bits will be refreshed to the new values within the time period of tSHSL2 (See AC Characteristics). BUSY bit will remain 0 during the Status Register bit refresh period. Please refer to 7.1 for detailed Status Register Bit descriptions. Factory default for all status Register bits are 0. Figure 8. Write Status Register Instruction Sequence Diagram