Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs. With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas. We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry! ### Contact us Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China ### W6811 ### SINGLE-CHANNEL VOICEBAND CODEC (5V Analog, 3V Digital) ### **Data Sheet** #### 1. GENERAL DESCRIPTION The W6811 is a general-purpose single channel PCM CODEC with pin-selectable -Law or A-Law companding. The device is compliant with the ITU G.712 specification. It operates off of separated analog (5V) and digital (3V) power supplies and is available in 24-pin PDIP, SOG, SSOP, and TSSOP package options. Functions performed include digitization and reconstruction of voice signals, and band limiting and smoothing filters required for PCM systems. The filters are compliant with ITU G.712 specification. W6811 performance is specified over the industrial temperature range of –40°C to +85°C. The W6811 includes an on-chip precision voltage reference and an additional power amplifier, capable of driving $300\Omega$ loads differentially up to a level of 6.3V peak-to-peak. The analog section is fully differential, reducing noise and improving the power supply rejection ratio. The data transfer protocol supports both long-frame and short-frame synchronous communications for PCM applications, and IDL and GCI communications for ISDN applications. W6811 accepts seven master clock rates between 256 kHz and 4.096 MHz, and an on-chip pre-scaler automatically determines the division ratio for the required internal clock. #### 2. FEATURES - Power supply: - Analog 4.5 5.5V - Digital 2.7 3.3V - Typical power dissipation of 25 mW, power-down mode of 0.5 W - Fully-differential analog circuit design - On-chip precision reference of 1.575 V for a 0 dBm TLP at 600 $\Omega$ - Push-pull power amplifiers with external gain adjustment with 300 $\Omega$ load capability - Seven master clock rates of 256 kHz to 4.096 MHz - Pin-selectable -Law and A-Law companding (compliant with ITU G.711) - CODEC A/D and D/A filtering compliant with ITU G.712 - Industrial temperature range (-40°C to +85°C) - Four packages: 24-pin PDIP, SOG, SSOP, and TSSOP - Pb-Free / RoHS package options available #### **APPLICATIONS** - Digital Telephone Systems - Central Office Equipment (Gateways, Switches, Routers) - PBX Systems (Gateways, Switches) - PABX/SOHO Systems - Local Loop card - SOHO Routers - VoIP Terminals - Enterprise Phones - ISDN Terminals - Analog line cards - 2 - Digital Voice Recorders Publication Release Date: September, 2005 Revision A12 ### massa winbond sassa #### 3. BLOCK DIAGRAM - 3 - #### 4. TABLE OF CONTENTS | 1. | GENERAL DESCRIPTION | 2 | |-----|----------------------------------------------------|------------| | 2. | FEATURES | 2 | | | BLOCK DIAGRAM | | | | TABLE OF CONTENTS | | | | PIN CONFIGURATION | | | | PIN DESCRIPTION | | | 7. | FUNCTIONAL DESCRIPTION | 9 | | | 7.1. Transmit Path | | | | 7.2. Receive Path | . 10 | | | 7.3. Power Management | . 11 | | | 7.3.1. Analog Supply | . 11 | | | 7.3.2. Digital Supply | | | | 7.3.3. Analog Ground Reference Bypass | | | | 7.3.4. Analog Ground Reference Voltage Output | . 11 | | | 7.4. PCM Interface | | | | 7.4.1. Long Frame Sync | | | | 7.4.2. Short Frame Sync | | | | 7.4.3. GCI Interface | | | | 7.4.4. IDL Interface | | | | 7.4.5. System Timing | | | | TIMING DIAGRAMS | | | 9. | ABSOLUTE MAXIMUM RATINGS | | | | 9.1. Absolute Maximum Ratings | | | | 9.2. Operating Conditions | . 21 | | 10 | | | | | 10.1. General Parameters | | | | 10.2. Analog Signal Level and Gain Parameters | | | | 10.3. Analog Distortion and Noise Parameters | | | | 10.4. Analog Input and Output Amplifier Parameters | . 25 | | | 10.5. Digital I/O | . 27 | | | 10.5.1. μ-Law Encode Decode Characteristics | | | | 10.5.2. A-Law Encode Decode Characteristics | | | | 10.5.3. PCM Codes for Zero and Full Scale | | | 4.4 | 10.5.4. PCM Codes for 0dBm0 Output | . 25<br>20 | | | PACKAGE SPECIFICATION | | | 12 | 12.1. 24L TSSOP – 4.4X7.8mm | | | | 12.1. 24L TSSOP = 4.447.8IIIII | | | | 12.3. 24L SOP – 300Hii | | | | 12.4. 24L PDIP – 300 mil | . 04<br>25 | | 12 | ORDERING INFORMATION | | | | VERSION HISTORY | . 30<br>37 | #### 5. PIN CONFIGURATION #### 6. PIN DESCRIPTION | Pin<br>Name | Pin<br>No. | V <sub>DD</sub> * | Functionality | | |------------------|------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | V <sub>REF</sub> | 1 | A | This pin is used to bypass the on-chip 2.5V voltage reference. It needs to be decoupled to $V_{SSA}$ through a 0.1 $\mu F$ ceramic decoupling capacitor. No external loads should be tied to this pin. | | | RO- | 2 | А | Inverting output of the receive smoothing filter. This pin can typically drive a 2 $k\Omega$ load to 1.575 volt peak referenced to the analog ground level. | | | PAI | 3 | А | This pin is the inverting input to the power amplifier. Its DC level is at the $V_{\text{AG}}$ voltage. | | | PAO- | 4 | Α | Inverting power amplifier output. This pin can drive a 300 $\Omega$ load to 1.575 volt peak referenced to the $V_{AG}$ voltage level. | | | PAO+ | 5 | А | Non-inverting power amplifier output. This pin can drive a 300 $\Omega$ load to 1.575 Volt peak referenced to the $V_{AG}$ voltage level. | | | $V_{DDA}$ | 6 | А | Analog power supply. This pin should be decoupled to $V_{\text{SSA}}$ with a $0.1 \mu F$ ceramic capacitor. | | | NC | 7 | | Not Connected | | | $V_{DDD}$ | 8 | D | Digital power supply. This pin should be decoupled to $V_{SSD}$ with a $0.1 \mu F$ ceramic capacitor. For correct operation, $V_{DDD}$ value should always be lower than $V_{DDA}$ . | | | FSR | 9 | D | 8 kHz Frame Sync input for the PCM receive section. This pin also selects channel 0 or channel 1 in the GCI and IDL modes. It can also be connected to the FST pin when transmit and receive are synchronous operations. | | | PCMR | 10 | D | PCM input data receive pin. The data needs to be synchronous with the FSR and BCLKR pins. | | | BCLKR | 11 | D | PCM receive bit clock input pin. This pin also selects the interface mode. The GCI mode is selected when this pin is tied to $V_{SSD}$ . The IDL mode is selected when this pin is tied to $V_{DDD}$ . This pin can also be tied to the BCLKT when transmit and receive are synchronous operations. | | | PUI | 12 | D | Power up input signal. When this pin is tied to $V_{DDD}$ , the part is powered up. When tied to $V_{SSD}$ , the part is powered down. | | | MCLK | 13 | D | System master clock input. Possible input frequencies are 256 kHz, 512 kHz, 1536 kHz, 1544 kHz, 2048 kHz, 2560 kHz & 4096 kHz. For a better performance, it is recommended to have the MCLK signal synchronous and aligned to the FST signal. This is a requirement in the case of 256 and 512 kHz frequencies. | | | BCLKT | 14 | D | PCM transmit bit clock input pin. | | | PCMT | 15 | D | PCM output data transmit pin. The output data is synchronous with the FST and BCLKT pins. | | | FST | 16 | D | 8 kHz transmit frame sync input. This pin synchronizes the transmit data bytes. | | -6- Publication Release Date: September, 2005 Revision A12 ## massa winbond sassa | Pin<br>Name | Pin<br>No. | V <sub>DD</sub> * | Functionality | |------------------|------------|-------------------|---------------------------------------------------------------------------------------| | V <sub>SSD</sub> | 17 | D | This is the digital supply ground. This pin should be connected to 0V. | | NC | 18 | | Not Connected | | V <sub>SSA</sub> | 19 | Α | This is the analog supply ground. This pin should be connected to 0V. | | μ/A-Law | 20 | D | Compander mode select pin. µ-Law companding is selected when this pin is | | | | | tied to $V_{DDD}$ . A-Law companding is selected when this pin is tied to $V_{SSD}$ . | | AO | 21 | Α | Analog output of the first gain stage in the transmit path. | | Al- | 22 | Α | Inverting input of the first gain stage in the transmit path. | | Al+ | 23 | Α | Non-inverting input of the first gain stage in the transmit path. | | $V_{AG}$ | 24 | Α | Mid-Supply analog ground pin, which supplies a 2.5 Volt reference voltage for | | | | | all-analog signal processing. This pin should be decoupled to V <sub>SSA</sub> with a | | | | | 0.01μF capacitor. This pin becomes high impedance when the chip is | | | | | powered down. | <sup>\*</sup> These columns represent whether the pin Is driven by Analog ('A') or Digital ('D') power supply. - 7 - #### 7. FUNCTIONAL DESCRIPTION W6811 is a single-rail, single channel PCM CODEC for voiceband applications. The CODEC complies with the specifications of the ITU-T G.712 recommendation. The CODEC also includes a complete $\mu$ -Law and A-Law compander. The $\mu$ -Law and A-Law companders are designed to comply with the specifications of the ITU-T G.711 recommendation. The block diagram in section 3 shows the main components of the W6811. The chip consists of a PCM interface, which can process long and short frame sync formats, as well as GCI and IDL formats. The pre-scaler of the chip provides the internal clock signals and synchronizes the CODEC sample rate with the external frame sync frequency. The power conditioning block provides the internal power supply for the digital and the analog section, while the voltage reference block provides a precision analog ground voltage for the analog signal processing. The main CODEC block diagram is shown in section 3. #### 7.1. TRANSMIT PATH The A-to-D path of the CODEC contains an analog input amplifier with externally configurable gain setting (see application examples in section 11). The device has an input operational amplifier whose output is the input to the encoder section. If the input amplifier is not required for operation it can be powered down and bypassed. In that case a single ended input signal can be applied to the AO pin or the AI- pin. The AO pin becomes high input impedance when the input amplifier is powered down. The input amplifier can be powered down by connecting the AI+ pin to $V_{DDA}$ or $V_{SSA}$ . The AO pin is selected as an input when AI+ is tied to $V_{DDA}$ and the AI- pin is selected as an input when AI+ is tied to $V_{SSA}$ (see Table 7.1). ### Talasa winbond assau | Al+ | Input Amplifier | Input | |------------------------------|-----------------|----------| | $V_{DDA}$ | Powered Down | AO | | 1.2 to V <sub>DDA</sub> -1.2 | Powered Up | Al+, Al- | | V <sub>SSA</sub> | Powered Down | Al- | Table 7.1 Input Amplifier Modes of operation When the input amplifier is powered down, the input signal at AO or AI- needs to be referenced to the analog ground voltage $V_{AG}$ . The output of the input amplifier is fed through a 3.4 kHz switched capacitor low pass filter to prevent aliasing of input signals above 4 kHz, due to the sampling at 8 kHz. The output of the 3.4 kHz low pass filter is filtered by a high pass filter with a 200 Hz cut-off frequency. The filters are designed according to the recommendations in the G.712 ITU-T specification. From the output of the high pass filter the signal is digitized. The signal is converted into a compressed 8-bit digital representation with either $\mu$ -Law or A-Law format. The $\mu$ -Law or A-Law format is pin-selectable through the $\mu$ /A-Law pin. The compression format can be selected according to Table 7.2. | μ/A-Law Pin | Format | |------------------|--------| | V <sub>SSA</sub> | A-Law | | $V_{DDA}$ | μ-Law | Table 7.2. Pin-selectable Compression Format The digital 8-bit $\mu$ -Law or A-Law samples are fed to the PCM interface for serial transmission at the data rate supplied by the external bit clock BCLKT. #### 7.2. RECEIVE PATH The 8-bit digital input samples for the D-to-A path are serially shifted in by the PCM interface and converted to parallel data bits. During every cycle of the frame sync FSR, the parallel data bits are fed through the pin-selectable $\mu$ -Law or A-Law expander and converted to analog samples. The mode of expansion is selected by the $\mu$ /A-Law pin as shown in Table 7.2. The analog samples are filtered by a low-pass smoothing filter with a 3.4 kHz cut-off frequency, according to the ITU-T G.712 specification. A sin(x)/x compensation is integrated with the low pass smoothing filter. The output of this filter is buffered to provide the receive output signal RO-. The RO- output can be externally connected to the PAI pin to provide a differential output with high driving capability at the PAO+ and PAO- pins. By using external resistors (see section 11 for examples), various gain settings of this output amplifier can be achieved. If the transmit power amplifier is not in use, it can be powered down by connecting PAI to $V_{DDA}$ . -9- Publication Release Date: September, 2005 Revision A12 #### 7.3. POWER MANAGEMENT #### 7.3.1. Analog Supply The power supply for the analog part of the W6811 needs to be 5V +/- 10%. This supply voltage is connected to the $V_{DDA}$ pin. The $V_{DDA}$ pin needs to be decoupled to ground through a 0.1 $\mu F$ ceramic capacitor. #### 7.3.2. Digital Supply The power supply for the digital part of the W6811 needs to be 3V +/- 10%. This supply voltage is connected to the $V_{DDD}$ pin. The $V_{DDD}$ pin needs to be decoupled to ground through a 0.1 $\mu F$ ceramic capacitor. #### 7.3.3. Analog Ground Reference Bypass The system has an internal precision voltage reference which generates the 2.5V mid-supply analog ground voltage. This voltage needs to be decoupled to $V_{SSA}$ at the $V_{REF}$ pin through a 0.1 $\mu F$ ceramic capacitor. #### 7.3.4. Analog Ground Reference Voltage Output The analog ground reference voltage is available for external reference at the $V_{AG}$ pin. This voltage needs to be decoupled to $V_{SSA}$ through a 0.01 $\mu F$ ceramic capacitor. The analog ground reference voltage is generated from the voltage on the $V_{REF}$ pin and is also used for the internal signal processing. #### 7.4. PCM INTERFACE The PCM interface is controlled by pins BCLKR, FSR, BCLKT & FST. The input data is received through the PCMR pin and the output data is transmitted through the PCMT pin. The modes of operation of the interface are shown in Table 7.3. | BCLKR | FSR | Interface Mode | |------------------------|------------------|---------------------------------| | 64 kHz to 4.096<br>MHz | 8 kHz | Long or Short Frame Sync | | $V_{SSD}$ | $V_{SSD}$ | ISDN GCI with active channel B1 | | V <sub>SSD</sub> | $V_{DDD}$ | ISDN GCI with active channel B2 | | $V_{DDD}$ | V <sub>SSD</sub> | ISDN IDL with active channel B1 | | $V_{DDD}$ | $V_{DDD}$ | ISDN IDL with active channel B2 | Table 7.3 PCM Interface mode selections #### 7.4.1. Long Frame Sync The Long Frame Sync or Short Frame Sync interface mode can be selected by connecting the BCLKR or BCLKT pin to a 64 kHz to 4.096 MHz clock and connecting the FSR or FST pin to the 8 kHz frame sync. The device synchronizes the data word for the PCM interface and the CODEC sample rate on the positive edge of the Frame Sync signal. It recognizes a Long Frame Sync when the FST pin is Publication Release Date: September, 2005 - 10 - Revision A12 held HIGH for two consecutive falling edges of the bit-clock at the BCLKT pin. The length of the Frame Sync pulse can vary from frame to frame, as long as the positive frame sync edge occurs every 125 µsec. During data transmission in the Long Frame Sync mode, the transmit data pin PCMT will become low impedance when the Frame Sync signal FST is HIGH or when the 8 bit data word is being transmitted. The transmit data pin PCMT will become high impedance when the Frame Sync signal FST becomes LOW while the data is transmitted or when half of the LSB is transmitted. The internal decision logic will determine whether the next frame sync is a long or a short frame sync, based on the previous frame sync pulse. To avoid bus collisions, the PCMT pin will be HIGH impedance for two frame sync cycles after every power down state. More detailed timing information can be found in the interface timing section. #### 7.4.2. Short Frame Sync The W6811 operates in the Short Frame Sync Mode when the Frame Sync signal at pin FST is HIGH for one and only one falling edge of the bit-clock at the BCLKT pin. On the following rising edge of the bit-clock, the W6811 starts clocking out the data on the PCMT pin, which will also change from high to low impedance state. The data transmit pin PCMT will go back to the high impedance state halfway through the LSB. The Short Frame Sync operation of the W6811 is based on an 8-bit data word. When receiving data on the PCMR pin, the data is clocked in on the first falling edge after the falling edge that coincides with the Frame Sync signal. The internal decision logic will determine whether the next frame sync is a long or a short frame sync, based on the previous frame sync pulse. To avoid bus collisions, the PCMT pin will be high impedance for two frame sync cycles after every power down state. More detailed timing information can be found in the interface timing section. #### 7.4.3. General Circuit Interface (GCI) The GCI interface mode is selected when the BCLKR pin is connected to $V_{\rm SSD}$ for two or more frame sync cycles. It can be used as a 2B+D timing interface in an ISDN application. The GCI interface consists of 4 pins: FSC (FST), DCL (BCLKT), Dout (PCMT) & Din (PCMR). The FSR pin selects channel B1 or B2 for transmit and receive. Data transitions occur on the positive edges of the data clock DCL. The Frame Sync positive edge is aligned with the positive edge of the data clock DCLK. The data rate is running half the speed of the bit-clock. The channels B1 and B2 are transmitted consecutively. Therefore, channel B1 is transmitted on the first 16 clock cycles of DCL and B2 is transmitted on the second 16 clock cycles of DCL. For more timing information, see the timing section. - 11 - Publication Release Date: September, 2005 Revision A12 #### 7.4.4. Interchip Digital Link (IDL) The IDL interface mode is selected when the BCLKR pin is connected to $V_{DDD}$ for two or more frame sync cycles. It can be used as a 2B+D timing interface in an ISDN application. The IDL interface consists of 4 pins: IDL SYNC (FST), IDL CLK (BCLKT), IDL TX (PCMT) & IDL RX (PCMR). The FSR pin selects channel B1 or B2 for transmit and receive. The data for channel B1 is transmitted on the first positive edge of the IDL CLK after the IDL SYNC pulse. The IDL SYNC pulse is one IDL CLK cycle long. The data for channel B2 is transmitted on the eleventh positive edge of the IDL CLK after the IDL SYNC pulse. The data for channel B1 is received on the first negative edge of the IDL CLK after the IDL SYNC pulse. The data for channel B2 is received on the eleventh negative edge of the IDL CLK after the IDL SYNC pulse. The transmit signal pin IDL TX becomes high impedance when not used for data transmission and also in the time slot of the unused channels. For more timing information, see the timing section. #### 7.4.5. System Timing The system can work at 256 kHz, 512 kHz, 1536 kHz, 1544 kHz, 2048 kHz, 2560 kHz & 4096 kHz master clock rates. The system clock is supplied through the master clock input MCLK and can be derived from the bit-clock if desired. An internal pre-scaler is used to generate a fixed 256 kHz and an 8 kHz sample clock for the internal CODEC. The pre-scaler measures the master clock frequency versus the Frame Sync frequency and sets the division ratio accordingly. If the Frame Sync is LOW for the entire frame sync period while the MCLK and BCLK pin clock signals are still present, the W6811 will enter the low power standby mode. Another way to power down is to set the PUI pin to LOW. When the system needs to be powered up again, the PUI pin needs to be set to HIGH and the Frame Sync pulse needs to be present. It will take two Frame Sync cycles before the pin PCMT will become low impedance. - 12 - ### se winbond see #### 8. TIMING DIAGRAMS Figure 8.1 Long Frame Sync PCM Timing - 13 - ## **Bases winbond seess** | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT | |--------------------|------------------------------------------------------------------------------------------------------|---------------------|-----|------|------| | 1/T <sub>FS</sub> | FST, FSR Frequency | | 8 | | kHz | | T <sub>FSL</sub> | T <sub>FSL</sub> FST / FSR Minimum LOW Width <sup>1</sup> | | | | sec | | 1/T <sub>BCK</sub> | BCLKT, BCLKR Frequency | T <sub>BCK</sub> 64 | | 4096 | kHz | | T <sub>BCKH</sub> | BCLKT, BCLKR HIGH Pulse Width | 50 | | | ns | | T <sub>BCKL</sub> | BCLKT, BCLKR LOW Pulse Width | 50 | | | ns | | T <sub>FTRH</sub> | BCLKT 0 Falling Edge to FST Rising Edge Hold Time | 20 | | | ns | | T <sub>FTRS</sub> | FST Rising Edge to BCLKT 1 Falling edge Setup Time | 80 | | | ns | | T <sub>FTFH</sub> | BCLKT 2 Falling Edge to FST Falling Edge Hold Time | 50 | | | ns | | $T_{FDTD}$ | FST Rising Edge to Valid PCMT Delay Time | | | 60 | ns | | T <sub>BDTD</sub> | BCLKT Rising Edge to Valid PCMT Delay Time | | | 60 | ns | | T <sub>HID</sub> | Delay Time from the Later of FST Falling Edge, or BCLKT 8 Falling Edge to PCMT Output High Impedance | 10 | | 60 | ns | | T <sub>FRRH</sub> | BCLKR 0 Falling Edge to FSR Rising Edge Hold Time | 20 | | | ns | | T <sub>FRRS</sub> | FSR Rising Edge to BCLKR 1 Falling edge Setup Time | 80 | | | ns | | T <sub>FRFH</sub> | BCLKR 2 Falling Edge to FSR Falling<br>Edge Hold Time | 50 | | | ns | | T <sub>DRS</sub> | Valid PCMR to BCLKR Falling Edge<br>Setup Time | 0 | | | ns | | T <sub>DRH</sub> | PCMR Hold Time from BCLKR Falling Edge | 50 | | | ns | Table 8.1 Long Frame Sync PCM Timing Parameters - <sup>&</sup>lt;sup>1</sup> $T_{FSL}$ must be at least $\geq T_{BCK}$ ### winbond = Figure 8.2 Short Frame Sync PCM Timing - 15 - ## **Esses winbond sesses** | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT | |--------------------|--------------------------------------------------------------------|-----|-----|------|------| | 1/T <sub>FS</sub> | FST, FSR Frequency | | 8 | | kHz | | 1/T <sub>BCK</sub> | BCLKT, BCLKR Frequency | | | 4096 | kHz | | T <sub>BCKH</sub> | BCLKT, BCLKR HIGH Pulse Width | 50 | | | ns | | T <sub>BCKL</sub> | BCLKT, BCLKR LOW Pulse Width | 50 | | | ns | | T <sub>FTRH</sub> | BCLKT –1 Falling Edge to FST Rising Edge Hold Time | 20 | | | ns | | T <sub>FTRS</sub> | FST Rising Edge to BCLKT 0 Falling edge Setup Time | 80 | | | ns | | T <sub>FTFH</sub> | BCLKT 0 Falling Edge to FST Falling Edge Hold Time | 50 | | | ns | | T <sub>FTFS</sub> | FST Falling Edge to BCLKT 1 Falling Edge Setup Time | 50 | | | ns | | T <sub>BDTD</sub> | BCLKT Rising Edge to Valid PCMT Delay Time | 10 | | 60 | ns | | T <sub>HID</sub> | Delay Time from BCLKT 8 Falling Edge to PCMT Output High Impedance | 10 | | 60 | ns | | T <sub>FRRH</sub> | BCLKR –1 Falling Edge to FSR Rising Edge Hold Time | 20 | | | ns | | T <sub>FRRS</sub> | FSR Rising Edge to BCLKR 0 Falling edge Setup Time | 80 | | | ns | | T <sub>FRFH</sub> | BCLKR 0 Falling Edge to FSR Falling Edge Hold Time | 50 | | | ns | | T <sub>FRFS</sub> | FSR Falling Edge to BCLKR 1 Falling Edge Setup Time | 50 | | | ns | | T <sub>DRS</sub> | Valid PCMR to BCLKR Falling Edge Setup Time | 0 | | | ns | | T <sub>DRH</sub> | PCMR Hold Time from BCLKR Falling Edge | 50 | | | ns | Table 8.2 Short Frame Sync PCM Timing Parameters - 16 - ### **Esses winbond se** Figure 8.3 IDL PCM Timing | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | 1/T <sub>FS</sub> | FST Frequency | | 8 | | kHz | | 1/T <sub>BCK</sub> | BCLKT Frequency | 256 | | 4096 | kHz | | T <sub>BCKH</sub> | BCLKT HIGH Pulse Width | 50 | | | ns | | T <sub>BCKL</sub> | BCLKT LOW Pulse Width | 50 | | | ns | | T <sub>FSRH</sub> | BCLKT –1 Falling Edge to FST Rising Edge Hold Time | 20 | | | ns | | T <sub>FSRS</sub> | FST Rising Edge to BCLKT 0 Falling edge Setup Time | 60 | | | ns | | T <sub>FSFH</sub> | BCLKT 0 Falling Edge to FST Falling Edge<br>Hold Time | 20 | | | ns | | T <sub>BDTD</sub> | BCLKT Rising Edge to Valid PCMT Delay Time | 10 | | 60 | ns | | T <sub>HID</sub> | Delay Time from the BCLKT 8 Falling Edge (B1 channel) or BCLKT 18 Falling Edge (B2 Channel) to PCMT Output High Impedance | 10 | | 50 | ns | | T <sub>DRS</sub> | Valid PCMR to BCLKT Falling Edge Setup<br>Time | 20 | | | ns | | T <sub>DRH</sub> | PCMR Hold Time from BCLKT Falling<br>Edge | 75 | | | ns | Table 8.3 IDL PCM Timing Parameters - 17 - ### winbond Figure 8.4 GCI PCM Timing | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT | |--------------------|----------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | 1/T <sub>FST</sub> | FST Frequency | | 8 | | kHz | | 1/T <sub>BCK</sub> | BCLKT Frequency | 512 | | 6176 | kHz | | T <sub>BCKH</sub> | BCLKT HIGH Pulse Width | 50 | | | ns | | T <sub>BCKL</sub> | BCLKT LOW Pulse Width | 50 | | | ns | | T <sub>FSRH</sub> | BCLKT 0 Falling Edge to FST Rising Edge Hold Time | 20 | | | ns | | T <sub>FSRS</sub> | FST Rising Edge to BCLKT 1 Falling edge Setup Time | 60 | | | ns | | T <sub>FSFH</sub> | BCLKT 1 Falling Edge to FST Falling Edge Hold Time | 20 | | | ns | | $T_{FDTD}$ | FST Rising Edge to Valid PCMT Delay Time | | | 60 | ns | | T <sub>BDTD</sub> | BCLKT Rising Edge to Valid PCMT Delay Time | | | 60 | ns | | T <sub>HID</sub> | Delay Time from the BCLKT 16 Falling Edge (B1 channel) or BCLKT 32 Falling Edge (B2 Channel) to PCMT Output High Impedance | 10 | | 50 | ns | | T <sub>DRS</sub> | Valid PCMR to BCLKT Rising Edge Setup Time | 20 | | | ns | | T <sub>DRH</sub> | PCMR Hold Time from BCLKT Rising Edge | | | 60 | ns | Table 8.4 GCI PCM Timing Parameters - 18 - # **Bases winbond seess** | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT | |--------------------------------------|--------------------------------------------|-----|------|-----|------| | 1/T <sub>MCK</sub> | Master Clock Frequency | | 256 | | kHz | | | | | 512 | | | | | | | 1536 | | | | | | | 1544 | | | | | | | 2048 | | | | | | | 2560 | | | | | | | 4096 | | | | T <sub>MCKH</sub> / T <sub>MCK</sub> | MCLK Duty Cycle for 256 kHz Operation | 45% | | 55% | | | T <sub>MCKH</sub> | Minimum Pulse Width HIGH for MCLK(512 kHz | 50 | | | ns | | | or Higher) | | | | | | T <sub>MCKL</sub> | Minimum Pulse Width LOW for MCLK (512 kHz | 50 | | | ns | | | or Higher) | | | | | | T <sub>FTRHM</sub> | MCLK falling Edge to FST Rising Edge Hold | 50 | | | ns | | | Time | | | | | | T <sub>FTRSM</sub> | FST Rising Edge to MCLK Falling edge Setup | 50 | | | ns | | | Time | | | | | | T <sub>RISE</sub> | Rise Time for All Digital Signals | | | 50 | ns | | T <sub>FALL</sub> | Fall Time for All Digital Signals | | | 50 | ns | Table 8.5 General PCM Timing Parameters - 19 - #### 9. ABSOLUTE MAXIMUM RATINGS #### 9.1. ABSOLUTE MAXIMUM RATINGS | Conditio | Value | | |---------------------------------------------------------------------------|---------|------------------------------------------| | Junction temperature | | 150°C | | Storage temperature range | | -65°C to +150°C | | Voltage Applied to any pin | Analog | $(V_{SSA} - 0.3V)$ to $(V_{DDA} + 0.3V)$ | | Digit | tal | $(V_{SSD} - 0.3V)$ to $(V_{DDD} + 0.3V)$ | | Voltage applied to any pin | Analog | $(V_{SSA} - 1.0V)$ to $(V_{DDA} + 1.0V)$ | | (Input current limited to +/-20 mA) | Digital | $(V_{SSD} - 1.0V)$ to $(V_{DDD} + 1.0V)$ | | V <sub>DDA</sub> - V <sub>SSA</sub> ; V <sub>DDD</sub> - V <sub>SSD</sub> | | -0.5V to +6V | | $V_{DDD} - V_{DDA}^2$ | | < 0.3V | <sup>1.</sup> Stresses above those listed may cause permanent damage to the device. Exposure to the absolute maximum ratings may affect device reliability. Functional operation is not implied at these conditions. #### 9.2. OPERATING CONDITIONS | Condition | Value | | | | | |------------------------------------------------------|----------------|--|--|--|--| | Industrial operating temperature | -40°C to +85°C | | | | | | Analog supply voltage (V <sub>DDA</sub> ) | +4.5V to +5.5V | | | | | | Digital supply voltage (V <sub>DDD</sub> ) | +2.7V to +3.3V | | | | | | Ground voltage (V <sub>SSA,</sub> V <sub>SSD</sub> ) | 0V | | | | | **Note**: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device. - 20 - <sup>2.</sup> At any time, the digital power supply should not be higher the 0.3V from the analog power supply. #### 10. ELECTRICAL CHARACTERISTICS #### 10.1. GENERAL PARAMETERS | Symbo | Parameters | Conditions | Min <sup>(2)</sup> | Typ (1) | Max (2) | Units | |--------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------|------------------------|------------|------------|----------| | | | | | | | | | $V_{IL}$ | Input LOW Voltage | | | | 0.5 | V | | $V_{IH}$ | Input HIGH Voltage | | 2.2 | | | V | | $V_{OL}$ | PCMT Output LOW Voltage | I <sub>OL</sub> = 1.6 mA | | | 0.4 | V | | V <sub>OH</sub> | PCMT Output HIGH Voltage | I <sub>OL</sub> = -1.6 mA | V <sub>DDD</sub> - 0.5 | | | V | | I <sub>DDA</sub><br>I <sub>DDD</sub> | V <sub>DDA</sub> Current (Operating) -ADC+DAC | PUI = 1<br>FSX running MCLK<br>running | | 5.5<br>25 | 8<br>1000 | mA<br>μA | | I <sub>SBA</sub><br>I <sub>SBD</sub> | V <sub>CCA</sub> Current (Standby) | PUI = 1<br>FSX = 0 MCLK running | | 200<br>0.2 | 500<br>100 | nA<br>μA | | I <sub>PDA</sub><br>I <sub>PDD</sub> | V <sub>CCA</sub> Current (Power Down) V <sub>CCD</sub> Current (Power Down) | PUI = 0<br>PUI = 0 | | 200<br>200 | 500<br>500 | nA<br>nA | | I <sub>IL</sub> | Input Leakage Current | V <sub>SSD</sub> <v<sub>IN<v<sub>DDD</v<sub></v<sub> | | | +/-10 | μΑ | | I <sub>OL</sub> | PCMT Output Leakage Current | V <sub>SSA</sub> <pcmt<v<sub>DDA<br/>High Z State</pcmt<v<sub> | | | +/-10 | μА | | C <sub>IN</sub> | Digital Input Capacitance | | | | 10 | pF | | C <sub>OUT</sub> | PCMT Output Capacitance | PCMT High Z | | | 15 | pF | <sup>1.</sup> Typical values: $T_A = 25$ °C, $V_{DDA} = 5.0 V$ , $V_{DDD} = 3.0 V$ - 21 - <sup>2.</sup> All min/max limits are guaranteed by Winbond via electrical testing or characterization. Not all specifications are 100 percent tested. #### 10.2. ANALOG SIGNAL LEVEL AND GAIN PARAMETERS $V_{DDA}=5V\pm10\%$ ; $V_{SSA}=0V$ ; $T_{A}=-40^{\circ}C$ to $+85^{\circ}C$ ; all analog signals referred to $V_{AG}$ ; MCLK=BCLK= 2.048 MHz; FST=FSR=8kHz Synchronous operation. | PARAMETER | SYM. | CONDITION | TYP. | | NSMIT<br>(D) | RECEIVE<br>(D/A) | | UNIT | |--------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------------------|--------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------|-------------------| | | | | | MIN. | MAX. | MIN. | MAX. | | | Absolute Level | L <sub>ABS</sub> | $0 \text{ dBm0} = 0 \text{dBm } @ 600\Omega$ | 1.096 | | | | | $V_{PK}$ | | Max. Transmit<br>Level | $T_{XMAX}$ | 3.17 dBm0 for μ-Law<br>3.14 dBm0 for A-Law | 1.579<br>1.573 | | | | | $V_{PK}$ $V_{PK}$ | | Absolute Gain<br>(0 dBm0 @<br>1020 Hz;<br>T <sub>A</sub> =+25°C) | G <sub>ABS</sub> | 0 dBm0 @ 1020 Hz;<br>T <sub>A</sub> =+25°C | 0 | -0.25 | +0.25 | -0.25 | +0.25 | dB | | Absolute Gain variation with Temperature | G <sub>ABST</sub> | $T_A$ =0°C to $T_A$ =+70°C<br>$T_A$ =-40°C to $T_A$ =+85°C | 0 | -0.03<br>-0.05 | +0.03<br>+0.05 | -0.03<br>-0.05 | +0.03<br>+0.05 | dB | | Frequency<br>Response,<br>Relative to<br>0dBm0 @<br>1020 Hz | G <sub>RTV</sub> | 15 Hz<br>50 Hz<br>60 Hz<br>200 Hz<br>300 to 3000 Hz<br>3300 Hz<br>3400 Hz<br>3600 Hz<br>4000 Hz<br>4600 Hz to 100 kHz | <br><br><br><br><br> | <br>-1.0<br>-0.20<br>-0.35<br>-0.8<br> | -40<br>-30<br>-26<br>-0.4<br>+0.15<br>+0.15<br>0<br>0<br>-14 | -0.5<br>-0.5<br>-0.5<br>-0.5<br>-0.20<br>-0.35<br>-0.8<br> | 0<br>0<br>0<br>+0.15<br>+0.15<br>0<br>0<br>-14<br>-30 | dB | | Gain Variation<br>vs. Level Tone<br>(1020 Hz<br>relative to –10<br>dBm0) | G <sub>LT</sub> | +3 to -40 dBm0<br>-40 to -50 dBm0<br>-50 to -55 dBm0 | | -0.3<br>-0.6<br>-1.6 | +0.3<br>+0.6<br>+1.6 | -0.2<br>-0.4<br>-1.6 | +0.2<br>+0.4<br>+1.6 | dB | - 22 - #### 10.3. ANALOG DISTORTION AND NOISE PARAMETERS $V_{DDA}=5V\pm10\%$ ; $V_{SSA}=0V$ ; $T_{A}=-40^{\circ}C$ to $+85^{\circ}C$ ; all analog signals referred to $V_{AG}$ ; MCLK=BCLK= 2.048 MHz; FST=FSR=8kHz Synchronous operation. | PARAMETER | PARAMETER SYM. CONDITION TRA | | TRAI | TRANSMIT (A/D) | | | RECEIVE (D/A) | | | |-----------------------------|------------------------------|---------------------|------|----------------|------------|------|---------------|------------|--------| | | | 1 | | TYP. | MA | MIN. | TYP. | MAX. | | | | | | | | X. | | | | | | Total Distortion vs. | $D_{LT\mu}$ | +3 dBm0 | 36 | | | 34 | | | dBC | | Level Tone (1020 Hz, | | 0 dBm0 to -30 dBm0 | 36 | | | 36 | | | | | μ-Law, C-Message | | -40 dBm0 | 29 | | | 30 | | | | | Weighted) | | -45 dBm0 | 25 | | | 25 | | | | | Total Distortion vs. | $D_{LTA}$ | +3 dBm0 | 36 | | | 34 | | | dBp | | Level Tone (1020 Hz, | | 0 dBm0 to -30 dBm0 | 36 | | | 36 | | | | | A-Law, Psophometric | | -40 dBm0 | 29 | | | 30 | | | | | Weighted) | | -45 dBm0 | 25 | | | 25 | | | | | Spurious Out-Of-Band | D <sub>SPO</sub> | 4600 Hz to 7600 Hz | | | | | | -30 | dB | | at RO- (300 Hz to | | 7600 Hz to 8400 Hz | | | | | | -40 | | | 3400 Hz @ 0dBm0) | | 8400 Hz to 100000 | | | | | | -30 | | | | | Hz | | | | | | | | | Spurious In-Band (700 | D <sub>SPI</sub> | 300 to 3000 Hz | | | -47 | | | -47 | dB | | Hz to 1100 Hz @ | | | | | | | | | | | 0dBm0) | _ | | | | 4.4 | | | 4.4 | | | Intermodulation | D <sub>IM</sub> | Two tones | | | -41 | | | -41 | dB | | Distortion (300 Hz to | | | | | | | | | | | 3400 Hz -4 to -21<br>dBm0 | | | | | | | | | | | | Б | | | | -75 | | | -75 | dBm0 | | Crosstalk (1020 Hz @ 0dBm0) | D <sub>XT</sub> | | | | -/5 | | | -/5 | abmo | | Absolute Group Delay | _ | 1200 Hz | | | 360 | | | 240 | | | | τ <sub>ABS</sub> | | | | | | | | μsec | | Group Delay Distortion | $\tau_{D}$ | 500 Hz | | | 750 | | | 750 | μsec | | (relative to group | | 600 Hz | | | 380 | | | 370 | | | delay @ 1200 Hz) | | 1000 Hz<br>2600 Hz | | | 130<br>130 | | | 120<br>120 | | | | | 2800 Hz | | | 750 | | | 750 | | | Idle Channel Noise | NI | | | | 18 | | | 13 | dBrnc0 | | idle Charifiei Noise | N <sub>IDL</sub> | μ-Law; C-message | | | -68 | | | -78 | | | | | A-Law; Psophometric | | | -00 | | | -/0 | dBm0p | - 23 - #### 10.4. ANALOG INPUT AND OUTPUT AMPLIFIER PARAMETERS $V_{DDA}$ =5V ±10%; $V_{SSA}$ =0V; $T_{A}$ =-40°C to +85°C; all analog signals referred to $V_{AG}$ ; | PARAMETER | SYM. | CONDITION | MIN. | TYP. | MAX. | UNIT. | |-----------------------------------------------------------------------------|---------------------|---------------------------------------|----------|----------|-----------------------|-------| | Al Input Offset Voltage | $V_{OFF,AI}$ | Al+, Al- | | | ±25 | mV | | Al Input Current | I <sub>IN,AI</sub> | Al+, Al- | | ±0.1 | ±1.0 | μА | | Al Input Resistance | R <sub>IN,AI</sub> | Al+, Al- to V <sub>AG</sub> | 10 | | | ΜΩ | | Al Input Capacitance | C <sub>IN,AI</sub> | Al+, Al- | | | 10 | pF | | Al Common Mode Input<br>Voltage Range | V <sub>CM,AI</sub> | Al+, Al- | 1.2 | | V <sub>DDA</sub> -1.2 | V | | Al Common Mode Rejection Ratio | CMRR <sub>TI</sub> | Al+, Al- | | 60 | | dB | | Al Amp Gain Bandwidth Product | GBW <sub>TI</sub> | AO, R <sub>LD</sub> ≥10kΩ | | 2150 | | kHz | | Al Amp DC Open Loop Gain | G <sub>TI</sub> | AO, R <sub>LD</sub> ≥10kΩ | | 95 | | dB | | Al Amp Equivalent Input<br>Noise | N <sub>TI</sub> | C-Message<br>Weighted | | -24 | | dBrnC | | AO Output Voltage Range | $V_{TG}$ | $R_{LD}$ =10k $\Omega$ to $V_{AG}$ | 0.5 | | $V_{DDA}$ -0.5 | ٧ | | | | $R_{LD}$ =2k $\Omega$ to $V_{AG}$ | 1.0 | | V <sub>DDA</sub> -1.0 | | | Load Resistance | R <sub>LDTGRO</sub> | AO, RO to V <sub>AG</sub> | 2 | | | kΩ | | Load Capacitance | C <sub>LDTGRO</sub> | AO, RO | | | 100 | рF | | AO & RO Output Current | I <sub>OUT1</sub> | 0.5 ≤AO,RO-≤<br>V <sub>DDA</sub> -0.5 | ±1.0 | | | mA | | RO- Output Resistance | R <sub>RO-</sub> | RO-, 0 to 3400<br>Hz | | 1 | | Ω | | RO- Output Offset Voltage | $V_{OFF,RO}$ | RO- to V <sub>AG</sub> | | | ±25 | mV | | Analog Ground Voltage | $V_{AG}$ | Relative to V <sub>SSA</sub> | 2.429 | 2.5 | 2.573 | V | | V <sub>AG</sub> Output Resistance | R <sub>VAG</sub> | Within ±25mV change | | 2.5 | 12.5 | Ω | | Power Supply Rejection Ratio (0 to 100 kHz to V <sub>DDA</sub> , C-message) | PSRR | Transmit<br>Receive | 30<br>30 | 80<br>75 | | dBC | | PAI Input Offset Voltage | $V_{OFF,PAI}$ | PAI | | | ±20 | mV | | PAI Input Current | I <sub>IN,PAI</sub> | PAI | | ±0.05 | ±1.0 | μΑ | | PAI Input Resistance | R <sub>IN,PAI</sub> | PAI to V <sub>AG</sub> | 10 | | | MΩ | | PAI Amp Gain Bandwidth Product | GBW <sub>PI</sub> | PAO- no load | | 1000 | | kHz | - 24 - ### W6811 # massa winbond sassa | PARAMETER | SYM. | CONDITION | MIN. | TYP. | MAX. | UNIT. | |------------------------------------------------------------|--------------------|-----------------------------------------------------------------|-------|------|------|-------| | Output Offset Voltage | $V_{OFF,PO}$ | PAO+ to PAO- | | | ±50 | mV | | Load Resistance | R <sub>LDPO</sub> | PAO+, PAO-<br>differentially | 300 | | | Ω | | Load Capacitance | C <sub>LDPO</sub> | PAO+, PAO-<br>differentially | | | 1000 | pF | | PO Output Current | I <sub>OUTPO</sub> | 0.5 ≤AO,RO-≤<br>V <sub>DDA</sub> -0.5 | ±10.0 | | | mA | | PO Output Resistance | R <sub>PO</sub> | PAO+ to PAO- | | 1 | | Ω | | PO Differential Gain | G <sub>PO</sub> | R <sub>LD</sub> =300Ω,<br>+3dBm0, 1 kHz,<br>PAO+ to PAO- | -0.2 | 0 | +0.2 | dB | | PO Differential Signal to | $D_PO$ | $Z_{LD}=300\Omega$ | 45 | 60 | | dBC | | Distortion C-Message weighted | | $Z_{LD}$ =100nF + 100 $\Omega$<br>$Z_{LD}$ =100nF + 20 $\Omega$ | | 40 | | | | PO Power Supply Rejection | PSRR <sub>PO</sub> | 0 to 4 kHz | 40 | 55 | | dB | | Ratio (0 to 25 kHz to V <sub>DDA</sub> , Differential out) | | 4 to 25 kHz | | 40 | | | - 25 -