# imall

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



### Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832 Email & Skype: info@chipsmall.com Web: www.chipsmall.com Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China



### **8-BIT MICROCONTROLLER**

### Table of Contents-

| 1.       | GENE  | ERAL DESCRIPTION                   |                                                          |  |  |  |  |  |
|----------|-------|------------------------------------|----------------------------------------------------------|--|--|--|--|--|
| 2.       | FEAT  | URES                               |                                                          |  |  |  |  |  |
| 3.       | PIN C | ONFIGURATIONS                      |                                                          |  |  |  |  |  |
| 4.       | PIN D | ESCRIPTION                         | 5                                                        |  |  |  |  |  |
| 5.       | FUNC  | CTIONAL DESCRIPTION                | 7                                                        |  |  |  |  |  |
| 6.       |       | ORY ORGANIZATION                   |                                                          |  |  |  |  |  |
|          | 6.1   | Program Memory                     | 9                                                        |  |  |  |  |  |
|          | 6.2   | Data Memory                        |                                                          |  |  |  |  |  |
| 7.       | SPEC  | CIAL FUNCTION REGISTERS            |                                                          |  |  |  |  |  |
| 8.       | INST  | INSTRUCTION                        |                                                          |  |  |  |  |  |
|          | 8.1   | Instruction Timing                 |                                                          |  |  |  |  |  |
|          | 8.2   | MOVX Instruction                   |                                                          |  |  |  |  |  |
|          | 8.3   | External Data Memory Access Timing |                                                          |  |  |  |  |  |
|          | 8.4   | Wait State Control Signal          |                                                          |  |  |  |  |  |
| 9.       | POW   | ER MANAGEMENT                      |                                                          |  |  |  |  |  |
|          | 9.1   | Idle Mode                          |                                                          |  |  |  |  |  |
|          | 9.2   | Economy Mode                       |                                                          |  |  |  |  |  |
|          | 9.3   | Power Down Mode                    |                                                          |  |  |  |  |  |
| 10.      | RESE  | T CONDITIONS                       |                                                          |  |  |  |  |  |
|          | 10.1  | External Reset                     |                                                          |  |  |  |  |  |
|          | 10.2  | Watchdog Timer Reset               |                                                          |  |  |  |  |  |
|          | 10.3  | Reset State                        |                                                          |  |  |  |  |  |
| gh - 11. | INTE  | RRUPTS                             |                                                          |  |  |  |  |  |
|          | 11.1  | Interrupt Sources                  |                                                          |  |  |  |  |  |
|          | 11.2  | Priority Level Structure           |                                                          |  |  |  |  |  |
|          | 11.3  | Interrupt Response Time            |                                                          |  |  |  |  |  |
| 12.      | PROC  | GRAMMABLE TIMERS/COUNTERS          |                                                          |  |  |  |  |  |
|          | 12.1  | Timer/Counters 0 & 1               |                                                          |  |  |  |  |  |
|          | 12.2  | Time-base Selection                |                                                          |  |  |  |  |  |
|          | 12.3  | Timer/Counter 2                    |                                                          |  |  |  |  |  |
| 13.      | WAC   | HDOG TIMER                         |                                                          |  |  |  |  |  |
|          | 13.1  | Watchdog Control                   |                                                          |  |  |  |  |  |
|          | 13.2  | Clock Control                      |                                                          |  |  |  |  |  |
|          |       | -1-                                | Publication Release Date: April 17, 2007<br>Revision A10 |  |  |  |  |  |

| 14. | SERIA | AL PORT                                      | 63 |
|-----|-------|----------------------------------------------|----|
|     | 14.1  | Mode 0                                       | 63 |
|     | 14.2  | Mode 1                                       |    |
|     | 14.3  | Mode 2                                       |    |
|     | 14.4  | Mode 3                                       |    |
|     | 14.5  | Framing Error Detection                      |    |
|     | 14.6  | Multiprocessor Communications                | 68 |
| 15. | TIME  | ACCESS PROTECTION                            | 70 |
| 16. | ON-C  | HIP FLASH EPROM CHARACTERISTICS              | 72 |
| 17. | ELEC  | TRICAL CHARACTERISTICS                       |    |
|     | 17.1  | Absolute Maximum Ratings                     |    |
|     | 17.2  | D.C. Characteristics                         |    |
|     | 17.3  | A.C. Characteristics                         |    |
| 18. | TYPIC | AL APPLICATION CIRCUITS                      | 83 |
|     | 18.1  | Expanded External Program Memory and Crystal | 83 |
|     | 18.2  | Expanded External Data Memory and Oscillator | 84 |
| 19. | PACK  | AGE DIMENSIONS                               | 85 |
|     | 19.1  | 40-pin DIP                                   | 85 |
|     | 19.2  | 44-pin PLCC                                  | 85 |
|     | 19.3  | 44-pin QFP                                   | 86 |
| 20. | VERS  | ION HISTORY                                  | 87 |



#### **1. GENERAL DESCRIPTION**

The W77E058 is a fast 8051 compatible microcontroller with a redesigned processor core without wasted clock and memory cycles. As a result, it executes every 8051 instruction faster than the original 8051 for the same crystal speed. Typically, the instruction executing time of W77E058 is 1.5 to 3 times faster then that of traditional 8051, depending on the type of instruction. In general, the overall performance is about 2.5 times better than the original for the same crystal speed. Giving the same throughput with lower clock speed, power consumption has been improved. Consequently, the W77E058 is a fully static CMOS design; it can also be operated at a lower crystal clock. The W77E058 contains 32 KB Flash EPROM, and provides operating voltage from 4.5V to 5.5V. All W77E058 types also support on-chip 1 KB SRAM without external memory component and glue logic, saving more I/O pins for users' application usage if they use on-chip SRAM instead of external SRAM.

### 2. FEATURES

- 8-bit CMOS microcontroller
- High speed architecture of 4 clocks/machine cycle runs up to 40 MHz
- Pin compatible with standard 80C52
- Instruction-set compatible with MCS-51
- Four 8-bit I/O Ports
- One extra 4-bit I/O port and Wait State control signal (available on 44-pin PLCC/QFP package)
- Three 16-bit Timers
- 12 interrupt sources with two levels of priority
- On-chip oscillator and clock circuitry
- Two enhanced full duplex serial ports
- 32 KB Flash EPROM
- 256 bytes scratch-pad RAM
- 1 KB on-chip SRAM for MOVX instruction
- Programmable Watchdog Timer
- Dual 16-bit Data Pointers
- Software programmable access cycle to external RAM/peripherals
- Packages:
  - Lead Free(RoHS) DIP 40: W77E058A40DL
  - Lead Free(RoHS) PLCC 44: W77E058A40PL
  - Lead Free(RoHS) PQFP 44: W77E058A40FL

Publication Release Date: April 17, 2007 Revision A10

- 3 -

#### 3. PIN CONFIGURATIONS



- 4 -

#### 4. PIN DESCRIPTION

|  | r         | 1    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|  | SYMBOL    | TYPE | DESCRIPTIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|  | ĒĀ        | I    | <b>EXTERNAL ACCESS ENABLE:</b> This pin forces the processor to execute out of external ROM. It should be kept high to access internal ROM. The ROM address and data will not be present on the bus if $\overline{EA}$ pin is high and the program counter is within 32 KB area. Otherwise they will be present on the bus.                                                                                                                                               |
|  | PSEN      | ο    | <b>PROGRAM STORE ENABLE:</b> PSEN enables the external ROM data onto the Port 0 address/data bus during fetch and MOVC operations. When internal ROM access is performed, no PSEN strobe signal outputs from this pin.                                                                                                                                                                                                                                                    |
|  | ALE       | 0    | <b>ADDRESS LATCH ENABLE:</b> ALE is used to enable the address latch that separates the address from the data on Port 0.                                                                                                                                                                                                                                                                                                                                                  |
|  | RST       | I    | <b>RESET:</b> A high on this pin for two machine cycles while the oscillator is running resets the device.                                                                                                                                                                                                                                                                                                                                                                |
|  | XTAL1     | I    | <b>CRYSTAL1:</b> This is the crystal oscillator input. This pin may be driven by an external clock.                                                                                                                                                                                                                                                                                                                                                                       |
|  | XTAL2     | 0    | CRYSTAL2: This is the crystal oscillator output. It is the inversion of XTAL1.                                                                                                                                                                                                                                                                                                                                                                                            |
|  | Vss       | I    | GROUND: Ground potential                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|  | Vdd       | I    | POWER SUPPLY: Supply voltage for operation.                                                                                                                                                                                                                                                                                                                                                                                                                               |
|  | P0.0-P0.7 | I/O  | <b>PORT 0:</b> Port 0 is an open-drain bi-directional I/O port. This port also provides a multiplexed low order address/data bus during accesses to external memory.                                                                                                                                                                                                                                                                                                      |
|  | P1.0-P1.7 | I/O  | PORT 1: Port 1 is a bi-directional I/O port with internal pull-ups. The bits have<br>alternate functions which are described below:<br>T2(P1.0): Timer/Counter 2 external count input<br>T2EX(P1.1): Timer/Counter 2 Reload/Capture/Direction control<br>RXD1(P1.2): Serial port 1 RXD<br>TXD1(P1.3): Serial port 1 TXD<br>INT2(P1.4): External Interrupt 2<br>INT3 (P1.5): External Interrupt 3<br>INT4(P1.6): External Interrupt 4<br>INT5 (P1.7): External Interrupt 5 |
|  | P2.0-P2.7 | I/O  | <b>PORT 2:</b> Port 2 is a bi-directional I/O port with internal pull-ups. This port also provides the upper address bits for accesses to external memory.                                                                                                                                                                                                                                                                                                                |
|  |           |      | Publication Release Date: April 17, 200<br>- 5 - Revision A1                                                                                                                                                                                                                                                                                                                                                                                                              |

Pin Description, continued

| SYMBOL    | TYPE | DESCRIPTIONS                                                                                                                             |
|-----------|------|------------------------------------------------------------------------------------------------------------------------------------------|
|           |      | <b>PORT 3:</b> Port 3 is a bi-directional I/O port with internal pull-ups. All bits have alternate functions, which are described below: |
|           |      | RXD(P3.0) : Serial Port 0 input                                                                                                          |
|           |      | TXD(P3.1) : Serial Port 0 output                                                                                                         |
|           |      | INT0 (P3.2) : External Interrupt 0                                                                                                       |
| P3.0–P3.7 | I/O  | INT1 (P3.3) : External Interrupt 1                                                                                                       |
|           |      | T0(P3.4) : Timer 0 External Input                                                                                                        |
|           |      | T1(P3.5) : Timer 1 External Input                                                                                                        |
|           |      | WR (P3.6) : External Data Memory Write Strobe                                                                                            |
|           |      | RD (P3.7) : External Data Memory Read Strobe                                                                                             |
| P4.0-P4.3 | I/O  | PORT 4: Port 4 is a 4-bit bi-directional I/O port. The P4.0 also provides the                                                            |
| 14.0-64.3 | 1/0  | alternate function WAIT which is the wait state control signal.                                                                          |

\* **Note: TYPE** I: input, O: output, I/O: bi-directional.



### nuvoton

#### 5. FUNCTIONAL DESCRIPTION

The W77E058 is 8052 pin compatible and instruction set compatible. It includes the resources of the standard 8052 such as four 8-bit I/O Ports, three 16-bit timer/counters, full duplex serial port and interrupt sources.

The W77E058 features a faster running and better performance 8-bit CPU with a redesigned core processor without wasted clock and memory cycles. it improves the performance not just by running at high frequency but also by reducing the machine cycle duration from the standard 8052 period of twelve clocks to four clock cycles for the majority of instructions. This improves performance by an average of 1.5 to 3 times. The W77E058 also provides dual Data Pointers (DPTRs) to speed up block data memory transfers. It can also adjust the duration of the MOVX instruction (access to off-chip data memory) between two machine cycles and nine machine cycles. This flexibility allows the W77E058 to work efficiently with both fast and slow RAMs and peripheral devices. In addition, the W77E058 contains on-chip 1KB MOVX SRAM, the address of which is between 0000H and 03FFH. It only can be accessed by MOVX instruction; this on-chip SRAM is optional under software control.

The W77E058 is an 8052 compatible device that gives the user the features of the original 8052 device, but with improved speed and power consumption characteristics. It has the same instruction set as the 8051 family, with one addition: DEC DPTR (op-code A5H, the DPTR is decreased by 1). While the original 8051 family was designed to operate at 12 clock periods per machine cycle, the W77E058 operates at a much reduced clock rate of only 4 clock periods per machine cycle. This naturally speeds up the execution of instructions. Consequently, the W77E058 can run at a higher speed as compared to the original 8052, even if the same crystal is used. Since the W77E058 is a fully static CMOS design. it can also be operated at a lower crystal clock, giving the same throughput in terms of instruction execution, yet reducing the power consumption.

The 4 clocks per machine cycle feature in the W77E058 is responsible for a three-fold increase in execution speed. The W77E058 has all the standard features of the 8052, and has a few extra peripherals and features as well.

#### I/O Ports

The W77E058 has four 8-bit ports and one extra 4-bit port. Port 0 can be used as an Address/Data bus when external program is running or external memory/device is accessed by MOVC or MOVX instruction. In these cases, it has strong pull-ups and pull-downs, and does not need any external pullups. Otherwise it can be used as a general I/O port with open-drain circuit. Port 2 is used chiefly as the upper 8-bits of the Address bus when port 0 is used as an address/data bus. It also has strong pull-ups and pull-downs when it serves as an address bus. Port 1 and 3 act as I/O ports with alternate functions. Port 4 is only available on 44-pin PLCC/QFP package type. It serves as a general purpose I/O port as Port 1 and Port 3. The P4.0 has an alternate function CP/RL2 which is the wait state control signal. When wait state control signal is enabled, P4.0 is input only.

#### Serial I/O

The W77E058 has two enhanced serial ports that are functionally similar to the serial port of the original 8052 family. However the serial ports on the W77E058 can operate in different modes in order to obtain timing similarity as well. Note that the serial port 0 can use Timer 1 or 2 as baud rate generator, but the serial port 1 can only use Timer 1 as baud rate generator. The serial ports have the enhanced features of Automatic Address recognition and Frame Error detection. AL OF ON

### nuvoton

#### Timers

The W77E058 has three 16-bit timers that are functionally similar to the timers of the 8052 family. When used as timers, they can be set to run at either 4 clocks or 12 clocks per count, thus providing the user with the option of operating in a mode that emulates the timing of the original 8052. The W77E058 has an additional feature, the watchdog timer. This timer is used as a System Monitor or as a very long time period timer.

#### Interrupts

The Interrupt structure in the W77E058 is slightly different from that of the standard 8052. Due to the presence of additional features and peripherals, the number of interrupt sources and vectors has been increased. The W77E058 provides 12 interrupt resources with two priority level, including six external interrupt sources, timer interrupts, serial I/O interrupts.

#### **Data Pointers**

The original 8052 had only one 16-bit Data Pointer (DPL, DPH). In the W77E058, there is an additional 16-bit Data Pointer (DPL1, DPH1). This new Data Pointer uses two SFR locations which were unused in the original 8052. In addition there is an added instruction, DEC DPTR (op-code A5H), which helps in improving programming flexibility for the user.

#### **Power Management**

Like the standard 80C52, the W77E058 also has IDLE and POWER DOWN modes of operation. The W77E058 provides a new Economy mode which allow user to switch the internal clock rate divided by either 4, 64 or 1024. In the IDLE mode, the clock to the CPU core is stopped while the timers, serial ports and interrupts clock continue to operate. In the POWER DOWN mode, all the clock are stopped and the chip operation is completely stopped. This is the lowest power consumption state.

#### **On-chip Data SRAM**

The W77E058 has 1K Bytes of data space SRAM which is read/write accessible and is memory mapped. This on-chip MOVX SRAM is reached by the MOVX instruction. It is not used for executable program memory. There is no conflict or overlap among the 256 bytes Scratchpad RAM and the 1K Bytes MOVX SRAM as they use different addressing modes and separate instructions. The on-chip ac. MOVX SRAM is enabled by setting the DME0 bit in the PMR register. After a reset, the DME0 bit is cleared such that the on-chip MOVX SRAM is disabled, and all data memory spaces 0000H-FFFFH

#### 6. MEMORY ORGANIZATION

The W77E058 separates the memory into two separate sections, the Program Memory and the Data Memory. The Program Memory is used to store the instruction op-codes, while the Data Memory is used to store data or for memory mapped devices.

#### 6.1 Program Memory

The Program Memory on the W77E058 can be up to 64 Kbytes long. There is also on-chip ROM which can be used similarly to that of the 8052, except that the ROM size is 32 Kbytes. All instructions are fetched for execution from this memory area. The MOVC instruction can also access this memory region. Exceeding the maximum address of on-chip ROM will access the external memory.

#### 6.2 Data Memory

The W77E058 can access up to 64Kbytes of external Data Memory. This memory region is accessed by the MOVX instructions. Unlike the 8051 derivatives, the W77E058 contains on-chip 1K bytes MOVX SRAM of Data Memory, which can only be accessed by MOVX instructions. These 1K bytes of SRAM are between address 0000H and 03FFH. Access to the on-chip MOVX SRAM is optional under software control. When enabled by software, any MOVX instruction that uses this area will go to the on-chip RAM. MOVX addresses greater than 03FFH automatically go to external memory through Port 0 and 2. When disabled, the 1KB memory area is transparent to the system memory map. Any MOVX directed to the space between 0000H and FFFFH goes to the expanded bus on Port 0 and 2. This is the default condition. In addition, the W77E058 has the standard 256 bytes of on-chip Scratchpad RAM. This can be accessed either by direct addressing or by indirect addressing. There are also some Special Function Registers (SFRs), which can only be accessed by direct addressing. Since the Scratchpad RAM is only 256 bytes, it can be used only when data contents are small. In the event that larger data contents are present, two selections can be used. One is on-chip MOVX SRAM, the other is the external Data Memory. The on-chip MOVX SRAM can only be accessed by a MOVX instruction, the same as that for external Data Memory. However, the on-chip RAM has the fastest access times.



Figure 1. Memory Map

| 3                      |                                                                                                                                                                         |                                                                                                                                                                         |                                                                                              | RAM      | Indirect                                                                                                                  |                                                                                  |                                                                                        |                                                                                                                                                                         | FFh<br>80h                                                                                                                                             |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        | Direct BAM                                                                                                                                                              |                                                                                                                                                                         |                                                                                              |          |                                                                                                                           |                                                                                  |                                                                                        | 7Fh<br>30h                                                                                                                                                              |                                                                                                                                                        |
| Bit Address<br>20H–2FH | 78         70         68         60         58         50         48         40         38         30         28         20         18         10         08         00 | 79         71         69         61         59         51         49         41         39         31         29         21         19         11         09         01 | 7A<br>72<br>6A<br>62<br>5A<br>52<br>4A<br>42<br>3A<br>32<br>2A<br>22<br>1A<br>12<br>0A<br>02 | 2<br>: 1 | 7C<br>74<br>6C<br>64<br>5C<br>54<br>4C<br>44<br>3C<br>34<br>2C<br>24<br>1C<br>14<br>0C<br>04<br>8<br>Bank<br>Bank<br>Bank | 7D<br>75<br>6D<br>55<br>4D<br>45<br>3D<br>35<br>2D<br>25<br>1D<br>15<br>0D<br>05 | 7E<br>76<br>6E<br>5E<br>56<br>4E<br>46<br>3E<br>36<br>2E<br>26<br>1E<br>16<br>0E<br>06 | 7F         77         6F         67         5F         57         4F         47         3F         37         2F         27         1F         17         0F         07 | 2Fh<br>2Eh<br>2Ch<br>2Ch<br>2Bh<br>2Ch<br>28h<br>27h<br>26h<br>25h<br>22h<br>22h<br>22h<br>22h<br>22h<br>1Fh<br>18h<br>17h<br>0Fh<br>08h<br>07h<br>00h |

### nuvoton

#### 7. SPECIAL FUNCTION REGISTERS

The W77E058 uses Special Function Registers (SFRs) to control and monitor peripherals and their Modes.

The SFRs reside in the register locations 80-FFh and are accessed by direct addressing only. Some of the SFRs are bit addressable. This is very useful in cases where one wishes to modify a particular bit without changing the others. The SFRs that are bit addressable are those whose addresses end in 0 or 8. The W77E058 contains all the SFRs present in the standard 8052. However, some additional SFRs have been added. In some cases unused bits in the original 8052 have been given new functions. The list of SFRs is as follows. The table is condensed with eight locations per row. Empty locations indicate that there are no registers at these addresses. When a bit or register is not implemented, it will read high.

|    | T     |       |        |        |      |        |       |      |
|----|-------|-------|--------|--------|------|--------|-------|------|
| F8 | EIP   |       |        |        |      |        | ~20   | 0    |
| F0 | В     |       |        |        |      |        | 0     | 22   |
| E8 | EIE   |       |        |        |      |        | P     | 2010 |
| E0 | ACC   |       |        |        |      |        |       | Ro   |
| D8 | WDCON |       |        |        |      |        |       | 6    |
| D0 | PSW   |       |        |        |      |        |       | 9    |
| C8 | T2CON | T2MOD | RCAP2L | RCAP2H | TL2  | TH2    |       |      |
| C0 | SCON1 | SBUF1 | ROMMAP |        | PMR  | STATUS |       | ТА   |
| B8 | IP    | SADEN | SADEN1 |        |      |        |       |      |
| B0 | P3    |       |        |        |      |        |       |      |
| A8 | IE    | SADDR | SADDR1 |        |      |        |       |      |
| A0 | P2    |       |        |        |      | P4     |       |      |
| 98 | SCON0 | SBUF  |        |        |      |        |       |      |
| 90 | P1    | EXIF  |        |        |      |        |       |      |
| 88 | TCON  | TMOD  | TL0    | TL1    | TH0  | TH1    | CKCON |      |
| 80 | P0    | SP    | DPL    | DPH    | DPL1 | DPH1   | DPS   | PCON |

#### **Table 1. Special Function Register Location Table**

Note: The SFRs in the column with dark borders are bit-addressable. 

Publication Release Date: April 17, 2007 Revision A10

A brief description of the SFRs now follows.

#### Port 0

| Bit:    | 7     | 6    | 5    | 4    | 3      | 2          | 1    | 0    |
|---------|-------|------|------|------|--------|------------|------|------|
|         | P0.7  | P0.6 | P0.5 | P0.4 | P0.3   | P0.2       | P0.1 | P0.0 |
| Mnemoni | c: P0 |      |      | N.   | 2.1.99 | Address: 8 | 30h  |      |

Port 0 is an open-drain bi-directional I/O port. This port also provides a multiplexed low order address/data bus during accesses to external memory.

#### **Stack Pointer**

| Bit:    | 7     | 6    | 5    | 4    | 3    | 2          | 11-  | 0    |
|---------|-------|------|------|------|------|------------|------|------|
|         | SP.7  | SP.6 | SP.5 | SP.4 | SP.3 | SP.2       | SP.1 | SP.0 |
| Mnemoni | c: SP |      |      |      | ŀ    | Address: 8 | 31h  | 10   |

The Stack Pointer stores the Scratchpad RAM address where the stack begins. In other words, it always points to the top of the stack.

#### **Data Pointer Low**

| Bit:   | 7      | 6     | 5     | 4     | 3     | 2          | 1     | 0     |
|--------|--------|-------|-------|-------|-------|------------|-------|-------|
|        | DPL.7  | DPL.6 | DPL.5 | DPL.4 | DPL.3 | DPL.2      | DPL.1 | DPL.0 |
| nemoni | c: DPL |       |       |       | A     | Address: 8 | 32h   |       |

Mnemonic: DPL

This is the low byte of the standard 8052 16-bit data pointer.

#### **Data Pointer High**

| Bit:    | 7      | 6     | 5     | 4     | 3     | 2          | 1     | 0     |
|---------|--------|-------|-------|-------|-------|------------|-------|-------|
|         | DPH.7  | DPH.6 | DPH.5 | DPH.4 | DPH.3 | DPH.2      | DPH.1 | DPH.0 |
| Mnemoni | c: DPH |       |       |       | 4     | Address: 8 | 33h   |       |

This is the high byte of the standard 8052 16-bit data pointer.

#### **Data Pointer Low 1**

|   | Bit:    | 7       | 6      | 5      | 4      | 3      | 2          | 1      | 0      |
|---|---------|---------|--------|--------|--------|--------|------------|--------|--------|
|   |         | DPL1.7  | DPL1.6 | DPL1.5 | DPL1.4 | DPL1.3 | DPL1.2     | DPL1.1 | DPL1.0 |
| S | Inemoni | c: DPL1 |        |        |        | ŀ      | Address: 8 | 34h    |        |
|   |         |         |        |        |        |        |            |        |        |
|   |         |         |        |        |        |        |            |        |        |

- 12 -

This is the low byte of the new additional 16-bit data pointer that has been added to the W77E058. The user can switch between DPL, DPH and DPL1, DPH1 simply by setting register DPS = 1. The instructions that use DPTR will now access DPL1 and DPH1 in place of DPL and DPH. If they are not required they can be used as conventional register locations by the user.

#### **Data Pointer High 1**



Mnemonic: DPH1

Address: 85h

This is the high byte of the new additional 16-bit data pointer that has been added to the W77E058. The user can switch between DPL, DPH and DPL1, DPH1 simply by setting register DPS = 1. The instructions that use DPTR will now access DPL1 and DPH1 in place of DPL and DPH. If they are not required they can be used as conventional register locations by the user.

#### **Data Pointer Select**



Mnemonic: DPS

Address: 86h

DPS.0: This bit is used to select either the DPL,DPH pair or the DPL1,DPH1 pair as the active Data Pointer. When set to 1, DPL1, DPH1 will be selected, otherwise DPL,DPH will be selected.

DPS.1-7:These bits are reserved, but will read 0.

#### **Power Control**

| Bit: | 7    | 6     | 5 | 4 | 3   | 2   | 1  | 0   |  |  |
|------|------|-------|---|---|-----|-----|----|-----|--|--|
|      | SM0D | SMOD0 | - | - | GF1 | GF0 | PD | IDL |  |  |
|      |      |       |   |   |     |     |    |     |  |  |

Mnemonic: PCON

Address: 87h

SMOD : This bit doubles the serial port baud rate in mode 1, 2, and 3 when set to 1.

- SMOD0: Framing Error Detection Enable: When SMOD0 is set to 1, then SCON.7(SCON1.7) indicates a Frame Error and acts as the FE(FE\_1) flag. When SMOD0 is 0, then SCON.7(SCON1.7) acts as per the standard 8052 function.
- GF1-0: These two bits are general purpose user flags.
- PD: Setting this bit causes the W77E058 to go into the POWER DOWN mode. In this mode all the clocks are stopped and program execution is frozen.
- IDL: Setting this bit causes the W77E058 to go into the IDLE mode. In this mode the clocks to the CPU are stopped, so program execution is frozen. But the clock to the serial, timer and interrupt blocks is not stopped, and these blocks continue operating.

#### **Timer Control**

| //    |           |     |     |     |       |            |     |     |
|-------|-----------|-----|-----|-----|-------|------------|-----|-----|
| Bit:  | 7         | 6   | 5   | 4   | 3     | 2          | 1   | 0   |
|       | TF1       | TR1 | TF0 | TR0 | IE1   | IT1        | IE0 | IT0 |
| Mnemo | nic: TCON |     |     | UN. | St. 1 | Address: 8 | 38h |     |

- TF1: Timer 1 overflow flag: This bit is set when Timer 1 overflows. It is cleared automatically when the program does a timer 1 interrupt service routine. Software can also set or clear this bit.
- TR1: Timer 1 run control: This bit is set or cleared by software to turn timer/counter on or off.
- TF0: Timer 0 overflow flag: This bit is set when Timer 0 overflows. It is cleared automatically when the program does a timer 0 interrupt service routine. Software can also set or clear this bit.
- TR0: Timer 0 run control: This bit is set or cleared by software to turn timer/counter on or off.
- IE1: Interrupt 1 edge detect: Set by hardware when an edge/level is detected on INT1. This bit is cleared by hardware when the service routine is vectored to only if the interrupt was edge triggered. Otherwise it follows the pin.
- IT1: Interrupt 1 type control: Set/cleared by software to specify falling edge/ low level triggered external inputs.
- IE0: Interrupt 0 edge detect: Set by hardware when an edge/level is detected on INT0. This bit is cleared by hardware when the service routine is vectored to only if the interrupt was edge triggered. Otherwise it follows the pin.
- IT0: Interrupt 0 type control: Set/cleared by software to specify falling edge/ low level triggered external inputs.

#### **Timer Mode Control**



- GATE: Gating control: When this bit is set, Timer/counter x is enabled only while INTx pin is high and TRx control bit is set. When cleared, Timer x is enabled whenever TRx control bit is set.
- $C/\overline{T}$ : Timer or Counter Select: When cleared, the timer is incremented by internal clocks. When set, the timer counts high-to-low edges of the Tx pin.

### W77E058A

### nuvoTon

M1, M0: Mode Select bits:

#### M1 M0 Mode

- 0 0 Mode 0: 8-bits with 5-bit prescale.
- 0 1 Mode 1: 18-bits, no prescale.
- 1 0 Mode 2: 8-bits with auto-reload from THx
- 1 Mode 3: (Timer 0) TL0 is an 8-bit timer/counter controlled by the standard Timer 0 control bits. TH0 is a 8-bit timer only controlled by Timer 1 control bits. (Timer 1) Timer/counter is stopped.

#### Timer 0 LSB

| Bit:              | 7                                                                        | 6                                                                                                                                   | 5                                                                                                                                                            | 4                                                                                                                        | 3                                                                                                                                                                                                                                                                                                                                                            | 2                                                      | Th                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | TL0.7                                                                    | TL0.6                                                                                                                               | TL0.5                                                                                                                                                        | TL0.4                                                                                                                    | TL0.3                                                                                                                                                                                                                                                                                                                                                        | TL0.2                                                  | TL0.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | TL0.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Mnemoni           | c: TL0                                                                   |                                                                                                                                     |                                                                                                                                                              |                                                                                                                          | A                                                                                                                                                                                                                                                                                                                                                            | Address: 8                                             | BAh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0 LSB             |                                                                          |                                                                                                                                     |                                                                                                                                                              |                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                              |                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                   |                                                                          |                                                                                                                                     |                                                                                                                                                              |                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                              |                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Bit:              | 7                                                                        | 6                                                                                                                                   | 5                                                                                                                                                            | 4                                                                                                                        | 3                                                                                                                                                                                                                                                                                                                                                            | 2                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                   | TL1.7                                                                    | TL1.6                                                                                                                               | TL1.5                                                                                                                                                        | TL1.4                                                                                                                    | TL1.3                                                                                                                                                                                                                                                                                                                                                        | TL1.2                                                  | TL1.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | TL1.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Mnemonio          | c: TL1                                                                   |                                                                                                                                     |                                                                                                                                                              |                                                                                                                          | A                                                                                                                                                                                                                                                                                                                                                            | Address: 8                                             | Bh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1 LSB             |                                                                          |                                                                                                                                     |                                                                                                                                                              |                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                              |                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                   |                                                                          |                                                                                                                                     |                                                                                                                                                              |                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                              |                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Bit:              | 7                                                                        | 6                                                                                                                                   | 5                                                                                                                                                            | 4                                                                                                                        | 3                                                                                                                                                                                                                                                                                                                                                            | 2                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                   | TH0.7                                                                    | TH0.6                                                                                                                               | TH0.5                                                                                                                                                        | TH0.4                                                                                                                    | TH0.3                                                                                                                                                                                                                                                                                                                                                        | TH0.2                                                  | TH0.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | TH0.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Mnemonio          | c: TH0                                                                   |                                                                                                                                     |                                                                                                                                                              |                                                                                                                          | A                                                                                                                                                                                                                                                                                                                                                            | Address: 8                                             | BCh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0 MSB             |                                                                          |                                                                                                                                     |                                                                                                                                                              |                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                              |                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                   |                                                                          |                                                                                                                                     |                                                                                                                                                              |                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                              |                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Bit:              | 7                                                                        | 6                                                                                                                                   | 5                                                                                                                                                            | 4                                                                                                                        | 3                                                                                                                                                                                                                                                                                                                                                            | 2                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 8                 | TH1.7                                                                    | TH1.6                                                                                                                               | TH1.5                                                                                                                                                        | TH1.4                                                                                                                    | TH1.3                                                                                                                                                                                                                                                                                                                                                        | TH1.2                                                  | TH1.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | TH1.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                   |                                                                          | Mnemonic: TH1                                                                                                                       |                                                                                                                                                              |                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                              |                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Mnemonio          | c: TH1                                                                   |                                                                                                                                     | <u>.</u>                                                                                                                                                     |                                                                                                                          | A                                                                                                                                                                                                                                                                                                                                                            | Address: 8                                             | BDh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Mnemonio<br>1 MSB | c: TH1                                                                   |                                                                                                                                     |                                                                                                                                                              |                                                                                                                          | A                                                                                                                                                                                                                                                                                                                                                            | Address: 8                                             | BDh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                   | c: TH1                                                                   |                                                                                                                                     |                                                                                                                                                              |                                                                                                                          | Α                                                                                                                                                                                                                                                                                                                                                            | Address: 8                                             | BDh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                   | C: TH1                                                                   | S                                                                                                                                   |                                                                                                                                                              |                                                                                                                          | Α                                                                                                                                                                                                                                                                                                                                                            | Address: 8                                             | BDh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                   | c: TH1                                                                   | 3%                                                                                                                                  |                                                                                                                                                              |                                                                                                                          | Æ                                                                                                                                                                                                                                                                                                                                                            | Address: 8                                             | BDh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                   | Mnemoni<br>D LSB<br>Bit:<br>Mnemoni<br>1 LSB<br>Bit:<br>Mnemoni<br>0 MSB | TL0.7<br>Mnemonic: TL0<br>D LSB<br>Bit: 7<br>TL1.7<br>Mnemonic: TL1<br>1 LSB<br>Bit: 7<br>TH0.7<br>Mnemonic: TH0<br>0 MSB<br>Bit: 7 | TL0.7TL0.6Mnemonic: TL0D LSBBit:7 $7$ TL1.7TL1.7TL1.7TL1.7TL1.7TL1.7TL1.7TL1.7TL1.7TL1.7TL1.7TL1.6Mnemonic: TL11 LSBBit:76TH0.7TH0.6Mnemonic: TH00 MSBBit:76 | TL0.7TL0.6TL0.5Mnemonic: TL0D LSBBit:765TL1.7TL1.6TL1.5Mnemonic: TL11 LSBBit:765TH0.7TH0.6TH0.5Mnemonic: TH00 MSBBit:765 | TL0.7       TL0.6       TL0.5       TL0.4         Mnemonic: TL0       DLSB $7$ $6$ $5$ $4$ Bit:       7 $6$ $5$ $4$ TL1.7       TL1.6       TL1.5       TL1.4         Mnemonic: TL1 $1$ $1$ $1$ Bit:       7 $6$ $5$ $4$ Mnemonic: TL1 $1$ $1$ $1$ $1$ Bit:       7 $6$ $5$ $4$ Mnemonic: TH0 $0$ $MSB$ $1$ $7$ $6$ $5$ $4$ Bit:       7 $6$ $5$ $4$ $4$ $4$ | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$ | TL0.7       TL0.6       TL0.5       TL0.4       TL0.3       TL0.2         Mnemonic: TL0       Address: 8         DLSB       Address: 8         Bit:       7       6       5       4       3       2         TL1.7       TL1.6       TL1.5       TL1.4       TL1.3       TL1.2         Mnemonic: TL1       Address: 8         1 LSB       Address: 8         Bit:       7       6       5       4       3       2         Mnemonic: TL1       Address: 8       Address: 8         1 LSB       Bit:       7       6       5       4       3       2         Mnemonic: TH0       Address: 8       Address: 8       0       0       0       0         Bit:       7       6       5       4       3       2         Mnemonic: TH0       Address: 8       0       0       0       3       2         Bit:       7       6       5       4       3       2 | TL0.7       TL0.6       TL0.5       TL0.4       TL0.3       TL0.2       TL0.1         Mnemonic: TL0       Address: 8Ah       Address: 8Ah       Address: 8Ah       Address: 8Ah         DLSB       Bit:       7       6       5       4       3       2       1         Microsoft       TL1.7       TL1.6       TL1.5       TL1.4       TL1.3       TL1.2       TL1.1         Mnemonic: TL1       Address: 8Bh       Address: 8Bh       Address: 8Bh       1       1         MsB       TH0.7       TH0.6       TH0.5       TH0.4       TH0.3       TH0.2       TH0.1         Mnemonic: TL1       Address: 8Bh       Address: 8Bh       1       1       1       1       1       1       1         Bit:       7       6       5       4       3       2       1         Mnemonic: TH0       Address: 8Ch       0       0       0       3       2       1         Bit:       7       6       5       4       3       2       1 |

#### **Clock Control**

| 00111101 |         |          |     |     |     |     |            |     |     |
|----------|---------|----------|-----|-----|-----|-----|------------|-----|-----|
|          | Bit:    | 7        | 6   | 5   | 4   | 3   | 2          | 1   | 0   |
|          |         | WD1      | WD0 | T2M | T1M | том | MD2        | MD1 | MD0 |
| 1        | Mnemoni | C: CKCON | 1   | 1   | S/S |     | Address: 8 | BEh |     |

WD1-0: Watchdog timer mode select bits: These bits determine the time-out period for the watchdog timer. In all four time-out options the reset time-out is 512 clocks more than the interrupt time-out period.

| WD1 | WD0 | Interrupt time-out | Reset time-out        |
|-----|-----|--------------------|-----------------------|
| 0   | 0   | 2 <sup>17</sup>    | 2 <sup>17</sup> + 512 |
| 0   | 1   | 2 <sup>20</sup>    | 2 <sup>20</sup> + 512 |
| 1   | 0   | 2 <sup>23</sup>    | 2 <sup>23</sup> + 512 |
| 1   | 1   | 2 <sup>26</sup>    | 2 <sup>26</sup> + 512 |

- T2M: Timer 2 clock select: When T2M is set to 1, timer 2 uses a divide by 4 clock, and when set to 0 it uses a divide by 12 clock.
- T1M: Timer 1 clock select: When T1M is set to 1, timer 1 uses a divide by 4 clock, and when set to 0 it uses a divide by 12 clock.
- T0M: Timer 0 clock select: When T0M is set to 1, timer 0 uses a divide by 4 clock, and when set to 0 it uses a divide by 12 clock.
- MD2-0: Stretch MOVX select bits: These three bits are used to select the stretch value for the MOVX instruction. Using a variable MOVX length enables the user to access slower external memory devices or peripherals without the need for external circuits. The RD or WR strobe will be stretched by the selected interval. When accessing the on-chip SRAM, the MOVX instruction is always in 2 machine cycles regardless of the stretch setting. By default, the stretch has value of 1. If the user needs faster accessing, then a stretch value of 0 should be selected.

| MD2 | MD1 | MD0 | Stretch value | MOVX duration              |
|-----|-----|-----|---------------|----------------------------|
| 0   | 0   | 0   | 0             | 2 machine cycles           |
| 0   | 0   | 1   | 1             | 3 machine cycles (Default) |
| 0   | 1   | 0   | 2             | 4 machine cycles           |
| 0   | 1   | 1   | 3             | 5 machine cycles           |
| 51  | 0   | 0   | 4             | 6 machine cycles           |
| 10  | 0   | 1   | 5             | 7 machine cycles           |
| 10  | 51  | 0   | 6             | 8 machine cycles           |
| 1   | 1.  | 1   | 7             | 9 machine cycles           |
|     |     |     |               |                            |

Port 1

| Bit:         | 7    | 6    | 5    | 4    | 3    | 2          | 1    | 0    |
|--------------|------|------|------|------|------|------------|------|------|
|              | P1.7 | P1.6 | P1.5 | P1.4 | P1.3 | P1.2       | P1.1 | P1.0 |
| Mnemonic: P1 |      |      |      | 12   | × 2  | Address: 9 | 90h  |      |

P1.7-0: General purpose I/O port. Most instructions will read the port pins in case of a port read access, however in case of read-modify-write instructions, the port latch is read. Some pins also have alternate input or output functions. This alternate functions are described below:

| P1.0 : T2   | External I/O for Timer/Counter 2       |
|-------------|----------------------------------------|
| P1.1 : T2EX | Timer/Counter 2 Capture/Reload Trigger |
| P1.2 : RXD1 | Serial Port 1 Receive                  |
| P1.3 : TXD1 | Serial Port 1 Transmit                 |
| P1.4 : INT2 | External Interrupt 2                   |
| P1.5 : INT3 | External Interrupt 3                   |
| P1.6 : INT4 | External Interrupt 4                   |
| P1.7 : INT5 | External Interrupt 5                   |

#### **External linterrupt Flag**

| Bit: | 7   | 6   | 5   | 4   | 3                  | 2    | 1    | 0 |
|------|-----|-----|-----|-----|--------------------|------|------|---|
|      | IE5 | IE4 | IE3 | IE2 | $XT/\overline{RG}$ | RGMD | RGSL | - |

Mnemonic: EXIF

Address: 91h

IE5: External Interrupt 5 flag. Set by hardware when a falling edge is detected on INT5.

IE4: External Interrupt 4 flag. Set by hardware when a rising edge is detected on INT4.

IE3: External Interrupt 3 flag. Set by hardware when a falling edge is detected on INT3.

IE2: External Interrupt 2 flag. Set by hardware when a rising edge is detected on INT2.

- XT/RG : Crystal/RC Oscillator Select. Setting this bit selects crystal or external clock as system clock source. Clearing this bit selects the on-chip RC oscillator as clock source. XTUP(STATUS.4) must be set to 1 and XTOFF (PMR.3) must be cleared before this bit can be set. Attempts to set this bit without obeying these conditions will be ignored. This bit is set to 1 after a power-on reset and unchanged by other forms of reset.
- RGMD: RC Mode Status. This bit indicates the current clock source of microcontroller. When cleared, CPU is operating from the external crystal or oscillator. When set, CPU is operating from the on-chip RC oscillator. This bit is cleared to 0 after a power-on reset and unchanged by other forms of reset.
- RGSL: RC Oscillator Select. This bit selects the clock source following a resume from Power Down Mode. Setting this bit allows device operating from RC oscillator when a resume from Power Down Mode. When this bit is cleared, the device will hold operation until the crystal oscillator has warmed-up following a resume from Power Down Mode. This bit is cleared to 0 after a power-on reset and unchanged by other forms of reset.

#### Serial Port Control 7 5 3 Bit: 6 4 2 1 0 SM0/FE SM1 SM<sub>2</sub> REN TB8 RB8 ΤI RI Mnemonic: SCON Address: 98h SM0/FE: Serial port 0, Mode 0 bit or Framing Error Flag: The SMOD0 bit in PCON SFR determines whether this bit acts as SM0 or as FE. The operation of SM0 is described below. When used as FE, this bit will be set to indicate an invalid stop bit. This bit must be manually cleared in software to clear the FE condition. SM1: Serial port Mode bit 1: SM0 SM1 Mode Description Baud rate Length 0 0 0 Synchronous 8 4/12 Tclk 0 1 1 Asynchronous 10 Variable 1 0 2 Asynchronous 11 64/32 Tclk 3 1 1 Asynchronous 11 Variable SM2: Multiple processors communication. Setting this bit to 1 enables the multiprocessor communication feature in mode 2 and 3. In mode 2 or 3, if SM2 is set to 1, then RI will not be activated if the received 9th data bit (RB8) is 0. In mode 1, if SM2 = 1, then RI will not be activated if a valid stop bit was not received. In mode 0, the SM2 bit controls the serial port clock. If set to 0, then the serial port runs at a divide by 12 clock of the oscillator. This gives compatibility with the standard 8052. When set to 1, the serial clock become divide by 4 of the oscillator clock. This results in faster synchronous serial communication. REN: Receive enable: When set to 1 serial reception is enabled, otherwise reception is disabled. **TB8**: This is the 9th bit to be transmitted in modes 2 and 3. This bit is set and cleared by software as desired. **RB8**: In modes 2 and 3 this is the received 9th data bit. In mode 1, if SM2 = 0, RB8 is the stop bit that was received. In mode 0 it has no function. TI: Transmit interrupt flag: This flag is set by hardware at the end of the 8th bit time in mode 0. or at the beginning of the stop bit in all other modes during serial transmission. This bit must be cleared by software. RI: Receive interrupt flag: This flag is set by hardware at the end of the 8th bit time in mode 0, or halfway through the stop bits time in the other modes during serial reception. However the restrictions of SM2 apply to this bit. This bit can be cleared only by software. Serial Data Buffer Bit: 7 6 5 4 3 2 1 0 SBUF.7 SBUF.6 SBUF.5 SBUF.4 SBUF.3 SBUF.2 SBUF.1 SBUF.0 Mnemonic: SBUF Address: 99h SBUF.7-0: Serial data on the serial port 0 is read from or written to this location. It actually consists of two separate internal 8-bit registers. One is the receive resister, and the other is the transmit buffer. Any read access gets data from the receive data buffer, while write access is to the transmit data buffer.

Poot 2





- 19 -



IP.7: This bit is un-implemented and will read high.

- PS1: This bit defines the Serial port 1 interrupt priority. PS = 1 sets it to higher priority level.
- PT2: This bit defines the Timer 2 interrupt priority. PT2 = 1 sets it to higher priority level.
- PS: This bit defines the Serial port 0 interrupt priority. PS = 1 sets it to higher priority level.
- PT1: This bit defines the Timer 1 interrupt priority. PT1 = 1 sets it to higher priority level.
- PX1: This bit defines the External interrupt 1 priority. PX1 = 1 sets it to higher priority level.
- PT0: This bit defines the Timer 0 interrupt priority. PT0 = 1 sets it to higher priority level.
- PX0: This bit defines the External interrupt 0 priority. PX0 = 1 sets it to higher priority level.

#### **Slave Address Mask Enable**



SADEN: This register enables the Automatic Address Recognition feature of the Serial port 0. When a bit in the SADEN is set to 1, the same bit location in SADDR will be compared with the incoming serial data. When SADEN.n is 0, then the bit becomes a "don't care" in the comparison. This register enables the Automatic Address Recognition feature of the Serial port 0. When all the bits of SADEN are 0, interrupt will occur for any incoming address.

#### **Slave Address Mask Enable 1**



SADEN1:This register enables the Automatic Address Recognition feature of the Serial port 1. When a bit in the SADEN1 is set to 1, the same bit location in SADDR1 will be compared with the incoming serial data. When SADEN1.n is 0, then the bit becomes a "don't care" in the comparison. This register enables the Automatic Address Recognition feature of the Serial port 1. When all the bits of SADEN1 are 0, interrupt will occur for any incoming address.

#### **Serial Port Control 1**



Mnemonic: SCON1

Address: C0h

SM0\_1/FE\_1: Serial port 1, Mode 0 bit or Framing Error Flag 1: The SMOD0 bit in PCON SFR determines whether this bit acts as SM0\_1 or as FE\_1. the operation of SM0\_1 is described below. When used as FE\_1, this bit will be set to indicate an invalid stop bit. This bit must be manually cleared in software to clear the FE\_1 condition.

#### SM1\_1: Serial port 1 Mode bit 1:

| SM0_1 | SM1_1 | Mode | Description  | Length | Baud rate  |
|-------|-------|------|--------------|--------|------------|
| 0     | 0     | 0    | Synchronous  | 8      | 4/12 Tclk  |
| 0     | 1     | 1    | Asynchronous | 10     | variable   |
| 1     | 0     | 2    | Asynchronous | 11     | 64/32 Tclk |
| 10    | 1     | 3    | Asynchronous | 11     | variable   |

SM2\_1:Multiple processors communication. Setting this bit to 1 enables the multiprocessor communication feature in mode 2 and 3. In mode 2 or 3, if SM2\_1 is set to 1, then RI\_1 will not be activated if the received 9th data bit (RB8\_1) is 0. In mode 1, if SM2\_1 = 1, then RI\_1 will not be activated if a valid stop bit was not received. In mode 0, the SM2\_1 bit controls the serial port 1 clock. If set to 0, then the serial port 1 runs at a divide by 12 clock of the oscillator. This gives compatibility with the standard 8052. When set to 1, the serial clock

become divide by 4 of the oscillator clock. This results in faster synchronous serial communication.

- REN\_1: Receive enable: When set to 1 serial reception is enabled, otherwise reception is disabled.
- TB8\_1: This is the 9th bit to be transmitted in modes 2 and 3. This bit is set and cleared by software as desired.
- RB8\_1: In modes 2 and 3 this is the received 9th data bit. In mode 1, if SM2\_1 = 0, RB8\_1 is the stop bit that was received. In mode 0 it has no function.
- TI\_1: Transmit interrupt flag: This flag is set by hardware at the end of the 8th bit time in mode 0, or at the beginning of the stop bit in all other modes during serial transmission. This bit must be cleared by software.
- RI\_1: Receive interrupt flag: This flag is set by hardware at the end of the 8th bit time in mode 0, or halfway through the stop bits time in the other modes during serial reception. However the restrictions of SM2\_1 apply to this bit. This bit can be cleared only by software.

#### Serial Data Buffer 1

| Bit: | 7       | 6       | 5       | 4       | 3       | 2       | 1 %     | 0       |
|------|---------|---------|---------|---------|---------|---------|---------|---------|
|      | SBUF1.7 | SBUF1.6 | SBUF1.5 | SBUF1.4 | SBUF1.3 | SBUF1.2 | SBUF1.1 | SBUF1.0 |
|      |         |         |         |         |         |         |         | Mr3V    |

Mnemonic: SBUF1

Address: C1h

SBUF1.7-0: Serial data of the serial port 1 is read from or written to this location. It actually consists of two separate 8-bit registers. One is the receive resister, and the other is the transmit buffer. Any read access gets data from the receive data buffer, while write accesses are to the transmit data buffer.

#### ROMMAP

| Bit: | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|----|---|---|---|---|---|---|---|
|      | WS | 1 | - | - | - | 1 | 1 | 0 |
|      |    |   |   |   |   |   |   |   |

Mnemonic: ROMMAP

Address: C2h

WS: Wait State Signal Enable. Setting this bit enables the WAIT signal on P4.0. The device will sample the wait state control signal WAIT via P4.0 during MOVX instruction. This bit is time access protected.

| C7H                                                                         |
|-----------------------------------------------------------------------------|
| REG C2H                                                                     |
| REG 8EH                                                                     |
| CKCON,#11111000B ; Set stretch value=0                                      |
| TA,#AAH                                                                     |
| ТА,#55Н                                                                     |
| ROMMAP,#10000000B ; Set WS bit and stretch value = 0 to enable wait signal. |
|                                                                             |

**Power Management Register** 



CD1, CD0: Clock Divide Control. These bit selects the number of clocks required to generate one machine cycle. There are three modes including divide by 4, 64 or 1024. Switching between modes must first go back devide by 4 mode. For instance, to go from 64 to 1024 clocks/machine cycle the device must first go from 64 to 4 clocks/machine cycle, and then from 4 to 1024 clocks/machine cycle.

| CD1, | CD0 | Clocks/machine Cycle |  |  |  |  |
|------|-----|----------------------|--|--|--|--|
| 0    | 0   | Reserved             |  |  |  |  |
| 0    | 1   | 4                    |  |  |  |  |
| 1    | 0   | 64                   |  |  |  |  |
| 1    | 1   | 1024                 |  |  |  |  |

- SWB: Switchback Enable. Setting this bit allows an enabled external interrupt or serial port activity to force the CD1,CD0 to divide by 4 state (0,1). The device will switch modes at the start of the jump to interrupt service routine while a external interrupt is enabled and actually recongnized by microcontroller. While a serial port reception, the switchback occurs at the start of the instruction following the falling edge of the start bit.
- XTOFF: Crystal Oscillator Disable. Setting this bit disables the external crystal oscillator. This bit can only be set to 1 while the microcontroller is operating from the RC oscillator. Clearing this bit restarts the crystal oscillator, the XTUP (STATUS.4) bit will be set after crystal oscillator warmed-up has completed.
- ALE0FF: This bit disables the expression of the ALE signal on the device pin during all on-board program and data memory accesses. External memory accesses will automatically enable ALE independent of ALEOFF.

0 = ALE expression is enable; 1 = ALE expression is disable

DME0: This bit determines the on-chip MOVX SRAM to be enabled or disabled. Set this bit to 1 will enable the on-chip 1KB MOVX SRAM.

#### **STATUS Register**

| Bit: | 7 | 6   | 5   | 4    | 3     | 2     | 1     | 0     |
|------|---|-----|-----|------|-------|-------|-------|-------|
| 1.5  | - | HIP | LIP | XTUP | SPTA1 | SPRA1 | SPTA0 | SPRA0 |
|      |   |     |     |      |       |       |       |       |

**Mnemonic: STATUS** 

Address: C5h

HIP: High Priority Interrupt Status. When set, it indicates that software is servicing a high priority interrupt. This bit will be cleared when the program executes the corresponding RETI instruction.

- LIP: Low Priority Interrupt Status. When set, it indicates that software is servicing a low priority interrupt. This bit will be cleared when the program executes the corresponding RETI instruction.
- XTUP:Crystal Oscillator Warm-up Status. when set, this bit indicates CPU has detected clock to be ready. Each time the crystal oscillator is restarted by exit from power down mode or the XTOFF bit is set, hardware will clear this bit. This bit is set to 1 after a power-on reset. When this bit is cleared, it prevents software from setting the XT/RG bit to enable CPU operation from crystal oscillator.
- SPTA1:Serial Port 1 Transmit Activity. This bit is set during serial port 1 is currently transmitting data. It is cleared when TI\_1 bit is set by hardware. Changing the Clock Divide Control bits CD0,CD1 will be ignored when this bit is set to 1 and SWB = 1.
- SPRA1:Serial Port 1 Receive Activity. This bit is set during serial port 1 is currently receiving a data. It is cleared when RI\_1 bit is set by hardware. Changing the Clock Divide Control bits CD0,CD1 will be ignored when this bit is set to 1 and SWB = 1.
- SPTA0:Serial Port 0 Transmit Activity. This bit is set during serial port 0 is currently transmitting data. It is cleared when TI bit is set by hardware. Changing the Clock Divide Control bits CD0,CD1 will be ignored when this bit is set to 1 and SWB = 1.
- SPRA0:Serial Port 0 Receive Activity. This bit is set during serial port 0 is currently receiving a data. It is cleared when RI bit is set by hardware. Changing the Clock Divide Control bits CD0,CD1 will be ignored when this bit is set to 1 and SWB = 1.

#### **Timed Access**

| Bit: | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|------|
|      | TA.7 | TA.6 | TA.5 | TA.4 | TA.3 | TA.2 | TA.1 | TA.0 |
|      |      |      |      |      |      |      |      |      |

Mnemonic: TA

Address: C7h

TA: The Timed Access register controls the access to protected bits. To access protected bits, the user must first write AAH to the TA. This must be immediately followed by a write of 55H to TA. Now a window is opened in the protected bits for three machine cycles, during which the user can write to these bits.

#### Timer 2 Control

| Bit: | 7   | 6    | 5    | 4    | 3     | 2   | 1      | 0        |
|------|-----|------|------|------|-------|-----|--------|----------|
|      | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C / T2 | CP / RL2 |
|      |     |      |      |      |       |     |        |          |

Mnemonic: T2CON

Address: C8h

- TF2: Timer 2 overflow flag: This bit is set when Timer 2 overflows. It is also set when the count is equal to the capture register in down count mode. It can be set only if RCLK and TCLK are both 0. It is cleared only by software. Software can also set or clear this bit.
- EXF2: Timer 2 External Flag: A negative transition on the T2EX pin (P1.1) or timer 2 overflow will cause this flag to set based on the CP / RL2, EXEN2 and DCEN bits. If set by a negative transition, this flag must be cleared by software. Setting this bit in software or detection of a negative transition on T2EX pin will force a timer interrupt if enabled.

- RCLK: Receive Clock Flag: This bit determines the serial port 0 time-base when receiving data in serial modes 1 or 3. If it is 0, then timer 1 overflow is used for baud rate generation, otherwise timer 2 overflow is used. Setting this bit forces timer 2 in baud rate generator mode.
- TCLK: Transmit Clock Flag: This bit determines the serial port 0 time-base when transmitting data in modes 1 and 3. If it is set to 0, the timer 1 overflow is used to generate the baud rate clock otherwise timer 2 overflow is used. Setting this bit forces timer 2 in baud rate generator mode.
- EXEN2: Timer 2 External Enable. This bit enables the capture/reload function on the T2EX pin if Timer 2 is not generating baud clocks for the serial port. If this bit is 0, then the T2EX pin will be ignored, otherwise a negative transition detected on the T2EX pin will result in capture or reload.
- TR2: Timer 2 Run Control. This bit enables/disables the operation of timer 2. Clearing this bit will halt the timer 2 and preserve the current count in TH2, TL2.
- C / T2 : Counter/Timer Select. This bit determines whether timer 2 will function as a timer or a counter. Independent of this bit, the timer will run at 2 clocks per tick when used in baud rate generator mode. If it is set to 0, then timer 2 operates as a timer at a speed depending on T2M bit (CKCON.5), otherwise it will count negative edges on T2 pin.
- CP/RL2 :Capture/Reload Select. This bit determines whether the capture or reload function will be used for timer 2. If either RCLK or TCLK is set, this bit will be ignored and the timer will function in an auto-reload mode following each overflow. If the bit is 0 then auto-reload will occur when timer 2 overflows or a falling edge is detected on T2EX pin if EXEN2 = 1. If this bit is 1, then timer 2 captures will occur when a falling edge is detected on T2EX pin if EXEN2 = 1.

#### **Timer 2 Mode Control**

| Bit:     | 7       | 6   | 5   | 4            | 3    | 2 | 1    | 0    |  |
|----------|---------|-----|-----|--------------|------|---|------|------|--|
|          | HC5     | HC4 | HC3 | HC2          | T2CR | - | T2OE | DCEN |  |
| Mnemonio | : T2MOD | )   |     | Address: C9h |      |   |      |      |  |

- HC5: Hardware Clear INT5 flag. Setting this bit allows the flag of external interrupt 5 to be automatically cleared by hardware while entering the interrupt service routine.
- HC4: Hardware Clear INT4 flag. Setting this bit allows the flag of external interrupt 4 to be automatically cleared by hardware while entering the interrupt service routine.
- HC3: Hardware Clear INT3 flag. Setting this bit allows the flag of external interrupt 3 to be automatically cleared by hardware while entering the interrupt service routine.
- HC3: Hardware Clear INT2 flag. Setting this bit allows the flag of external interrupt 3 to be automatically cleared by hardware while entering the interrupt service routine.
- T2CR: Timer 2 Capture Reset. In the Timer 2 Capture Mode this bit enables/disables hardware automatically reset Timer 2 while the value in TL2 and TH2 have been transferred into the capture register.
- T2OE: Timer 2 Output Enable. This bit enables/disables the Timer 2 clock out function.
- DCEN: Down Count Enable: This bit, in conjunction with the T2EX pin, controls the direction that timer 2 counts in 16-bit auto-reload mode.