

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# 8-BIT MICROCONTROLLER

# Table of Contents-

| 1.  | GENERAL DESCRIPTION                                   | 2  |
|-----|-------------------------------------------------------|----|
| 2.  | FEATURES                                              | 2  |
| 3.  | PIN CONFIGURATIONS                                    | 3  |
| 4.  | PIN DESCRIPTION                                       | 4  |
| 5.  | FUNCTIONAL DESCRIPTION                                | 6  |
| 6.  | MEMORY ORGANIZATION                                   | 8  |
| 7.  | INSTRUCTION                                           | 32 |
| 8.  | INSTRUCTION TIMING                                    |    |
| 9.  | POWER MANAGEMENT                                      | 41 |
| 10. | INTERRUPTS                                            | 46 |
| 11. | PROGRAMMABLE TIMERS/COUNTERS                          | 49 |
| 12. | SERIAL PORT                                           | 58 |
| 13. | TIMED ACCESS PROTECTION                               | 65 |
| 14. | H/W REBOOT MODE (BOOT FROM 4K BYTES OF LDFLASH )      | 67 |
| 15. | ,                                                     |    |
|     | 15.1 The Loader Program Locates at LDFLASH Memory     |    |
|     | 15.2 The Loader Program Locates at APFLASH Memory     |    |
| 16. | H/W WRITER MODE                                       |    |
| 17. | SECURITY BITS                                         | 69 |
| 18. | ELECTRICAL CHARACTERISTICS                            | 70 |
|     | 18.1 Absolute Maximum Ratings                         | 70 |
|     | 18.2 DC Characteristics                               | 70 |
|     | 18.3 AC Characteristics                               |    |
|     | 18.3.1 AC Specification                               |    |
|     | 18.3.2 MOVX Characteristics Using Strech Memory Cycle |    |
|     | 18.3.3 Program Memory Read Cycle                      |    |
|     | 18.3.5 Data Memory Write Cycle                        |    |
| 19. | TYPICAL APPLICATION CIRCUITS                          |    |
|     | 19.1 Crystal connections                              |    |
|     | 19.2 Expanded External Data Memory and Oscillator     |    |
| 20. | PACKAGE DIMENSIONS                                    | 78 |
|     | 20.1 40-pin DIP                                       | 78 |
|     | 20.2 44-pin PLCC                                      | 78 |
|     | 20.3 44-pin QFP                                       | 79 |
| 21. | APPLICATION NOTE                                      | 80 |
| 22. | REVISION HISTORY                                      | 85 |



# 1. GENERAL DESCRIPTION

The W77E532A is a fast 8051 compatible microcontroller with a redesigned processor core without wasted clock and memory cycles. As a result, it executes every 8051 instruction faster than the original 8051 for the same crystal speed. Typically, the instruction executing time of W77E532A is 1.5 to 3 times faster then that of traditional 8051, depending on the type of instruction. In general, the overall performance is about 2.5 times better than the original for the same crystal speed. Giving the same throughput with lower clock speed, power consumption has been improved. Consequently, the W77E532A is a fully static CMOS design; it can also be operated at a lower crystal clock. The W77E532A contains In-System Programmable(ISP) 128 KB bank-addressed Flash EPROM; 4KB auxiliary Flash EPROM for loader program; operating voltage from 4.5V to 5.5V; on-chip 1 KB MOVX SRAM; three power saving modes.

## 2. FEATURES

- 8-bit CMOS microcontroller
- High speed architecture of 4 clocks/machine cycle runs up to 40 MHz
- Pin compatible with standard 80C52
- Instruction-set compatible with MCS-51
- Four 8-bit I/O Ports; Port 0 has internal pull-up resisters enabled by software
- One extra 4-bit I/O port, chip select and Wait State control signal (available on 44-pin PLCC/QFP package)
- Three 16-bit Timers
- 12 interrupt sources with two levels of priority
- On-chip oscillator and clock circuitry
- Two enhanced full duplex serial ports
- Dual 64KB In-System Programmable Flash EPROM banks (APFLASH0 and APFLASH1)
- 4KB Auxiliary Flash EPROM for loader program (LDFLASH)
- 256 bytes scratch-pad RAM
- 1 KB on-chip SRAM for MOVX instruction
- Programmable Watchdog Timer
- Software Reset
- Dual 16-bit Data Pointers
- Software programmable access cycle to external RAM/peripherals
- Packages:

Lead Free(RoHS) DIP 40: W77E532A40DL
Lead Free(RoHS) PLCC 44: W77E532A40PL
Lead Free(RoHS) QFP 44: W77E532A40FL

# nuvoton

# 3. PIN CONFIGURATIONS



# 4. PIN DESCRIPTION

| SYMBOL                                                                                            | TYPE                           | DESCRIPTIONS                                                                                                                                                                                                                        |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| ĒĀ                                                                                                | I                              | <b>EXTERNAL ACCESS ENABLE:</b> This pin forces the processor to execute out of external ROM. It should be kept high to access internal ROM. The ROM address and data will not be present on the bus if $\overline{EA}$ pin is high. |  |  |  |  |  |
| PSEN                                                                                              | 0                              | <b>PROGRAM STORE ENABLE:</b> PSEN enables the external ROM data onto the Port 0 address/data bus during fetch and MOVC operations. When internal ROM access is performed, no PSEN strobe signal outputs from this pin.              |  |  |  |  |  |
| ALE                                                                                               | 0                              | <b>ADDRESS LATCH ENABLE:</b> ALE is used to enable the address latch that separates the address from the data on Port 0.                                                                                                            |  |  |  |  |  |
| RST                                                                                               | I                              | <b>RESET:</b> A high on this pin for two machine cycles while the oscillator is running resets the device.                                                                                                                          |  |  |  |  |  |
| XTAL1 I CRYSTAL1: This is the crystal oscillator input. This pin may be driven by external clock. |                                |                                                                                                                                                                                                                                     |  |  |  |  |  |
| XTAL2                                                                                             | 0                              | CRYSTAL2: This is the crystal oscillator output. It is the inversion of XTAL1.                                                                                                                                                      |  |  |  |  |  |
| Vss                                                                                               | Vss I GROUND: Ground potential |                                                                                                                                                                                                                                     |  |  |  |  |  |
| VDD                                                                                               | 1                              | POWER SUPPLY: Supply voltage for operation.                                                                                                                                                                                         |  |  |  |  |  |
| P0.0 – P0.7                                                                                       | I/O                            | <b>PORT 0:</b> Port 0 is an open-drain bi-directional I/O port. This port also provides a multiplexed low order address/data bus during accesses to external memory.                                                                |  |  |  |  |  |
|                                                                                                   |                                | Port 0 has internal pull-up resisters enabled by software.                                                                                                                                                                          |  |  |  |  |  |
|                                                                                                   |                                | <b>PORT 1:</b> Port 1 is a bi-directional I/O port with internal pull-ups. The bits have alternate functions which are described below:                                                                                             |  |  |  |  |  |
|                                                                                                   |                                | T2(P1.0): Timer/Counter 2 external count input                                                                                                                                                                                      |  |  |  |  |  |
|                                                                                                   |                                | T2EX(P1.1): Timer/Counter 2 Reload/Capture/Direction control                                                                                                                                                                        |  |  |  |  |  |
|                                                                                                   |                                | RXD1(P1.2): Serial port 2 RXD                                                                                                                                                                                                       |  |  |  |  |  |
| P1.0 – P1.7                                                                                       | I/O                            | TXD1(P1.3): Serial port 2 TXD                                                                                                                                                                                                       |  |  |  |  |  |
|                                                                                                   |                                | INT2(P1.4): External Interrupt 2                                                                                                                                                                                                    |  |  |  |  |  |
| Mh.                                                                                               |                                | INT3 (P1.5): External Interrupt 3                                                                                                                                                                                                   |  |  |  |  |  |
| 200                                                                                               |                                | INT4(P1.6): External Interrupt 4                                                                                                                                                                                                    |  |  |  |  |  |
| SO X 3                                                                                            | £                              | INT5 (P1.7): External Interrupt 5                                                                                                                                                                                                   |  |  |  |  |  |
| P2.0 – P2.7                                                                                       | I/O                            | <b>PORT 2:</b> Port 2 is a bi-directional I/O port with internal pull-ups. This port also provides the upper address bits for accesses to external memory.                                                                          |  |  |  |  |  |

## Pin Description, continued

| SYMBOL      | TYPE | DESCRIPTIONS                                                                                                                                                                                                                          |
|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |      | <b>PORT 3:</b> Port 3 is a bi-directional I/O port with internal pull-ups. All bits have alternate functions, which are described below:                                                                                              |
|             |      | RXD(P3.0) : Serial Port 0 input                                                                                                                                                                                                       |
|             |      | TXD(P3.1) : Serial Port 0 output                                                                                                                                                                                                      |
|             |      | INT0 (P3.2) : External Interrupt 0                                                                                                                                                                                                    |
| P3.0 – P3.7 | I/O  | INT1 (P3.3) : External Interrupt 1                                                                                                                                                                                                    |
|             |      | T0(P3.4) : Timer 0 External Input                                                                                                                                                                                                     |
|             |      | T1(P3.5) : Timer 1 External Input                                                                                                                                                                                                     |
|             |      | WR (P3.6) : External Data Memory Write Strobe                                                                                                                                                                                         |
|             |      | RD (P3.7) : External Data Memory Read Strobe                                                                                                                                                                                          |
| P4.0 – P4.3 | I/O  | PORT 4: Port 4 is a 4-bit bi-directional I/O port. The P4.0 also provides the alternate function WAIT which is the wait state control signal. The P4.3 also provides the alternate function REBOOT which is H/W reboot from LD flash. |

<sup>\*</sup> Note: TYPE I : input, O: output, I/O: bi-directional.



# 5. FUNCTIONAL DESCRIPTION

The W77E532A is 8052 pin compatible and instruction set compatible. It includes the resources of the standard 8052 such as four 8-bit I/O Ports, three 16-bit timer/counters, full duplex serial port and interrupt sources.

The W77E532A features a faster running and better performance 8-bit CPU with a redesigned core processor without wasted clock and memory cycles. it improves the performance not just by running at high frequency but also by reducing the machine cycle duration from the standard 8052 period of twelve clocks to four clock cycles for the majority of instructions. This improves performance by an average of 1.5 to 3 times. The W77E532A also provides dual Data Pointers (DPTRs) to speed up block data memory transfers. It can also adjust the duration of the MOVX instruction (access to off-chip data memory) between two machine cycles and nine machine cycles. This flexibility allows the W77E532A to work efficiently with both fast and slow RAMs and peripheral devices. In addition, the W77E532A contains on-chip 1KB MOVX SRAM, the address of which is between 0000H and 03FFH. It only can be accessed by MOVX instruction; this on-chip SRAM is optional under software control.

The W77E532A is an 8052 compatible device that gives the user the features of the original 8052 device, but with improved speed and power consumption characteristics. It has the same instruction set as the 8051 family, with one addition: DEC DPTR (op-code A5H, the DPTR is decreased by 1). While the original 8051 family was designed to operate at 12 clock periods per machine cycle, the W77E532A operates at a much reduced clock rate of only 4 clock periods per machine cycle. This naturally speeds up the execution of instructions. Consequently, the W77E532A can run at a higher speed as compared to the original 8052, even if the same crystal is used. Since the W77E532A is a fully static CMOS design, it can also be operated at a lower crystal clock, giving the same throughput in terms of instruction execution, yet reducing the power consumption.

The 4 clocks per machine cycle feature in the W77E532A is responsible for a three-fold increase in execution speed. The W77E532A has all the standard features of the 8052, and has a few extra peripherals and features as well.

### I/O Ports

The W77E532A has four 8-bit ports and one extra 4-bit port. Port 0 can be used as an Address/Data bus when external program is running or external memory/device is accessed by MOVC or MOVX instruction. In these cases, it has strong pull-ups and pull-downs, and does not need any external pullups. Otherwise it can be used as a general I/O port with open-drain circuit. Port 2 is used chiefly as the upper 8-bits of the Address bus when port 0 is used as an address/data bus. It also has strong pull-ups and pull-downs when it serves as an address bus. Port 1 and 3 act as I/O ports with alternate functions. Port 4 is only available on 44-pin PLCC/QFP package type. It serves as a general purpose I/O port as Port 1 and Port 3. The P4.0 has an alternate function CP/RL2 which is the wait state control signal. When wait state control signal is enabled, P4.0 is input only.

### Serial I/O

The W77E532A has two enhanced serial ports that are functionally similar to the serial port of the original 8052 family. However the serial ports on the W77E532A can operate in different modes in order to obtain timing similarity as well. Note that the serial port 0 can use Timer 1 or 2 as baud rate generator, but the serial port 1 can only use Timer 1 as baud rate generator. The serial ports have A. As of P. the enhanced features of Automatic Address recognition and Frame Error detection.



#### **Timers**

The W77E532A has three 16-bit timers that are functionally similar to the timers of the 8052 family. When used as timers, they can be set to run at either 4 clocks or 12 clocks per count, thus providing the user with the option of operating in a mode that emulates the timing of the original 8052. The W77E532A has an additional feature, the watchdog timer. This timer is used as a System Monitor or as a very long time period timer.

## Interrupts

The Interrupt structure in the W77E532A is slightly different from that of the standard 8052. Due to the presence of additional features and peripherals, the number of interrupt sources and vectors has been increased. The W77E532A provides 12 interrupt resources with two priority level, including six external interrupt sources, timer interrupts, serial I/O interrupts.

### **Data Pointers**

The original 8052 had only one 16-bit Data Pointer (DPL, DPH). In the W77E532A, there is an additional 16-bit Data Pointer (DPL1, DPH1). This new Data Pointer uses two SFR locations which were unused in the original 8052. In addition there is an added instruction, DEC DPTR (op-code A5H), which helps in improving programming flexibility for the user.

# **Power Management**

Like the standard 80C52, the W77E532A also has IDLE and POWER DOWN modes of operation. The W77E532A provides a new Economy mode which allow user to switch the internal clock rate divided by either 4, 64 or 1024. In the IDLE mode, the clock to the CPU core is stopped while the timers, serial ports and interrupts clock continue to operate. In the POWER DOWN mode, all the clock are stopped and the chip operation is completely stopped. This is the lowest power consumption state.

## **On-chip Data SRAM**

The W77E532A has 1K Bytes of data space SRAM which is read/write accessible and is memory mapped. This on-chip MOVX SRAM is reached by the MOVX instruction. It is not used for executable program memory. There is no conflict or overlap among the 256 bytes Scratchpad RAM and the 1K Bytes MOVX SRAM as they use different addressing modes and separate instructions. The on-chip MOVX SRAM is enabled by setting the DME0 bit in the PMR register. After a reset, the DME0 bit is cleared such that the on-chip MOVX SRAM is disabled, and all data memory spaces 0000H – FFFFH access to the external memory.



## 6. MEMORY ORGANIZATION

The W77E532A separates the memory into two separate sections, the Program Memory and the Data Memory. The Program Memory is used to store the instruction op-codes, while the Data Memory is used to store data or for memory mapped devices.

## **Program Memory**

The Program Memory on the standard 8052 can only be addressed to 64 Kbytes long. By invoking the banking methodology, W77E532A can extend to two 64KB flash EPROM banks, APFLASH0 and APFLASH1. There are on-chip ROM banks which can be used similarly to that of the 8052. All instructions are fetched for execution from this memory area. The MOVC instruction can also access this memory region. There is an auxiliary 4KB Flash EPROM bank (LDFLASH) resided user loader program for In-System Programming (ISP). Both APFLASHs allow serial or parallel download according to user loader program in LDFLASH.

## **Data Memory**

The W77E532A can access up to 64Kbytes of external Data Memory. This memory region is accessed by the MOVX instructions. Unlike the 8051 derivatives, the W77E532A contains on-chip 1K bytes MOVX SRAM of Data Memory, which can only be accessed by MOVX instructions. These 1K bytes of SRAM are between address 0000H and 03FFH. Access to the on-chip MOVX SRAM is optional under software control. When enabled by software, any MOVX instruction that uses this area will go to the on-chip RAM. MOVX addresses greater than 03FFH automatically go to external memory through Port 0 and 2. When disabled, the 1KB memory area is transparent to the system memory map. Any MOVX directed to the space between 0000H and FFFFH goes to the expanded bus on Port 0 and 2. This is the default condition. In addition, the W77E532A has the standard 256 bytes of on-chip Scratchpad RAM. This can be accessed either by direct addressing or by indirect addressing. There are also some Special Function Registers (SFRs), which can only be accessed by direct addressing. Since the Scratchpad RAM is only 256 bytes, it can be used only when data contents are small. In the event that larger data contents are present, two selections can be used. One is on-chip MOVX SRAM, the other is the external Data Memory. The on-chip MOVX SRAM can only be accessed by a MOVX instruction, the same as that for external Data Memory. However, the on-chip RAM has the fastest access times.



Figure 1. Memory Map



Figure 2. Scratchpad RAM/Register Addressing



## **Special Function Registers**

The W77E532A uses Special Function Registers (SFRs) to control and monitor peripherals and their Modes.

The SFRs reside in the register locations 80-FFh and are accessed by direct addressing only. Some of the SFRs are bit addressable. This is very useful in cases where one wishes to modify a particular bit without changing the others. The SFRs that are bit addressable are those whose addresses end in 0 or 8. The W77E532A contains all the SFRs present in the standard 8052. However, some additional SFRs have been added. In some cases unused bits in the original 8052 have been given new functions. The list of SFRs is as follows. The table is condensed with eight locations per row. Empty locations indicate that there are no registers at these addresses. When a bit or register is not implemented, it will read high.

**Table 1. Special Function Register Location Table** 

| F8         | EIP   |       |        |        |       |        | 20    | (0)    |
|------------|-------|-------|--------|--------|-------|--------|-------|--------|
| F0         | В     |       |        |        |       |        | 0     |        |
| E8         | EIE   |       |        |        |       |        | 0     | 30 (0  |
| E0         | ACC   |       |        |        |       |        |       | 12.0%  |
| D8         | WDCON |       |        |        |       |        |       | 003    |
| D0         | PSW   |       |        |        |       |        |       | 0      |
| C8         | T2CON | T2MOD | RCAP2L | RCAP2H | TL2   | TH2    |       |        |
| C0         | SCON1 | SBUF1 | WSCON  |        | PMR   | STATUS |       | TA     |
| B8         | IP    | SADEN | SADEN1 |        |       |        |       |        |
| В0         | P3    |       |        |        |       |        |       |        |
| A8         | IE    | SADDR | SADDR1 | ROMCON | SFRAL | SFRAH  | SFDFD | SFRCN  |
| <b>A</b> 0 | P2    |       | P4CSIN |        |       | P4     |       |        |
| 98         | SCON0 | SBUF  | P42AL  | P42AH  | P43AL | P43AH  |       | CHPCON |
| 90         | P1    | EXIF  | P4CONA | P4CONB | P40AL | P40AH  | P41AL | P41AH  |
| 88         | TCON  | TMOD  | TL0    | TL1    | TH0   | TH1    | CKCON |        |
| 80         | P0    | SP    | DPL    | DPH    | DPL1  | DPH1   | DPS   | PCON   |

Note: The SFRs in the column with dark borders are bit-addressable.

A brief description of the SFRs now follows.

## Port 0



Mnemonic: P0 Address: 80h

Port 0 is an open-drain bi-directional I/O port. This port also provides a multiplexed low order address/data bus during accesses to external memory. Besides, it has internal pull-up resisters enabled by setting P0UP of P4CSIN (A2H) to high.

## **Stack Pointer**



Mnemonic: SP Address: 81h

The Stack Pointer stores the Scratchpad RAM address where the stack begins. In other words, it always points to the top of the stack.

### **Data Pointer Low**



Mnemonic: DPL Address: 82h

This is the low byte of the standard 8052 16-bit data pointer.

## **Data Pointer High**



Mnemonic: DPH Address: 83h

This is the high byte of the standard 8052 16-bit data pointer.

## **Data Pointer Low1**



Mnemonic: DPL1 Address: 84h

This is the low byte of the new additional 16-bit data pointer that has been added to the W77E532A. The user can switch between DPL, DPH and DPL1, DPH1 simply by setting register DPS = 1. The instructions that use DPTR will now access DPL1 and DPH1 in place of DPL and DPH. If they are not required they can be used as conventional register locations by the user.

## **Data Pointer High1**

0 Bit: 7 6 5 3 2 1 DPH1.3 **DPH1.7 DPH1.6 DPH1.5 DPH1.4 DPH1.2 DPH1.1 DPH1.0** 

Mnemonic: DPH1 Address: 85h

This is the high byte of the new additional 16-bit data pointer that has been added to the W77E532A. The user can switch between DPL, DPH and DPL1, DPH1 simply by setting register DPS = 1. The instructions that use DPTR will now access DPL1 and DPH1 in place of DPL and DPH. If they are not required they can be used as conventional register locations by the user.

## **Data Pointer Select**

Bit: 7 6 5 4 3 2 1 0
- - - - - DPS.0

Mnemonic: DPS Address: 86h

DPS.0: This bit is used to select either the DPL, DPH pair or the DPL1, DPH1 pair as the active Data Pointer. When set to 1, DPL1, DPH1 will be selected, otherwise DPL, DPH will be selected.

DPS.1-7: These bits are reserved, but will read 0.

### **Power Control**

Bit: 7 6 5 4 3 2 1 0

SM0D SM0D0 - - GF1 GF0 PD IDL

Mnemonic: PCON Address: 87h

SMOD: This bit doubles the serial port baud rate in mode 1, 2, and 3 when set to 1.

SMOD0: Framing Error Detection Enable: When SMOD0 is set to 1, then SCON.7(SCON1.7) indicates a Frame Error and acts as the FE(FE\_1) flag. When SMOD0 is 0, then SCON.7(SCON1.7) acts as per the standard 8052 function.

GF1-0: These two bits are general purpose user flags.

PD: Setting this bit causes the W77E532A to go into the POWER DOWN mode. In this mode all the clocks are stopped and program execution is frozen.

IDL: Setting this bit causes the W77E532A to go into the IDLE mode. In this mode the clocks to the CPU are stopped, so program execution is frozen. But the clock to the serial, timer and interrupt blocks is not stopped, and these blocks continue operating.

## **Timer Control**

Bit: 6 5 4 3 2 1 0 TF1 TR<sub>1</sub> TF<sub>0</sub> TR<sub>0</sub> IE1 IT1 IE<sub>0</sub> IT0

Mnemonic: TCON Address: 88h

- TF1: Timer 1 overflow flag: This bit is set when Timer 1 overflows. It is cleared automatically when the program does a timer 1 interrupt service routine. Software can also set or clear this bit.
- TR1: Timer 1 run control: This bit is set or cleared by software to turn timer/counter on or off.
- TF0: Timer 0 overflow flag: This bit is set when Timer 0 overflows. It is cleared automatically when the program does a timer 0 interrupt service routine. Software can also set or clear this bit.
- TR0: Timer 0 run control: This bit is set or cleared by software to turn timer/counter on or off.
- IE1: Interrupt 1 edge detect: Set by hardware when an edge/level is detected on INT1. This bit is cleared by hardware when the service routine is vectored to only if the interrupt was edge triggered. Otherwise it follows the pin.
- IT1: Interrupt 1 type control: Set/cleared by software to specify falling edge/ low level triggered external inputs.
- IE0: Interrupt 0 edge detect: Set by hardware when an edge/level is detected on  $\overline{\text{INT0}}$ . This bit is cleared by hardware when the service routine is vectored to only if the interrupt was edge triggered. Otherwise it follows the pin.
- IT0: Interrupt 0 type control: Set/cleared by software to specify falling edge/ low level triggered external inputs.

## **Timer Mode Control**



- GATE: Gating control: When this bit is set, Timer/counter x is enabled only while  $\overline{\text{INTx}}$  pin is high and TRx control bit is set. When cleared, Timer x is enabled whenever TRx control bit is set.
- $C/\overline{T}$ : Timer or Counter Select: When cleared, the timer is incremented by internal clocks. When set , the timer counts high-to-low edges of the Tx pin.

## M1, M0: Mode Select bits:

| M1 | МО  | MODE                                                                                                                                                                                               |
|----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0  | 0   | Mode 0: 8-bits with 5-bit prescale.                                                                                                                                                                |
| 0  | (0) | Mode 1: 16-bits, no prescale.                                                                                                                                                                      |
| 1  | 0   | Mode 2: 8-bits with auto-reload from THx                                                                                                                                                           |
| 1  | 1   | Mode 3: (Timer 0) TL0 is an 8-bit timer/counter controlled by the standard Timer 0 control bits. TH0 is a 8-bit timer only controlled by Timer 1 control bits. (Timer 1) Timer/counter is stopped. |

- 13 -





WD1–0: Watchdog timer mode select bits: These bits determine the time-out period for the watchdog timer. In all four time-out options the reset time-out is 512 clocks more than the interrupt time-out period.

# nuvoton

| WD1 | WD0 | INTERRUPT TIME-OUT | RESET TIME-OUT        |
|-----|-----|--------------------|-----------------------|
| 0   | 0   | 2 <sup>17</sup>    | 2 <sup>17</sup> + 512 |
| 0   | 1   | 2 <sup>20</sup>    | 2 <sup>20</sup> + 512 |
| 1   | 0   | 2 <sup>23</sup>    | 2 <sup>23</sup> + 512 |
| 1   | 1   | 2 <sup>26</sup>    | 2 <sup>26</sup> + 512 |

- T2M: Timer 2 clock select: When T2M is set to 1, timer 2 uses a divide by 4 clock, and when set to 0 it uses a divide by 12 clock.
- T1M: Timer 1 clock select: When T1M is set to 1, timer 1 uses a divide by 4 clock, and when set to 0 it uses a divide by 12 clock.
- T0M: Timer 0 clock select: When T0M is set to 1, timer 0 uses a divide by 4 clock, and when set to 0 it uses a divide by 12 clock.
- MD2–0: Stretch MOVX select bits: These three bits are used to select the stretch value for the MOVX instruction. Using a variable MOVX length enables the user to access slower external memory devices or peripherals without the need for external circuits. The RD or WR strobe will be stretched by the selected interval. When accessing the on-chip SRAM, the MOVX instruction is always in 2 machine cycles regardless of the stretch setting. By default, the stretch has value of 1. If the user needs faster accessing, then a stretch value of 0 should be selected.

| MD2 | MD1 | MD0 | Stretch value | MOVX duration              |
|-----|-----|-----|---------------|----------------------------|
| 0   | 0   | 0   | 0             | 2 machine cycles           |
| 0   | 0   | 1   | 1             | 3 machine cycles (Default) |
| 0   | 1   | 0   | 2             | 4 machine cycles           |
| 0   | 1   | 1   | 3             | 5 machine cycles           |
| 1   | 0   | 0   | 4             | 6 machine cycles           |
| 1   | 0   | 1   | 5             | 7 machine cycles           |
| 1   | 1   | 0   | 6             | 8 machine cycles           |
| 1   | 1   | 1   | 7             | 9 machine cycles           |
|     |     |     |               |                            |

Port 1



Mnemonic: P1 Address: 90h

P1.7–0: General purpose I/O port. Most instructions will read the port pins in case of a port read access, however in case of read-modify-write instructions, the port latch is read. Some pins also have alternate input or output functions. This alternate functions are described below:

P1.0: T2 External I/O for Timer/Counter 2

P1.1: T2EX Timer/Counter 2 Capture/Reload Trigger

P1.2 : RXD1 Serial Port 1 Receive
P1.3 : TXD1 Serial Port 1 Transmit
P1.4 : INT2 External Interrupt 2
P1.5 : INT3 External Interrupt 3
P1.6 : INT4 External Interrupt 4
P1.7 : INT5 External Interrupt 5

## **External Interrupt Flag**



Mnemonic: EXIF Address: 91h

IE5: External Interrupt 5 flag. Set by hardware when a falling edge is detected on  $\overline{\text{INT5}}$ .

IE4: External Interrupt 4 flag. Set by hardware when a rising edge is detected on INT4.

IE3: External Interrupt 3 flag. Set by hardware when a falling edge is detected on INT3.

IE2: External Interrupt 2 flag. Set by hardware when a rising edge is detected on INT2.

## Port 4 Control Register A



Mnemonic: P4CONA Address: 92h

# Port 4 Control Register B



Mnemonic: P4CONB Address: 93h



| BIT NAME     | FUNCTION                                                                                                                                         |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
|              | Port 4 alternate modes.                                                                                                                          |
|              | =00: Mode 0. P4.x is a general purpose I/O port which is the same as Port 1.                                                                     |
| P4xM1, P4xM0 | =01: Mode 1. P4.x is a Read Strobe signal for chip select purpose. The address range depends on the SFR P4xAH, P4xAL and bits P4xC1, P4xC0.      |
|              | =10: Mode 2. P4.x is a Write Strobe signal for chip select purpose. The address range depends on the SFR P4xAH, P4xAL and bits P4xC1, P4xC0.     |
|              | =11: Mode 3. P4.x is a Read/Write Strobe signal for chip select purpose. The address range depends on the SFR P4xAH, P4xAL and bits P4xC1, P4xC0 |
|              | Port 4 Chip-select Mode address comparison:                                                                                                      |
|              | =00: Compare the full address (16 bits length) with the base address registers P4xAH and P4xAL.                                                  |
| P4xC1, P4xC0 | =01: Compare the 15 high bits (A15-A1) of address bus with the base address registers P4xAH and P4xAL.                                           |
|              | =10: Compare the 14 high bits (A15-A2) of address bus with the base address registers P4xAH and P4xAL.                                           |
|              | =11: Compare the 8 high bits (A15-A8) of address bus with the base address registers P4xAH and P4xAL.                                            |

# P4.0 Base Address Low Byte Register

Bit: 7 6 5 3 2 4 1 0 **A7** A6 **A5 A4** А3 A2 Α1 Α0

Mnemonic: P40AL Address: 94h

# P4.0 Base Address High Byte Register

Bit: 7 6 5 4 3 2 1 0 A15 A14 A13 A12 A11 Α9 **A8** A10

Mnemonic: P40AH Address: 95h

# P4.1 Base Address Low Byte Register

Bit: 7 6 5 4 3 2 0 1 Α6 А3 Α1 Α7 Α5 **A4** A2 Α0

Mnemonic: P41AL Address: 96h

# P4.1 Base Address High Byte Register

Bit: 7 6 3 2 5 4 1 0 A15 A14 A13 A12 A11 A10 Α9 **A8** 

Mnemonic: P41AH Address: 97h

## **Serial Port Control**

Bit: 7 6 5 3 2 0 1 SM0/FE SM<sub>1</sub> SM<sub>2</sub> REN TB8 RB8 ΤI RI

Mnemonic: SCON Address: 98h

SM0/FE: Serial port 0, Mode 0 bit or Framing Error Flag: The SMOD0 bit in PCON SFR determines whether this bit acts as SM0 or as FE. The operation of SM0 is described below. When used as FE, this bit will be set to indicate an invalid stop bit. This bit must be manually cleared in software to clear the FE condition.

SM1: Serial port Mode bit 1:

| SM0 | SM1 | Mode | Description  | Length | Baud rate  |
|-----|-----|------|--------------|--------|------------|
| 0   | 0   | 0    | Synchronous  | 8      | 4/12 Tclk  |
| 0   | 1   | 1    | Asynchronous | 10     | Variable   |
| 1   | 0   | 2    | Asynchronous | 11     | 64/32 Tclk |
| 1   | 1   | 3    | Asynchronous | 11     | Variable   |

SM2: Multiple processors communication. Setting this bit to 1 enables the multiprocessor communication feature in mode 2 and 3. In mode 2 or 3, if SM2 is set to 1, then RI will not be activated if the received 9<sup>th</sup> data bit (RB8) is 0. In mode 1, if SM2 = 1, then RI will not be activated if a valid stop bit was not received. In mode 0, the SM2 bit controls the serial port clock. If set to 0, then the serial port runs at a divide by 12 clock of the oscillator. This gives compatibility with the standard 8052. When set to 1, the serial clock become divide by 4 of the oscillator clock. This results in faster synchronous serial communication.

REN: Receive enable: When set to 1 serial reception is enabled, otherwise reception is disabled.

TB8: This is the 9<sup>th</sup> bit to be transmitted in modes 2 and 3. This bit is set and cleared by software as desired.

RB8: In modes 2 and 3 this is the received 9<sup>th</sup> data bit. In mode 1, if SM2 = 0, RB8 is the stop bit that was received. In mode 0 it has no function.

TI: Transmit interrupt flag: This flag is set by hardware at the end of the 8<sup>th</sup> bit time in mode 0, or at the beginning of the stop bit in all other modes during serial transmission. This bit must be cleared by software.

RI: Receive interrupt flag: This flag is set by hardware at the end of the 8<sup>th</sup> bit time in mode 0, or halfway through the stop bits time in the other modes during serial reception. However the restrictions of SM2 apply to this bit. This bit can be cleared only by software.

### **Serial Data Buffer**

Bit: 7 5 3 0 6 2 1 SBUF.7 SBUF.6 SBUF.5 SBUF.4 SBUF.3 SBUF.2 SBUF.1 SBUF.0

Mnemonic: SBUF Address: 99h

SBUF.7-0: Serial data on the serial port 0 is read from or written to this location. It actually consists of two separate internal 8-bit registers. One is the receive resister, and the other is the transmit buffer. Any read access gets data from the receive data buffer, while write access is to the transmit data buffer.



# P4.2 Base Address Low Byte Register

Bit: 7 5 3 2 0 6 1 Α7 A6 **A5** А3 A2 A4 **A1** A0

Mnemonic: P42AL Address: 9Ah

## P4.2 Base Address High Byte Register

Bit: 7 5 4 3 2 1 0 6 A15 A14 A13 A11 A10 **8**A A12 **A9** 

Mnemonic: P42AH Address: 9Bh

## P4.3 Base Address Low Byte Register

Rit: 7 6 5 4 3 2 0 1 **A7** A6 **A**5 **A4 A3** A2 A1 A0

Mnemonic: P43AL Address: 9Ch

# P4.3 Base Address High Byte Register

Bit: 7 3 2 6 5 4 1 0 A14 A15 A13 A12 A11 A10 Α9 **A8** 

Mnemonic: P43AH Address: 9Dh

## **ISP Control Register**

Bit: 7 6 5 4 3 2 1 0

SWRST/HWB - LDAP - - LDSEL ENP

Mnemonic: CHPCON Address: 9Fh

SWRST/HWB: Set this bit to launch a whole device reset that is same as asserting high to RST pin, micro controller will be back to initial state and clear this bit automatically. To read this bit, its alternate function to indicate the ISP hardware reboot mode is invoking when read it in high.

LDAP: This bit is Read Only. High: device is executing the program in LDFLASH. Low: device is executing the program in APFLASHs.

LDSEL: Loader program residence selection. Set to high to route the device fetching code from LDFLASH.

ENP: In System Programming Mode Enable. Set this be to launch the ISP mode. Device will operate ISP procedures, such as Erase, Program and Read operations, according to correlative SFRs settings. During ISP mode, device achieves ISP operations by the way of IDLE state. In the other words, device is not indeed in IDLE mode is set bit PCON.1 while ISP is enabled. Clear this bit to disable ISP mode, device get back to normal operation including IDLE state.



#### Software Reset

Set CHPCON = 0X83, timer and enter IDLE mode. CPU will reset and restart from APFLASH after time out.

## Port 2

Bit: 7 6 5 4 3 2 1 0
P2.7 P2.6 P2.5 P2.4 P2.3 P2.2 P2.1 P2.0

Mnemonic: P2 Address: A0h

P2.7-0: Port 2 is a bi-directional I/O port with internal pull-ups. This port also provides the upper address bits for accesses to external memory.

# Port 4 Chip-select Polarity

Bit: 7 6 5 4 3 2 1 0
P43INV P42INV P42INV P40INV - - P0UP

Mnemonic: P4CSIN Address: A2h

P4xINV: The active polarity of P4.x when set it as chip-select signal. High = Active High. Low = Active

LOW.

P0UP: Enable Port 0 weak pull up.

## Port 4

Bit: 7 6 5 4 3 2 1 0
- - - P4.3 P4.2 P4.1 P4.0

Mnemonic: P4 Address: A5h

P4.3-0: Port 4 is a bi-directional I/O port with internal pull-ups. Port 4 can not use bit-addressable instruction (SETB or CLR).

## Interrupt Enable

Bit: 7 6 5 4 3 2 1 0 EΑ ES<sub>1</sub> ET2 ES ET1 EX1 ET0 EX<sub>0</sub>

Mnemonic: IE Address: A8h

EA: Global enable. Enable/disable all interrupts except for PFI.

ES1: Enable Serial Port 1 interrupt.

ET2: Enable Timer 2 interrupt.

ES: Enable Serial Port 0 interrupt.

ET1: Enable Timer 1 interrupt

EX1: Enable external interrupt 1

ET0: Enable Timer 0 interrupt

EX0: Enable external interrupt 0

# nuvoton

### **Slave Address**

Bit: 7 6 5 4 3 2 1 0

Mnemonic: SADDR Address: A9h

SADDR: The SADDR should be programmed to the given or broadcast address for serial port 0 to which the slave processor is designated.

## Slave Address 1

Bit: 7 6 5 4 3 2 1 0

Mnemonic: SADDR1 Address: Aah

SADDR1: The SADDR1 should be programmed to the given or broadcast address for serial port 1 to which the slave processor is designated.

## **ROM Banking Control**

Bit: 7 6 5 4 3 2 1 0
- - - EN128K DCP12 DCP11 DCP10

Mnemonic: ROMCON Address: Abh

EN128K: On-chip ROM banking enable. Set this bit to enable APFLASH0 and APFLASH1 by banking mechanism. The P1.x is selected to be the auxiliary highest address line A16.

DCP1x: A16 selection. By default, P1.7 is defined as A16.

| A16   | P1.0 | P1.1 | P1.2 | P1.3 | P1.4 | P1.5 | P1.6 | P1.7 |
|-------|------|------|------|------|------|------|------|------|
| DCP12 | 0    | 0    | 0    | 0    | 1    | 1    | 1    | 1    |
| DCP11 | 0    | 0    | 1    | 1    | 0    | 0    | 1    | 1    |
| DCP10 | 0    | 1    | 0    | 1    | 0    | 1    | 0    | 1    |

# **ISP Address Low Byte**

Bit: 7 5 4 3 2 1 0 6 Α7 A6 Α5 **A4** А3 A2 **A1** Α0

Mnemonic: SFRAL Address: Ach

Low byte destination address for In System Programming operations. SFRAH and SFRAL address a specific ROM bytes for erasure, Description or read.

- 21 -



# ISP Address High Byte

7 5 3 0 Bit: 6 4 2 1 A15 A14 A13 A11 A10 Α8 A12 Α9

Mnemonic: SFRAH Address: Adh

High byte destination address for In System Programming operations. SFRAH and SFRAL address a specific ROM bytes for erasure, □escription or read.

### **ISP Data Buffer**

Bit: 7 6 5 4 3 2 0 D7 D6 D5 D4 D3 D2 D<sub>1</sub> D0

Mnemonic: SFRFD Address: Aeh

In ISP mode, read/write a specific byte ROM content must go through SFRFD register.

## **ISP Operation Modes**

Bit: 7 6 5 4 3 2 0 1 **BANK WFWIN** NOE NCE CTRL3 CTRL2 CTRL1 CTRL<sub>0</sub>

Mnemonic: SFRCN Address: Afh

BANK: Select APFLASH banks for ISP. Set it 1 access to APFLASH1, clear it to APFLASH0.

WFWIN: Destenation ROM bank for programming, erasure and read. 0 = APFLASHx, 1 = LDFLASH.

NOE: Flash EPROM output enable. NCE: Flash EPROM chip enable.

CTRL[3:0]: Mode Selection.

| ISP MODE              | BANK | WFWIN | NOE | NCE | CTRL<3:0> | SFRAH,<br>SFRAL | SFRFD    |
|-----------------------|------|-------|-----|-----|-----------|-----------------|----------|
| Erase 4KB LDFLASH     | 0    | 1     | 1   | 0   | 0010      | Х               | Х        |
| Erase 64K APFLASH0    | 0    | 0     | 1   | 0   | 0010      | Х               | Х        |
| Erase 64K APFLASH1    | 1    | 0     | 1   | 0   | 0010      | X               | Х        |
| Program 4KB LDFLASH   | 0    | 1     | 1   | 0   | 0001      | Address in      | Data in  |
| Program 64KB APFLASH0 | 0    | 0     | 1   | 0   | 0001      | Address in      | Data in  |
| Program 64KB APFLASH1 | 1    | 0     | 1   | 0   | 0001      | Address in      | Data in  |
| Read 4KB LDFLASH      | 0    | 1     | 0   | 0   | 0000      | Address in      | Data out |
| Read 64KB APFLASH0    | 0    | 0     | 0   | 0   | 0000      | Address in      | Data out |
| Read 64KB APFLASH1    | 1    | 0     | 0   | 0   | 0000      | Address in      | Data out |

Port 3

| Bit: | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|------|
|      | P3.7 | P3.6 | P3.5 | P3.4 | P3.3 | P3.2 | P3.1 | P3.0 |

Mnemonic: P3 Address: B0h

P3.7-0: General purpose I/O port. Each pin also has an alternate input or output function. The alternate functions are described below.

P3.7 RD Strobe for read from external RAM
P3.6 WR Strobe for write to external RAM

P3.5 T1 Timer/counter 1 external count input

P3.4 T0 Timer/counter 0 external count input

P3.3 INT1 External interrupt 1

P3.2 INTO External interrupt 0

P3.1 TxD Serial port 0 output P3.0 RxD Serial port 0 input

# **Interrupt Priority**



Mnemonic: IP Address: B8h

IP.7: This bit is un-implemented and will read high.

PS1: This bit defines the Serial port 1 interrupt priority. PS = 1 sets it to higher priority level.

PT2: This bit defines the Timer 2 interrupt priority. PT2 = 1 sets it to higher priority level.

PS: This bit defines the Serial port 0 interrupt priority. PS = 1 sets it to higher priority level.

PT1: This bit defines the Timer 1 interrupt priority. PT1 = 1 sets it to higher priority level.

PX1: This bit defines the External interrupt 1 priority. PX1 = 1 sets it to higher priority level.

PT0: This bit defines the Timer 0 interrupt priority. PT0 = 1 sets it to higher priority level.

PX0: This bit defines the External interrupt 0 priority. PX0 = 1 sets it to higher priority level.

### Slave Address Mask Enable



Mnemonic: SADEN Address: B9h

SADEN: This register enables the Automatic Address Recognition feature of the Serial port 0. When a bit in the SADEN is set to 1, the same bit location in SADDR will be compared with the incoming serial data. When SADEN.n is 0, then the bit becomes a "don't care" in the comparison. This register enables the Automatic Address Recognition feature of the Serial port 0. When all the bits of SADEN are 0, interrupt will occur for any incoming address.

# nuvoton

### Slave Address Mask Enable 1



Mnemonic: SADEN1 Address: Bah

SADEN1:This register enables the Automatic Address Recognition feature of the Serial port 1. When a bit in the SADEN1 is set to 1, the same bit location in SADDR1 will be compared with the incoming serial data. When SADEN1.n is 0, then the bit becomes a "don't care" in the comparison. This register enables the Automatic Address Recognition feature of the Serial port 1. When all the bits of SADEN1 are 0, interrupt will occur for any incoming address.

### **Serial Port Control 1**



Mnemonic: SCON1 Address: C0h

SM0\_1/FE\_1: Serial port 1, Mode 0 bit or Framing Error Flag 1: The SMOD0 bit in PCON SFR determines whether this bit acts as SM0\_1 or as FE\_1. the operation of SM0\_1 is described below. When used as FE\_1, this bit will be set to indicate an invalid stop bit. This bit must be manually cleared in software to clear the FE\_1 condition.

## SM1 1: Serial port 1 Mode bit 1:

| SM0_1 SI | M1_1 | Mode | Description  | Length | Baud rate  |
|----------|------|------|--------------|--------|------------|
| 0        | 0    | 0    | Synchronous  | 8      | 4/12 Tclk  |
| 0        | 1    | 1    | Asynchronous | 10     | variable   |
| 1        | 0    | 2    | Asynchronous | 11     | 64/32 Tclk |
| 1        | 1    | 3    | Asynchronous | 11     | variable   |

SM2\_1:Multiple processors communication. Setting this bit to 1 enables the multiprocessor communication feature in mode 2 and 3. In mode 2 or 3, if SM2\_1 is set to 1, then RI\_1 will not be activated if the received 9<sup>th</sup> data bit (RB8\_1) is 0. In mode 1, if SM2\_1 = 1, then RI\_1 will not be activated if a valid stop bit was not received. In mode 0, the SM2\_1 bit controls the serial port 1 clock. If set to 0, then the serial port 1 runs at a divide by 12 clock of the oscillator. This gives compatibility with the standard 8052. When set to 1, the serial clock become divide by 4 of the oscillator clock. This results in faster synchronous serial communication.

REN\_1: Receive enable: When set to 1 serial reception is enabled, otherwise reception is disabled.

TB8\_1: This is the 9<sup>th</sup> bit to be transmitted in modes 2 and 3. This bit is set and cleared by software as desired.

RB8\_1: In modes 2 and 3 this is the received 9<sup>th</sup> data bit. In mode 1, if SM2\_1 = 0, RB8\_1 is the stop bit that was received. In mode 0 it has no function.

TI\_1: Transmit interrupt flag: This flag is set by hardware at the end of the 8<sup>th</sup> bit time in mode 0, or at the beginning of the stop bit in all other modes during serial transmission. This bit must be cleared by software.

# nuvoton

RI\_1: Receive interrupt flag: This flag is set by hardware at the end of the 8<sup>th</sup> bit time in mode 0, or halfway through the stop bits time in the other modes during serial reception. However the restrictions of SM2\_1 apply to this bit. This bit can be cleared only by software.

### Serial Data Buffer 1

Bit: 7 6 5 3 2 1 0 SBUF1.3 SBUF1.2 SBUF1.1 SBUF1.7 SBUF1.6 SBUF1.5 SBUF1.4 SBUF1.0

Mnemonic: SBUF1 Address: C1h

SBUF1.7-0: Serial data of the serial port 1 is read from or written to this location. It actually consists of two separate 8-bit registers. One is the receive resister, and the other is the transmit buffer. Any read access gets data from the receive data buffer, while write accesses are to the transmit data buffer.

### **WSCON**

Bit: 7 6 5 4 3 2 1 0 WS - - - - - - -

Mnemonic: WSCON Address: C2h

WS: Wait State Signal Enable. Setting this bit enables the WAIT signal on P4.0. The device will sample the wait state control signal WAIT via P4.0 during MOVX instruction. This bit is time access protected.

TA REG C7H

WSCON REG C2H CKCON REG 8EH

MOV TA, #AAH MOV TA, #55H

ORL WSCON, #10000000B; Set WS bit and stretch value = 0 to enable wait

signal.

# **Power Management Register**

 Bit:
 7
 6
 5
 4
 3
 2
 1
 0

 CD1
 CD0
 SWB
 ALE-OFF
 DME0

Mnemonic: PMR Address: C4h

CD1, CD0: Clock Divide Control. These bit selects the number of clocks required to generate one machine cycle. There are three modes including divide by 4, 64 or 1024. Switching between modes must first go back divide by 4 mode. For instance, to go from 64 to 1024 clocks/machine cycle the device must first go from 64 to 4 clocks/machine cycle, and then from 4 to 1024 clocks/machine cycle.