

Chipsmall Limited consists of a professional team with an average of over 10 year of expertise in the distribution of electronic components. Based in Hongkong, we have already established firm and mutual-benefit business relationships with customers from, Europe, America and south Asia, supplying obsolete and hard-to-find components to meet their specific needs.

With the principle of "Quality Parts, Customers Priority, Honest Operation, and Considerate Service", our business mainly focus on the distribution of electronic components. Line cards we deal with include Microchip, ALPS, ROHM, Xilinx, Pulse, ON, Everlight and Freescale. Main products comprise IC, Modules, Potentiometer, IC Socket, Relay, Connector. Our parts cover such applications as commercial, industrial, and automotives areas.

We are looking forward to setting up business relationship with you and hope to provide you with the best service and solution. Let us make a better world for our industry!



# Contact us

Tel: +86-755-8981 8866 Fax: +86-755-8427 6832

Email & Skype: info@chipsmall.com Web: www.chipsmall.com

Address: A1208, Overseas Decoration Building, #122 Zhenhua RD., Futian, Shenzhen, China









# W83176R-732 W83176G-732 Winbond 2 DIMM DDR ZERO DELAY BUFFER

Date: March/22/2006 Revision: 1.1





#### W83176R-732/W83176G-732 Data Sheet Revision History

|    | PAGES | DATES      | VERSION | WEB<br>VERSION | MAIN CONTENTS                       |
|----|-------|------------|---------|----------------|-------------------------------------|
| 1  | n.a.  | 12/18/03   | 0.5     | n.a.           | First published preliminary version |
| 2  |       | 12/15/04   | 1.0     | 1.0            | Publish on Website                  |
| 3  |       | 03/22/2006 | 1.1     | 1.1            | Add lead free part                  |
| 4  |       |            |         |                |                                     |
| 5  |       |            |         |                |                                     |
| 6  |       |            |         |                |                                     |
| 7  |       |            |         |                |                                     |
| 8  |       |            |         |                |                                     |
| 9  |       |            |         |                |                                     |
| 10 |       |            |         |                |                                     |

Please note that all data and specifications are subject to change without notice. All the trademarks of products and companies mentioned in this data sheet belong to their respective owners.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Winbond customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any damages resulting from such improper use or sales.



#### Table of Content-

| 1.  | GENE  | ERAL DESCRIPTION                                                     | 1 |
|-----|-------|----------------------------------------------------------------------|---|
| 2.  | PROD  | DUCT FEATURES                                                        | 1 |
| 3.  | PIN C | ONFIGURATION                                                         | 1 |
| 4.  | BLOC  | K DIAGRAM                                                            | 2 |
| 5.  | PIN D | ESCRIPTION                                                           | 2 |
|     | 5.1   | Clock Outputs                                                        | 2 |
|     | 5.2   | Power Pins                                                           | 3 |
| 6.  | REGI  | STER 0 ~ REGISTER 4 RESERVED                                         | 3 |
|     | 6.1   | Register 5: Output Control (1 = Active, 0 = Inactive) (Default =FFh) | 3 |
|     | 6.2   | Register 6: Output Control (1 = active, 0 = inactive) (Default =FFh) | 3 |
| 7.  | ACCE  | SS INTERFACE                                                         | 4 |
|     | 7.1   | Block Write protocol                                                 | 4 |
|     | 7.2   | Block Read protocol                                                  | 4 |
|     | 7.3   | Byte Write protocol                                                  | 4 |
|     | 7.4   | Byte Read protocol                                                   |   |
| 8.  | SPEC  | IFICATIONS                                                           | 5 |
|     | 8.1   | ABSOLUTE MAXIMUM RATINGS                                             |   |
|     | 8.2   | AC CHARACTERISTICS                                                   |   |
|     | 8.3   | DC CHARACTERISTICS                                                   |   |
| 9.  |       | ERING INFORMATION                                                    |   |
| 10. | HOW   | TO READ THE TOP MARKING                                              | 7 |
| 11. | PACK  | AGE DRAWING AND DIMENSIONS                                           | 8 |



## 2 DIMM DDR ZERO DELAY buffer for Sis chipset

#### 1. GENERAL DESCRIPTION

The W83176R-732 is a 2.5V Zero-delay D.D.R. Clock buffer designed for SiS chipset. W83176R-732 can support 2 D.D.R. DRAM DIMMs.

The W83176R-732 provides I<sup>2</sup>C serial bus interface to program the registers to enable or disable each clock outputs. The W83176R-732 accepts a reference clock as its input and runs on 2.5V supply.

#### 2. PRODUCT FEATURES

- Zero-delay clock outputs
- Feedback pins for synchronous
- Supports up to 2 D.D.R. DIMMs
- One pairs of additional outputs for feedback
- Low Skew outputs (< 100ps)</li>
- Supports 400MHz D.D.R. SDRAM
- I<sup>2</sup>C 2-Wire serial interface and supports Byte or Block Date RW
- 28-pin SSOP package

#### 3. PIN CONFIGURATION

| CLKCO   | 1 • |    | GND     |
|---------|-----|----|---------|
| CLKTO   | 2   |    | CLKC5   |
| VDD     | 3   |    | CLKT5   |
| CLKT1   | 4   |    | CLKC4   |
| CLKC1   | 5   | 24 | CLKT4   |
| GND     | 6   | 23 | VDD     |
| SCLK*   | 7   |    | SDATA*  |
| CLK_INT | 8   |    | NC      |
| NC      | 9   |    | FB_INT  |
| AVDD    | 10  |    | FB_OUTT |
| 0.0     | 11  |    | NC      |
| 122     | 12  |    | CLKT3   |
| CLKT2   |     |    | CLKC3   |
| CLKC2   | 14  | 15 | GND     |

- 1 -



### 2 DIMM DDR ZERO DELAY BUFFER FOR SIS CHIPSET

#### 4. BLOCK DIAGRAM



#### 5. PIN DESCRIPTION

| BUFFER TYPE SYMBOL | DESCRIPTION            |
|--------------------|------------------------|
| IN                 | Input                  |
| OUT                | Output                 |
| I/O                | Bi-directional Pin     |
| *                  | Internal 120kΩ pull-up |
| NC                 | Not connect            |

#### 5.1 Clock Outputs

| PIN             | PIN NAME                                                 | TYPE | DESCRIPTION                                                                                                                               |  |
|-----------------|----------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------|--|
| 27,25,16,14,5,1 | CLKC [5:0]                                               | OUT  | Complementary Clocks of differential pair outputs                                                                                         |  |
| 26,24,17,13,4,2 | CLKT [5:0]                                               | OUT  | True Clocks of differential pair outputs                                                                                                  |  |
| 22              | SDATA *                                                  | I/O  | Serial data of I <sup>2</sup> C 2-wire control interface                                                                                  |  |
| 22              | SDATA                                                    | 1/0  | Internal pull-up resistor 120K to Vdd                                                                                                     |  |
| 7               | Serial clock of I <sup>2</sup> C 2-wire control interfac |      | Serial clock of I <sup>2</sup> C 2-wire control interface                                                                                 |  |
| <b> </b>        | SCLK *                                                   | IN   | Internal pull-up resistor 120K to Vdd                                                                                                     |  |
| 8               | CLK_INT                                                  | IN   | True reference clock input, 3.3V tolerant input                                                                                           |  |
| 9,18,21         | N/C                                                      | NC   | Not connected                                                                                                                             |  |
| 19              | FB_OUTT                                                  | OUT  | True Feedback output, dedicated for external feedback. It switches at the same frequency as the CLK. This output must be wired to FB_INT. |  |
| 20              | FB_INT                                                   | IN   | True Feedback input, provides feedback signal to the internal PLL for synchronization with CLK_INT eliminate phase error.                 |  |



# 2 DIMM DDR ZERO DELAY buffer for Sis chipset

#### 5.2 Power Pins

| PIN PIN NAME |      | DESCRIPTION               |
|--------------|------|---------------------------|
| 6,11,15,28   | GND  | Ground                    |
| 3,12,23      | VDD  | Power Supply 2.5V         |
| 10           | AVDD | Analog power supply, 2.5V |

#### 6. REGISTER 0 ~ REGISTER 4 RESERVED

#### 6.1 Register 5: Output Control (1 = Active, 0 = Inactive) (Default =FFh)

| BIT | @POWERUP | PIN   | DESCRIPTION                      |  |
|-----|----------|-------|----------------------------------|--|
| 7   | 1        | 1,2   | CLKC0, CLKT0 (Active / Inactive) |  |
| 6   | 1        | 5,4   | CLKC1, CLKT1 (Active / Inactive) |  |
| 5   | 1        | -     | Reserved                         |  |
| 4   | 1        | -     | Reserved                         |  |
| 3   | 1        | 14,13 | CLKC2, CLKT2 (Active / Inactive) |  |
| 2   | 1        | 16,17 | CLKC3, CLKT3 (Active / Inactive) |  |
| 1   | 1        | -     | Reserved                         |  |
| 0   | 1        | -     | Reserved                         |  |

#### 6.2 Register 6: Output Control (1 = active, 0 = inactive) (Default =FFh)

| BIT | @POWERUP | PIN   | DESCRIPTION                      |  |  |  |
|-----|----------|-------|----------------------------------|--|--|--|
| 7   | 1        | -     | Reserved                         |  |  |  |
| 6   | 1        | -     | Reserved                         |  |  |  |
| 5   | 1        | -     | Reserved                         |  |  |  |
| 4   | 1        | -     | Reserved                         |  |  |  |
| 3   | 1        | 25,24 | CLKC4, CLKT4 (Active / Inactive) |  |  |  |
| 2   | 1        | -     | Reserved                         |  |  |  |
| 1   | 1        | 27,26 | CLKC5, CLKT5 (Active / Inactive) |  |  |  |
| 0   | 1        | -     | Reserved                         |  |  |  |



#### 2 DIMM DDR ZERO DELAY BUFFER FOR SIS CHIPSET

#### 7. ACCESS INTERFACE

The W83176R-732 provides I<sup>2</sup>C Serial Bus for microprocessor to read/write internal registers. In the W83176R-732 is provided Block Read/Block Write and Byte-Data Read/Write protocol. The I<sup>2</sup>C write address is defined at 0xD4. The I<sup>2</sup>C read address is defined at 0xD5.

#### 7.1 Block Write protocol



#### 7.2 Block Read protocol



## In block mode, the command code must filled '00h'

#### 7.3 Byte Write protocol



#### 7.4 Byte Read protocol





#### 8. SPECIFICATIONS

#### 8.1 ABSOLUTE MAXIMUM RATINGS

Stresses greater than those listed in this table may cause permanent damage to the device. Precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. Maximum conditions for extended periods may affect reliability. Unused inputs must always be tied to an appropriate logic voltage level (Ground or VDD).

| SYMBOL           | PARAMETER                              | RATING             |
|------------------|----------------------------------------|--------------------|
| VDD, AVDD        | Voltage on any pin with respect to GND | - 0.5 V to + 3.6 V |
| T <sub>STG</sub> | Storage Temperature                    | - 65°C to + 150°C  |
| T <sub>B</sub>   | Ambient Temperature                    | - 55°C to + 125°C  |
| T <sub>A</sub>   | Operating Temperature                  | 0°C to + 70°C      |

#### 8.2 AC CHARACTERISTICS

| $VDD = AVDD = 2.5V \pm 5$ %, $T_A = 0$ ℃ to +70 ℃, Test load = 10 pF |                 |                 |       |                  |           |                    |
|----------------------------------------------------------------------|-----------------|-----------------|-------|------------------|-----------|--------------------|
| PARAMETER                                                            | SYMBOL          | MIN             | TYP   | MAX              | UNIT<br>S | TEST CONDITIONS    |
| Operating clock frequency                                            | F <sub>IN</sub> | 100             |       | 200              | MHz       |                    |
| Input Clock Duty Cycle                                               | Dtin            | 40              |       | 60               | %         |                    |
| Dynamic Supply Current                                               | ldd             |                 |       | 300              | mA        | Fin=100 to 200Mhz  |
| Cycle to Cycle Jitter                                                | C-Cjitter       |                 |       | 200              | ps        | Fout=100 to 200Mhz |
| Output to Output Skew                                                | Tskew           |                 |       | 100              | ps        | Fout=100 to 200Mhz |
| Output clock Rise time                                               | Tor             | 650             |       | 950              | ps        | Fout=100 to 200Mhz |
| Output clock Fall time                                               | Tof             | 650             |       | 950              | ps        | Fout=100 to 200Mhz |
| Output clock Duty Cycle                                              | Dtot            | 45              |       | 55               | %         | Fout=100 to 200Mhz |
| Output differential-pair crossing voltag                             | Voc             | (Vdd/2)<br>-0.2 | Vdd/2 | (Vdd/2)<br>+ 0.2 | V         | Fout=100 to 200Mhz |

- 5 -



#### 8.3 DC CHARACTERISTICS

| $Vdd = AVDD = 2.5V \pm 5\%$ , $T_A = 0\%$ to $+70\%$ |                             |      |     |     |                 |                   |
|------------------------------------------------------|-----------------------------|------|-----|-----|-----------------|-------------------|
| PARAMETER                                            | SYMBOL                      | MIN  | TYP | MAX | UNITS           | TEST CONDITIONS   |
| SDATA, SCLK Input Low<br>Voltage                     | SV <sub>IL</sub>            |      |     | 1.0 | V <sub>dc</sub> |                   |
| SDATA, SCLK Input High<br>Voltage                    | SV <sub>IH</sub>            | 2.2  |     |     | V <sub>dc</sub> |                   |
| CLKIN, FBIN Input<br>Voltage Low                     | V <sub>IL</sub>             |      |     | 0.4 | V <sub>dc</sub> | Fin=100 to 200Mhz |
| $Vdd = AVDD = 2.5V \pm 5 \%,$                        | $T_A = 0 ^{\circ}\!\!$ C to | +70℃ |     |     |                 |                   |
| PARAMETER                                            | SYMBOL                      | MIN  | TYP | MAX | UNITS           | TEST CONDITIONS   |
| CLKIN, FBIN Input<br>Voltage High                    | V <sub>IH</sub>             | 2.1  |     |     | V <sub>dc</sub> | Fin=100 to 200Mhz |
| Input Pin Capacitance                                | C <sub>IN</sub>             |      |     | 5   | pF              |                   |
| Output Pin Capacitance                               | C <sub>OUT</sub>            |      |     | 6   | pF              |                   |
| Input Pin Inductance                                 | L <sub>IN</sub>             |      |     | 7   | nH              |                   |



## 2 DIMM DDR ZERO DELAY buffer for Sis chipset

#### 9. ORDERING INFORMATION

| Part Number | Package Type        | Production Flow          |
|-------------|---------------------|--------------------------|
| W83176R-732 | 28 PIN SSOP         | Commercial, 0°C to +70°C |
| W83176G-732 | 28 PIN SSOP         | Commercial, 0°C to +70°C |
| W03170G-732 | (Lead free package) |                          |

#### 10. HOW TO READ THE TOP MARKING





1st line: Winbond logo and the type number:

Normal package: W83176R-732, Lead free package: W83176G-732

2nd line: Tracking code 2 8051234

<u>2</u>: wafers manufactured in Winbond FAB 2 <u>8051234</u>: wafer production series lot number

3rd line: Tracking code 342 G B

442: packages made in '2003, week 42

G: assembly house ID; O means OSE, G means GR

**B**: IC revision

All the trade marks of products and companies mentioned in this data sheet belong to their respective owners.

- 7 -



## 2 DIMM DDR ZERO DELAY BUFFER FOR SIS CHIPSET

#### 11. PACKAGE DRAWING AND DIMENSIONS



Please note that all data and specifications are subject to change without notice. All the trade marks of products and companies mentioned in this data sheet belong to their respective owners.



#### **Important Notice**

Winbond products are not designed, intended, authorized or warranted for use as components in systems or equipment intended for surgical implantation, atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, or for other applications intended to support or sustain life. Further more, Winbond products are not intended for applications wherein failure of Winbond products could result or lead to a situation wherein personal injury, death or severe property or environmental damage could occur.

Winbond customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any damages resulting from such improper use or sales.

Please note that all data and specifications are subject to change without notice.

All the trademarks of products and companies mentioned in this datasheet belong to their respective owners.

Publication Release Date: March, 2006 Revision 1.1

- 9 -